blob: 4ac6857d22d44c4c65af2ace0fb2e313f4bb165c [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARM.td - Describe the ARM Target Machine -----------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng301aaf52008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018
19//===----------------------------------------------------------------------===//
20// ARM Subtarget features.
21//
22
23def ArchV4T : SubtargetFeature<"v4t", "ARMArchVersion", "V4T",
24 "ARM v4T">;
25def ArchV5T : SubtargetFeature<"v5t", "ARMArchVersion", "V5T",
26 "ARM v5T">;
27def ArchV5TE : SubtargetFeature<"v5te", "ARMArchVersion", "V5TE",
28 "ARM v5TE, v5TEj, v5TExp">;
29def ArchV6 : SubtargetFeature<"v6", "ARMArchVersion", "V6",
30 "ARM v6">;
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +000031def ArchV7A : SubtargetFeature<"v7a", "ARMArchVersion", "V7A",
32 "ARM v7A">;
33def FeatureVFP2 : SubtargetFeature<"vfp2", "ARMFPUType", "VFPv2",
Anton Korobeynikovf2e14752009-05-29 23:41:08 +000034 "Enable VFP2 instructions">;
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +000035def FeatureVFP3 : SubtargetFeature<"vfp3", "ARMFPUType", "VFPv3",
Anton Korobeynikovf2e14752009-05-29 23:41:08 +000036 "Enable VFP3 instructions">;
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +000037def FeatureNEON : SubtargetFeature<"neon", "ARMFPUType", "NEON",
Anton Korobeynikovf2e14752009-05-29 23:41:08 +000038 "Enable NEON instructions">;
39def FeatureThumb2 : SubtargetFeature<"thumb2", "ThumbMode", "Thumb2",
40 "Enable Thumb2 instructions">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041
42//===----------------------------------------------------------------------===//
43// ARM Processors supported.
44//
45
46class Proc<string Name, list<SubtargetFeature> Features>
47 : Processor<Name, NoItineraries, Features>;
48
49// V4 Processors.
50def : Proc<"generic", []>;
51def : Proc<"arm8", []>;
52def : Proc<"arm810", []>;
53def : Proc<"strongarm", []>;
54def : Proc<"strongarm110", []>;
55def : Proc<"strongarm1100", []>;
56def : Proc<"strongarm1110", []>;
57
58// V4T Processors.
59def : Proc<"arm7tdmi", [ArchV4T]>;
60def : Proc<"arm7tdmi-s", [ArchV4T]>;
61def : Proc<"arm710t", [ArchV4T]>;
62def : Proc<"arm720t", [ArchV4T]>;
63def : Proc<"arm9", [ArchV4T]>;
64def : Proc<"arm9tdmi", [ArchV4T]>;
65def : Proc<"arm920", [ArchV4T]>;
66def : Proc<"arm920t", [ArchV4T]>;
67def : Proc<"arm922t", [ArchV4T]>;
68def : Proc<"arm940t", [ArchV4T]>;
69def : Proc<"ep9312", [ArchV4T]>;
70
71// V5T Processors.
72def : Proc<"arm10tdmi", [ArchV5T]>;
73def : Proc<"arm1020t", [ArchV5T]>;
74
75// V5TE Processors.
76def : Proc<"arm9e", [ArchV5TE]>;
77def : Proc<"arm926ej-s", [ArchV5TE]>;
78def : Proc<"arm946e-s", [ArchV5TE]>;
79def : Proc<"arm966e-s", [ArchV5TE]>;
80def : Proc<"arm968e-s", [ArchV5TE]>;
81def : Proc<"arm10e", [ArchV5TE]>;
82def : Proc<"arm1020e", [ArchV5TE]>;
83def : Proc<"arm1022e", [ArchV5TE]>;
84def : Proc<"xscale", [ArchV5TE]>;
85def : Proc<"iwmmxt", [ArchV5TE]>;
86
87// V6 Processors.
88def : Proc<"arm1136j-s", [ArchV6]>;
89def : Proc<"arm1136jf-s", [ArchV6, FeatureVFP2]>;
90def : Proc<"arm1176jz-s", [ArchV6]>;
91def : Proc<"arm1176jzf-s", [ArchV6, FeatureVFP2]>;
92def : Proc<"mpcorenovfp", [ArchV6]>;
93def : Proc<"mpcore", [ArchV6, FeatureVFP2]>;
94
Anton Korobeynikovf2e14752009-05-29 23:41:08 +000095def : Proc<"arm1156t2-s", [ArchV6, FeatureThumb2]>;
96def : Proc<"arm1156t2f-s", [ArchV6, FeatureThumb2, FeatureVFP2]>;
97
98def : Proc<"cortex-a8", [ArchV7A, FeatureThumb2, FeatureNEON]>;
99def : Proc<"cortex-a9", [ArchV7A, FeatureThumb2, FeatureNEON]>;
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +0000100
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101//===----------------------------------------------------------------------===//
102// Register File Description
103//===----------------------------------------------------------------------===//
104
105include "ARMRegisterInfo.td"
106
Bob Wilsonfd451172009-04-17 19:07:39 +0000107include "ARMCallingConv.td"
108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109//===----------------------------------------------------------------------===//
110// Instruction Descriptions
111//===----------------------------------------------------------------------===//
112
113include "ARMInstrInfo.td"
114
115def ARMInstrInfo : InstrInfo {
116 // Define how we want to layout our target-specific information field.
117 let TSFlagsFields = ["AddrModeBits",
118 "SizeFlag",
119 "IndexModeBits",
Evan Cheng86a926a2008-11-05 18:35:52 +0000120 "isUnaryDataProc",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000121 "Form"];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 let TSFlagsShifts = [0,
123 4,
124 7,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000125 9,
Evan Chengbe998242008-11-06 08:47:38 +0000126 10];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127}
128
129//===----------------------------------------------------------------------===//
130// Declare the target which we are implementing
131//===----------------------------------------------------------------------===//
132
133def ARM : Target {
134 // Pull in Instruction Info:
135 let InstructionSet = ARMInstrInfo;
136}