blob: 6974c18c2cd99d60d206d06db15c7b172db4fed7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Stuart Hastingsc7315872011-04-20 16:47:52 +000075// The APCS parameter registers.
76static const unsigned GPRArgRegs[] = {
77 ARM::R0, ARM::R1, ARM::R2, ARM::R3
78};
79
Owen Andersone50ed302009-08-10 22:56:29 +000080void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
81 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000084 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
85 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000086
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000088 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000089 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000090 }
91
Owen Andersone50ed302009-08-10 22:56:29 +000092 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000093 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000095 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000096 if (ElemTy != MVT::i32) {
97 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
98 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
101 }
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000104 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000105 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000106 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
110 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
113 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000114 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
115 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
116 setTruncStoreAction(VT.getSimpleVT(),
117 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000119 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120
121 // Promote all bit-wise operations.
122 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
125 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000127 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000128 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000130 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000132 }
Bob Wilson16330762009-09-16 00:17:28 +0000133
134 // Neon does not support vector divide/remainder operations.
135 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Owen Andersone50ed302009-08-10 22:56:29 +0000148void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000151}
152
Chris Lattnerf0144122009-07-28 03:13:23 +0000153static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
154 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000155 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000156
Chris Lattner80ec2792009-08-02 00:34:36 +0000157 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000161 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000163 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000164 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Uses VFP for Thumb libfuncs if available.
168 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
169 // Single-precision floating-point arithmetic.
170 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
171 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
172 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
173 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
177 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
178 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
179 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Single-precision comparisons.
182 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
183 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
184 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
185 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
186 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
187 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
188 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
189 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Double-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
202 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
203 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
204 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
205 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
206 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
207 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
208 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Floating-point to integer conversions.
220 // i64 conversions are done via library routines even when generating VFP
221 // instructions, so use the same ones.
222 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
223 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
224 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 // Conversions between floating types.
228 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
229 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
230
231 // Integer to floating-point conversions.
232 // i64 conversions are done via library routines even when generating VFP
233 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000234 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
235 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
237 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
238 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
240 }
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
242
Bob Wilson2f954612009-05-22 17:38:41 +0000243 // These libcalls are not available in 32-bit.
244 setLibcallName(RTLIB::SHL_I128, 0);
245 setLibcallName(RTLIB::SRL_I128, 0);
246 setLibcallName(RTLIB::SRA_I128, 0);
247
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000248 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000249 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000250 // RTABI chapter 4.1.2, Table 2
251 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
252 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
253 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
254 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
255 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
256 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
257 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
258 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
259
260 // Double-precision floating-point comparison helper functions
261 // RTABI chapter 4.1.2, Table 3
262 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
263 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
264 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
265 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
266 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
267 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
268 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
269 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
270 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
271 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
272 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
273 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
274 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
275 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
276 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
277 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
278 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
281 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
282 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
283 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
284 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
285 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
286
287 // Single-precision floating-point arithmetic helper functions
288 // RTABI chapter 4.1.2, Table 4
289 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
290 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
291 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
292 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
293 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point comparison helper functions
299 // RTABI chapter 4.1.2, Table 5
300 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
301 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
302 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
303 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
304 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
305 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
306 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
307 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
308 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
309 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
310 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
311 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
312 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
313 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
314 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
315 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
316 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
319 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
320 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
321 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
322 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
323 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
324
325 // Floating-point to integer conversions.
326 // RTABI chapter 4.1.2, Table 6
327 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
328 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
329 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
330 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
331 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
332 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
333 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
334 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
335 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
343
344 // Conversions between floating types.
345 // RTABI chapter 4.1.2, Table 7
346 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
347 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
348 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000349 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000350
351 // Integer to floating-point conversions.
352 // RTABI chapter 4.1.2, Table 8
353 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
354 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
355 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
356 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
357 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
358 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
359 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
360 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
361 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
364 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
365 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
366 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
367 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
368 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
369
370 // Long long helper functions
371 // RTABI chapter 4.2, Table 9
372 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
373 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
374 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
375 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
376 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
377 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
378 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
384
385 // Integer division functions
386 // RTABI chapter 4.3.1
387 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
388 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
389 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
390 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
391 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
392 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
393 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
395 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
396 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000398 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000399 }
400
Evan Chengc8578942011-04-20 22:20:12 +0000401 // Use divmod iOS compiler-rt calls.
402 if (Subtarget->getTargetTriple().getOS() == Triple::IOS) {
Evan Cheng8e23e812011-04-01 00:42:02 +0000403 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
404 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
405 }
406
David Goodwinf1daf7d2009-07-08 23:10:31 +0000407 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000409 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000411 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000413 if (!Subtarget->isFPOnlySP())
414 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000417 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
419 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addDRTypeForNEON(MVT::v2f32);
421 addDRTypeForNEON(MVT::v8i8);
422 addDRTypeForNEON(MVT::v4i16);
423 addDRTypeForNEON(MVT::v2i32);
424 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000425
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addQRTypeForNEON(MVT::v4f32);
427 addQRTypeForNEON(MVT::v2f64);
428 addQRTypeForNEON(MVT::v16i8);
429 addQRTypeForNEON(MVT::v8i16);
430 addQRTypeForNEON(MVT::v4i32);
431 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000432
Bob Wilson74dc72e2009-09-15 23:55:57 +0000433 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
434 // neither Neon nor VFP support any arithmetic operations on it.
435 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
436 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
437 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
438 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
439 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
441 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
443 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
444 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
445 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
446 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
447 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
448 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
449 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
450 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
451 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
452 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
453 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
454 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
455 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
456 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
457 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
458 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
459
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000460 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
461
Bob Wilson642b3292009-09-16 00:32:15 +0000462 // Neon does not support some operations on v1i64 and v2i64 types.
463 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000464 // Custom handling for some quad-vector types to detect VMULL.
465 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
466 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
467 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000468 // Custom handling for some vector types to avoid expensive expansions
469 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
470 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
471 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
472 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000473 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
474 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000475 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
476 // a destination type that is wider than the source.
477 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
478 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000479
Bob Wilson1c3ef902011-02-07 17:43:21 +0000480 setTargetDAGCombine(ISD::INTRINSIC_VOID);
481 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000482 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
483 setTargetDAGCombine(ISD::SHL);
484 setTargetDAGCombine(ISD::SRL);
485 setTargetDAGCombine(ISD::SRA);
486 setTargetDAGCombine(ISD::SIGN_EXTEND);
487 setTargetDAGCombine(ISD::ZERO_EXTEND);
488 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000489 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000490 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000491 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000492 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
493 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000494 }
495
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000496 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000497
498 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000501 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000503
Evan Chenga8e29892007-01-19 07:51:42 +0000504 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000505 if (!Subtarget->isThumb1Only()) {
506 for (unsigned im = (unsigned)ISD::PRE_INC;
507 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setIndexedLoadAction(im, MVT::i1, Legal);
509 setIndexedLoadAction(im, MVT::i8, Legal);
510 setIndexedLoadAction(im, MVT::i16, Legal);
511 setIndexedLoadAction(im, MVT::i32, Legal);
512 setIndexedStoreAction(im, MVT::i1, Legal);
513 setIndexedStoreAction(im, MVT::i8, Legal);
514 setIndexedStoreAction(im, MVT::i16, Legal);
515 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000516 }
Evan Chenga8e29892007-01-19 07:51:42 +0000517 }
518
519 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000520 setOperationAction(ISD::MUL, MVT::i64, Expand);
521 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000522 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
524 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000525 }
Eric Christopher2cc40132011-04-19 18:49:19 +0000526 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops())
527 setOperationAction(ISD::MULHS, MVT::i32, Expand);
528
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000529 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000530 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000531 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::SRL, MVT::i64, Custom);
533 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000534
535 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000537 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000539 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000542 // Only ARMv6 has BSWAP.
543 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000545
Evan Chenga8e29892007-01-19 07:51:42 +0000546 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000547 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000548 // v7M has a hardware divider
549 setOperationAction(ISD::SDIV, MVT::i32, Expand);
550 setOperationAction(ISD::UDIV, MVT::i32, Expand);
551 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::SREM, MVT::i32, Expand);
553 setOperationAction(ISD::UREM, MVT::i32, Expand);
554 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
555 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
558 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
559 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
560 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000561 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000562
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000563 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000564
Evan Chenga8e29892007-01-19 07:51:42 +0000565 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::VASTART, MVT::Other, Custom);
567 setOperationAction(ISD::VAARG, MVT::Other, Expand);
568 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
569 setOperationAction(ISD::VAEND, MVT::Other, Expand);
570 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
571 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000572 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000573 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
574 setExceptionPointerRegister(ARM::R0);
575 setExceptionSelectorRegister(ARM::R1);
576
Evan Cheng3a1588a2010-04-15 22:20:34 +0000577 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000578 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
579 // the default expansion.
580 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000581 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 // membarrier needs custom lowering; the rest are legal and handled
583 // normally.
584 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
585 } else {
586 // Set them all for expansion, which will force libcalls.
587 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
588 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000591 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
602 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
603 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
604 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
605 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
606 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000612 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i8, Expand);
613 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i16, Expand);
614 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
615 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i8, Expand);
616 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i16, Expand);
617 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
618 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i8, Expand);
619 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i16, Expand);
620 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i8, Expand);
622 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i16, Expand);
623 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000624 // Since the libcalls include locking, fold in the fences
625 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000626 }
627 // 64-bit versions are always libcalls (for now)
628 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000629 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000630 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
631 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
632 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
633 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
634 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
635 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000636
Evan Cheng416941d2010-11-04 05:19:35 +0000637 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000638
Eli Friedmana2c6f452010-06-26 04:36:50 +0000639 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
640 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
642 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000643 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000645
Nate Begemand1fb5832010-08-03 21:31:55 +0000646 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000647 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
648 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000649 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000650 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
651 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000652
653 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000655 if (Subtarget->isTargetDarwin()) {
656 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
657 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000658 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000659 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::SETCC, MVT::i32, Expand);
662 setOperationAction(ISD::SETCC, MVT::f32, Expand);
663 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000664 setOperationAction(ISD::SELECT, MVT::i32, Custom);
665 setOperationAction(ISD::SELECT, MVT::f32, Custom);
666 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
668 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
669 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
672 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
673 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
674 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
675 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000676
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000677 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN, MVT::f64, Expand);
679 setOperationAction(ISD::FSIN, MVT::f32, Expand);
680 setOperationAction(ISD::FCOS, MVT::f32, Expand);
681 setOperationAction(ISD::FCOS, MVT::f64, Expand);
682 setOperationAction(ISD::FREM, MVT::f64, Expand);
683 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000684 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
686 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000687 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FPOW, MVT::f64, Expand);
689 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000690
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000691 // Various VFP goodness
692 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000693 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
694 if (Subtarget->hasVFP2()) {
695 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
696 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
697 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
698 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
699 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000700 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000701 if (!Subtarget->hasFP16()) {
702 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
703 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000704 }
Evan Cheng110cf482008-04-01 01:50:16 +0000705 }
Evan Chenga8e29892007-01-19 07:51:42 +0000706
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000707 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000708 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000709 setTargetDAGCombine(ISD::ADD);
710 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000711 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000712
Owen Anderson080c0922010-11-05 19:27:46 +0000713 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000714 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000715 if (Subtarget->hasNEON())
716 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000717
Evan Chenga8e29892007-01-19 07:51:42 +0000718 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000719
Evan Chengf7d87ee2010-05-21 00:43:17 +0000720 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
721 setSchedulingPreference(Sched::RegPressure);
722 else
723 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000724
Evan Cheng05219282011-01-06 06:52:41 +0000725 //// temporary - rewrite interface to use type
726 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000727
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000728 // On ARM arguments smaller than 4 bytes are extended, so all arguments
729 // are at least 4 bytes aligned.
730 setMinStackArgumentAlignment(4);
731
Evan Chengfff606d2010-09-24 19:07:23 +0000732 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000733}
734
Andrew Trick32cec0a2011-01-19 02:35:27 +0000735// FIXME: It might make sense to define the representative register class as the
736// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
737// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
738// SPR's representative would be DPR_VFP2. This should work well if register
739// pressure tracking were modified such that a register use would increment the
740// pressure of the register class's representative and all of it's super
741// classes' representatives transitively. We have not implemented this because
742// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000743// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000744// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745std::pair<const TargetRegisterClass*, uint8_t>
746ARMTargetLowering::findRepresentativeClass(EVT VT) const{
747 const TargetRegisterClass *RRC = 0;
748 uint8_t Cost = 1;
749 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000750 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000751 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000752 // Use DPR as representative register class for all floating point
753 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
754 // the cost is 1 for both f32 and f64.
755 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000756 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000757 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000758 // When NEON is used for SP, only half of the register file is available
759 // because operations that define both SP and DP results will be constrained
760 // to the VFP2 class (D0-D15). We currently model this constraint prior to
761 // coalescing by double-counting the SP regs. See the FIXME above.
762 if (Subtarget->useNEONForSinglePrecisionFP())
763 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000764 break;
765 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
766 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000767 RRC = ARM::DPRRegisterClass;
768 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000769 break;
770 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000771 RRC = ARM::DPRRegisterClass;
772 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000773 break;
774 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000775 RRC = ARM::DPRRegisterClass;
776 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000777 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000778 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000779 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000780}
781
Evan Chenga8e29892007-01-19 07:51:42 +0000782const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
783 switch (Opcode) {
784 default: return 0;
785 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000786 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000787 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000788 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
789 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000790 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000791 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
792 case ARMISD::tCALL: return "ARMISD::tCALL";
793 case ARMISD::BRCOND: return "ARMISD::BRCOND";
794 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000795 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000796 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
797 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
798 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000799 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000800 case ARMISD::CMPFP: return "ARMISD::CMPFP";
801 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000802 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000803 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
804 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000805
Jim Grosbach3482c802010-01-18 19:58:49 +0000806 case ARMISD::RBIT: return "ARMISD::RBIT";
807
Bob Wilson76a312b2010-03-19 22:51:32 +0000808 case ARMISD::FTOSI: return "ARMISD::FTOSI";
809 case ARMISD::FTOUI: return "ARMISD::FTOUI";
810 case ARMISD::SITOF: return "ARMISD::SITOF";
811 case ARMISD::UITOF: return "ARMISD::UITOF";
812
Evan Chenga8e29892007-01-19 07:51:42 +0000813 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
814 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
815 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000816
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000817 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
818 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000819
Evan Chengc5942082009-10-28 06:55:03 +0000820 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
821 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000822 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000823
Dale Johannesen51e28e62010-06-03 21:09:53 +0000824 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000825
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000826 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000827
Evan Cheng86198642009-08-07 00:34:42 +0000828 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
829
Jim Grosbach3728e962009-12-10 00:11:09 +0000830 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000831 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000832
Evan Chengdfed19f2010-11-03 06:34:55 +0000833 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
834
Bob Wilson5bafff32009-06-22 23:27:02 +0000835 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000836 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000837 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000838 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
839 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 case ARMISD::VCGEU: return "ARMISD::VCGEU";
841 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000842 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
843 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000844 case ARMISD::VCGTU: return "ARMISD::VCGTU";
845 case ARMISD::VTST: return "ARMISD::VTST";
846
847 case ARMISD::VSHL: return "ARMISD::VSHL";
848 case ARMISD::VSHRs: return "ARMISD::VSHRs";
849 case ARMISD::VSHRu: return "ARMISD::VSHRu";
850 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
851 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
852 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
853 case ARMISD::VSHRN: return "ARMISD::VSHRN";
854 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
855 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
856 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
857 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
858 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
859 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
860 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
861 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
862 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
863 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
864 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
865 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
866 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
867 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000868 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000869 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000870 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000871 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000872 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000873 case ARMISD::VREV64: return "ARMISD::VREV64";
874 case ARMISD::VREV32: return "ARMISD::VREV32";
875 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000876 case ARMISD::VZIP: return "ARMISD::VZIP";
877 case ARMISD::VUZP: return "ARMISD::VUZP";
878 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000879 case ARMISD::VTBL1: return "ARMISD::VTBL1";
880 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000881 case ARMISD::VMULLs: return "ARMISD::VMULLs";
882 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000883 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000884 case ARMISD::FMAX: return "ARMISD::FMAX";
885 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000886 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000887 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
888 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000889 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000890 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
891 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
892 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000893 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
894 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
895 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
896 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
897 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
898 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
899 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
900 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
901 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
902 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
903 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
904 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
905 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
906 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
907 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
908 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
909 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000910 }
911}
912
Evan Cheng06b666c2010-05-15 02:18:07 +0000913/// getRegClassFor - Return the register class that should be used for the
914/// specified value type.
915TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
916 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
917 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
918 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000919 if (Subtarget->hasNEON()) {
920 if (VT == MVT::v4i64)
921 return ARM::QQPRRegisterClass;
922 else if (VT == MVT::v8i64)
923 return ARM::QQQQPRRegisterClass;
924 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000925 return TargetLowering::getRegClassFor(VT);
926}
927
Eric Christopherab695882010-07-21 22:26:11 +0000928// Create a fast isel object.
929FastISel *
930ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
931 return ARM::createFastISel(funcInfo);
932}
933
Bill Wendlingb4202b82009-07-01 18:50:55 +0000934/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000935unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000936 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000937}
938
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000939/// getMaximalGlobalOffset - Returns the maximal possible offset which can
940/// be used for loads / stores from the global.
941unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
942 return (Subtarget->isThumb1Only() ? 127 : 4095);
943}
944
Evan Cheng1cc39842010-05-20 23:26:43 +0000945Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000946 unsigned NumVals = N->getNumValues();
947 if (!NumVals)
948 return Sched::RegPressure;
949
950 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000951 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000952 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000953 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000954 if (VT.isFloatingPoint() || VT.isVector())
955 return Sched::Latency;
956 }
Evan Chengc10f5432010-05-28 23:25:23 +0000957
958 if (!N->isMachineOpcode())
959 return Sched::RegPressure;
960
961 // Load are scheduled for latency even if there instruction itinerary
962 // is not available.
963 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
964 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000965
966 if (TID.getNumDefs() == 0)
967 return Sched::RegPressure;
968 if (!Itins->isEmpty() &&
969 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000970 return Sched::Latency;
971
Evan Cheng1cc39842010-05-20 23:26:43 +0000972 return Sched::RegPressure;
973}
974
Evan Chenga8e29892007-01-19 07:51:42 +0000975//===----------------------------------------------------------------------===//
976// Lowering Code
977//===----------------------------------------------------------------------===//
978
Evan Chenga8e29892007-01-19 07:51:42 +0000979/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
980static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
981 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000982 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000983 case ISD::SETNE: return ARMCC::NE;
984 case ISD::SETEQ: return ARMCC::EQ;
985 case ISD::SETGT: return ARMCC::GT;
986 case ISD::SETGE: return ARMCC::GE;
987 case ISD::SETLT: return ARMCC::LT;
988 case ISD::SETLE: return ARMCC::LE;
989 case ISD::SETUGT: return ARMCC::HI;
990 case ISD::SETUGE: return ARMCC::HS;
991 case ISD::SETULT: return ARMCC::LO;
992 case ISD::SETULE: return ARMCC::LS;
993 }
994}
995
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000996/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
997static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000998 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000999 CondCode2 = ARMCC::AL;
1000 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001001 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001002 case ISD::SETEQ:
1003 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1004 case ISD::SETGT:
1005 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1006 case ISD::SETGE:
1007 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1008 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001009 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001010 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1011 case ISD::SETO: CondCode = ARMCC::VC; break;
1012 case ISD::SETUO: CondCode = ARMCC::VS; break;
1013 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1014 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1015 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1016 case ISD::SETLT:
1017 case ISD::SETULT: CondCode = ARMCC::LT; break;
1018 case ISD::SETLE:
1019 case ISD::SETULE: CondCode = ARMCC::LE; break;
1020 case ISD::SETNE:
1021 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1022 }
Evan Chenga8e29892007-01-19 07:51:42 +00001023}
1024
Bob Wilson1f595bb2009-04-17 19:07:39 +00001025//===----------------------------------------------------------------------===//
1026// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001027//===----------------------------------------------------------------------===//
1028
1029#include "ARMGenCallingConv.inc"
1030
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001031/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1032/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001033CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001034 bool Return,
1035 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001036 switch (CC) {
1037 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001038 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001039 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001040 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001041 if (!Subtarget->isAAPCS_ABI())
1042 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1043 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1044 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1045 }
1046 // Fallthrough
1047 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001048 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001049 if (!Subtarget->isAAPCS_ABI())
1050 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1051 else if (Subtarget->hasVFP2() &&
1052 FloatABIType == FloatABI::Hard && !isVarArg)
1053 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1054 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1055 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001056 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001057 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001058 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001059 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001060 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001061 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001062 }
1063}
1064
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065/// LowerCallResult - Lower the result values of a call into the
1066/// appropriate copies out of appropriate physical registers.
1067SDValue
1068ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001069 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001070 const SmallVectorImpl<ISD::InputArg> &Ins,
1071 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001072 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001073
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074 // Assign locations to each value returned by this call.
1075 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001077 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001078 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001079 CCAssignFnForNode(CallConv, /* Return*/ true,
1080 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081
1082 // Copy all of the result registers out of their specified physreg.
1083 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1084 CCValAssign VA = RVLocs[i];
1085
Bob Wilson80915242009-04-25 00:33:20 +00001086 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001088 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001091 Chain = Lo.getValue(1);
1092 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001095 InFlag);
1096 Chain = Hi.getValue(1);
1097 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001098 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001099
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 if (VA.getLocVT() == MVT::v2f64) {
1101 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1102 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1103 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001104
1105 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 Chain = Lo.getValue(1);
1108 InFlag = Lo.getValue(2);
1109 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001111 Chain = Hi.getValue(1);
1112 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001113 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1115 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001116 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001118 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1119 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001120 Chain = Val.getValue(1);
1121 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122 }
Bob Wilson80915242009-04-25 00:33:20 +00001123
1124 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001125 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001126 case CCValAssign::Full: break;
1127 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001128 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001129 break;
1130 }
1131
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 }
1134
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136}
1137
Bob Wilsondee46d72009-04-17 20:35:10 +00001138/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1141 SDValue StackPtr, SDValue Arg,
1142 DebugLoc dl, SelectionDAG &DAG,
1143 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001144 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001145 unsigned LocMemOffset = VA.getLocMemOffset();
1146 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1147 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001148 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001149 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001150 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001151}
1152
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001154 SDValue Chain, SDValue &Arg,
1155 RegsToPassVector &RegsToPass,
1156 CCValAssign &VA, CCValAssign &NextVA,
1157 SDValue &StackPtr,
1158 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001159 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001160
Jim Grosbache5165492009-11-09 00:11:35 +00001161 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1164
1165 if (NextVA.isRegLoc())
1166 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1167 else {
1168 assert(NextVA.isMemLoc());
1169 if (StackPtr.getNode() == 0)
1170 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1173 dl, DAG, NextVA,
1174 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 }
1176}
1177
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001179/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1180/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001182ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001183 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001184 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001186 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 const SmallVectorImpl<ISD::InputArg> &Ins,
1188 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001189 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001190 MachineFunction &MF = DAG.getMachineFunction();
1191 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1192 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001193 // Temporarily disable tail calls so things don't break.
1194 if (!EnableARMTailCalls)
1195 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001196 if (isTailCall) {
1197 // Check if it's really possible to do a tail call.
1198 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1199 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001200 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001201 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1202 // detected sibcalls.
1203 if (isTailCall) {
1204 ++NumTailCalls;
1205 IsSibCall = true;
1206 }
1207 }
Evan Chenga8e29892007-01-19 07:51:42 +00001208
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 // Analyze operands of the call, assigning locations to each operand.
1210 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1212 *DAG.getContext());
Stuart Hastingsc7315872011-04-20 16:47:52 +00001213 CCInfo.setCallOrPrologue(Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001214 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001215 CCAssignFnForNode(CallConv, /* Return*/ false,
1216 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001217
Bob Wilson1f595bb2009-04-17 19:07:39 +00001218 // Get a count of how many bytes are to be pushed on the stack.
1219 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001220
Dale Johannesen51e28e62010-06-03 21:09:53 +00001221 // For tail calls, memory operands are available in our caller's stack.
1222 if (IsSibCall)
1223 NumBytes = 0;
1224
Evan Chenga8e29892007-01-19 07:51:42 +00001225 // Adjust the stack pointer for the new arguments...
1226 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001227 if (!IsSibCall)
1228 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001229
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001230 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001231
Bob Wilson5bafff32009-06-22 23:27:02 +00001232 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001233 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001234
Bob Wilson1f595bb2009-04-17 19:07:39 +00001235 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001236 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001237 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1238 i != e;
1239 ++i, ++realArgIdx) {
1240 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001241 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001242 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001243 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001244
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245 // Promote the value if needed.
1246 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001247 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001248 case CCValAssign::Full: break;
1249 case CCValAssign::SExt:
1250 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1251 break;
1252 case CCValAssign::ZExt:
1253 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1254 break;
1255 case CCValAssign::AExt:
1256 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1257 break;
1258 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001259 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001260 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001261 }
1262
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001263 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001264 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 if (VA.getLocVT() == MVT::v2f64) {
1266 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1267 DAG.getConstant(0, MVT::i32));
1268 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1269 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001270
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001272 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1273
1274 VA = ArgLocs[++i]; // skip ahead to next loc
1275 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001277 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1278 } else {
1279 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001280
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1282 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 }
1284 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001287 }
1288 } else if (VA.isRegLoc()) {
1289 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001290 } else if (isByVal) {
1291 assert(VA.isMemLoc());
1292 unsigned offset = 0;
1293
1294 // True if this byval aggregate will be split between registers
1295 // and memory.
1296 if (CCInfo.isFirstByValRegValid()) {
1297 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1298 unsigned int i, j;
1299 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1300 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1301 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1302 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1303 MachinePointerInfo(),
1304 false, false, 0);
1305 MemOpChains.push_back(Load.getValue(1));
1306 RegsToPass.push_back(std::make_pair(j, Load));
1307 }
1308 offset = ARM::R4 - CCInfo.getFirstByValReg();
1309 CCInfo.clearFirstByValReg();
1310 }
1311
1312 unsigned LocMemOffset = VA.getLocMemOffset();
1313 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1314 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1315 StkPtrOff);
1316 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1317 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1318 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1319 MVT::i32);
1320 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1321 Flags.getByValAlign(),
1322 /*isVolatile=*/false,
1323 /*AlwaysInline=*/false,
1324 MachinePointerInfo(0),
1325 MachinePointerInfo(0)));
1326
1327 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001328 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1331 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001332 }
Evan Chenga8e29892007-01-19 07:51:42 +00001333 }
1334
1335 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001337 &MemOpChains[0], MemOpChains.size());
1338
1339 // Build a sequence of copy-to-reg nodes chained together with token chain
1340 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001342 // Tail call byval lowering might overwrite argument registers so in case of
1343 // tail call optimization the copies to registers are lowered later.
1344 if (!isTailCall)
1345 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1346 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1347 RegsToPass[i].second, InFlag);
1348 InFlag = Chain.getValue(1);
1349 }
Evan Chenga8e29892007-01-19 07:51:42 +00001350
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351 // For tail calls lower the arguments to the 'real' stack slot.
1352 if (isTailCall) {
1353 // Force all the incoming stack arguments to be loaded from the stack
1354 // before any new outgoing arguments are stored to the stack, because the
1355 // outgoing stack slots may alias the incoming argument stack slots, and
1356 // the alias isn't otherwise explicit. This is slightly more conservative
1357 // than necessary, because it means that each store effectively depends
1358 // on every argument instead of just those arguments it would clobber.
1359
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001360 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001361 InFlag = SDValue();
1362 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1363 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1364 RegsToPass[i].second, InFlag);
1365 InFlag = Chain.getValue(1);
1366 }
1367 InFlag =SDValue();
1368 }
1369
Bill Wendling056292f2008-09-16 21:48:12 +00001370 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1371 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1372 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001373 bool isDirect = false;
1374 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001375 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001376 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001377
1378 if (EnableARMLongCalls) {
1379 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1380 && "long-calls with non-static relocation model!");
1381 // Handle a global address or an external symbol. If it's not one of
1382 // those, the target's already in a register, so we don't need to do
1383 // anything extra.
1384 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001385 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001386 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001387 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001388 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1389 ARMPCLabelIndex,
1390 ARMCP::CPValue, 0);
1391 // Get the address of the callee into a register
1392 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1393 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1394 Callee = DAG.getLoad(getPointerTy(), dl,
1395 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001396 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001397 false, false, 0);
1398 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1399 const char *Sym = S->getSymbol();
1400
1401 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001402 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001403 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1404 Sym, ARMPCLabelIndex, 0);
1405 // Get the address of the callee into a register
1406 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1407 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1408 Callee = DAG.getLoad(getPointerTy(), dl,
1409 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001410 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001411 false, false, 0);
1412 }
1413 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001414 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001415 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001416 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001417 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001418 getTargetMachine().getRelocationModel() != Reloc::Static;
1419 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001420 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001421 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001422 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001423 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001424 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001425 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001426 ARMPCLabelIndex,
1427 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001428 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001430 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001431 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001432 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001433 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001434 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001435 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001436 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001437 } else {
1438 // On ELF targets for PIC code, direct calls should go through the PLT
1439 unsigned OpFlags = 0;
1440 if (Subtarget->isTargetELF() &&
1441 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1442 OpFlags = ARMII::MO_PLT;
1443 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1444 }
Bill Wendling056292f2008-09-16 21:48:12 +00001445 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001446 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001447 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001448 getTargetMachine().getRelocationModel() != Reloc::Static;
1449 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001450 // tBX takes a register source operand.
1451 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001452 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001453 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001454 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001455 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001456 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001458 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001459 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001460 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001461 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001462 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001463 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001464 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001465 } else {
1466 unsigned OpFlags = 0;
1467 // On ELF targets for PIC code, direct calls should go through the PLT
1468 if (Subtarget->isTargetELF() &&
1469 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1470 OpFlags = ARMII::MO_PLT;
1471 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1472 }
Evan Chenga8e29892007-01-19 07:51:42 +00001473 }
1474
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001475 // FIXME: handle tail calls differently.
1476 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001477 if (Subtarget->isThumb()) {
1478 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001479 CallOpc = ARMISD::CALL_NOLINK;
1480 else
1481 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1482 } else {
1483 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001484 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1485 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001486 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001487
Dan Gohman475871a2008-07-27 21:46:04 +00001488 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001489 Ops.push_back(Chain);
1490 Ops.push_back(Callee);
1491
1492 // Add argument registers to the end of the list so that they are known live
1493 // into the call.
1494 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1495 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1496 RegsToPass[i].second.getValueType()));
1497
Gabor Greifba36cb52008-08-28 21:40:38 +00001498 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001499 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001501 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001502 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001503 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001504
Duncan Sands4bdcb612008-07-02 17:40:58 +00001505 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001506 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001507 InFlag = Chain.getValue(1);
1508
Chris Lattnere563bbc2008-10-11 22:08:30 +00001509 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1510 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001511 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001512 InFlag = Chain.getValue(1);
1513
Bob Wilson1f595bb2009-04-17 19:07:39 +00001514 // Handle result values, copying them out of physregs into vregs that we
1515 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1517 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001518}
1519
Stuart Hastingsf222e592011-02-28 17:17:53 +00001520/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001521/// on the stack. Remember the next parameter register to allocate,
1522/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001523/// this.
1524void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001525llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1526 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1527 assert((State->getCallOrPrologue() == Prologue ||
1528 State->getCallOrPrologue() == Call) &&
1529 "unhandled ParmContext");
1530 if ((!State->isFirstByValRegValid()) &&
1531 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1532 State->setFirstByValReg(reg);
1533 // At a call site, a byval parameter that is split between
1534 // registers and memory needs its size truncated here. In a
1535 // function prologue, such byval parameters are reassembled in
1536 // memory, and are not truncated.
1537 if (State->getCallOrPrologue() == Call) {
1538 unsigned excess = 4 * (ARM::R4 - reg);
1539 assert(size >= excess && "expected larger existing stack allocation");
1540 size -= excess;
1541 }
1542 }
1543 // Confiscate any remaining parameter registers to preclude their
1544 // assignment to subsequent parameters.
1545 while (State->AllocateReg(GPRArgRegs, 4))
1546 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001547}
1548
Dale Johannesen51e28e62010-06-03 21:09:53 +00001549/// MatchingStackOffset - Return true if the given stack call argument is
1550/// already available in the same position (relatively) of the caller's
1551/// incoming argument stack.
1552static
1553bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1554 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1555 const ARMInstrInfo *TII) {
1556 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1557 int FI = INT_MAX;
1558 if (Arg.getOpcode() == ISD::CopyFromReg) {
1559 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001560 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001561 return false;
1562 MachineInstr *Def = MRI->getVRegDef(VR);
1563 if (!Def)
1564 return false;
1565 if (!Flags.isByVal()) {
1566 if (!TII->isLoadFromStackSlot(Def, FI))
1567 return false;
1568 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001569 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001570 }
1571 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1572 if (Flags.isByVal())
1573 // ByVal argument is passed in as a pointer but it's now being
1574 // dereferenced. e.g.
1575 // define @foo(%struct.X* %A) {
1576 // tail call @bar(%struct.X* byval %A)
1577 // }
1578 return false;
1579 SDValue Ptr = Ld->getBasePtr();
1580 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1581 if (!FINode)
1582 return false;
1583 FI = FINode->getIndex();
1584 } else
1585 return false;
1586
1587 assert(FI != INT_MAX);
1588 if (!MFI->isFixedObjectIndex(FI))
1589 return false;
1590 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1591}
1592
1593/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1594/// for tail call optimization. Targets which want to do tail call
1595/// optimization should implement this function.
1596bool
1597ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1598 CallingConv::ID CalleeCC,
1599 bool isVarArg,
1600 bool isCalleeStructRet,
1601 bool isCallerStructRet,
1602 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001603 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001604 const SmallVectorImpl<ISD::InputArg> &Ins,
1605 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001606 const Function *CallerF = DAG.getMachineFunction().getFunction();
1607 CallingConv::ID CallerCC = CallerF->getCallingConv();
1608 bool CCMatch = CallerCC == CalleeCC;
1609
1610 // Look for obvious safe cases to perform tail call optimization that do not
1611 // require ABI changes. This is what gcc calls sibcall.
1612
Jim Grosbach7616b642010-06-16 23:45:49 +00001613 // Do not sibcall optimize vararg calls unless the call site is not passing
1614 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001615 if (isVarArg && !Outs.empty())
1616 return false;
1617
1618 // Also avoid sibcall optimization if either caller or callee uses struct
1619 // return semantics.
1620 if (isCalleeStructRet || isCallerStructRet)
1621 return false;
1622
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001623 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001624 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001625 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1626 // LR. This means if we need to reload LR, it takes an extra instructions,
1627 // which outweighs the value of the tail call; but here we don't know yet
1628 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001629 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001630 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001631
1632 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1633 // but we need to make sure there are enough registers; the only valid
1634 // registers are the 4 used for parameters. We don't currently do this
1635 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001636 if (Subtarget->isThumb1Only())
1637 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001638
Dale Johannesen51e28e62010-06-03 21:09:53 +00001639 // If the calling conventions do not match, then we'd better make sure the
1640 // results are returned in the same way as what the caller expects.
1641 if (!CCMatch) {
1642 SmallVector<CCValAssign, 16> RVLocs1;
1643 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1644 RVLocs1, *DAG.getContext());
1645 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1646
1647 SmallVector<CCValAssign, 16> RVLocs2;
1648 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1649 RVLocs2, *DAG.getContext());
1650 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1651
1652 if (RVLocs1.size() != RVLocs2.size())
1653 return false;
1654 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1655 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1656 return false;
1657 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1658 return false;
1659 if (RVLocs1[i].isRegLoc()) {
1660 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1661 return false;
1662 } else {
1663 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1664 return false;
1665 }
1666 }
1667 }
1668
1669 // If the callee takes no arguments then go on to check the results of the
1670 // call.
1671 if (!Outs.empty()) {
1672 // Check if stack adjustment is needed. For now, do not do this if any
1673 // argument is passed on the stack.
1674 SmallVector<CCValAssign, 16> ArgLocs;
1675 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1676 ArgLocs, *DAG.getContext());
1677 CCInfo.AnalyzeCallOperands(Outs,
1678 CCAssignFnForNode(CalleeCC, false, isVarArg));
1679 if (CCInfo.getNextStackOffset()) {
1680 MachineFunction &MF = DAG.getMachineFunction();
1681
1682 // Check if the arguments are already laid out in the right way as
1683 // the caller's fixed stack objects.
1684 MachineFrameInfo *MFI = MF.getFrameInfo();
1685 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1686 const ARMInstrInfo *TII =
1687 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001688 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1689 i != e;
1690 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001691 CCValAssign &VA = ArgLocs[i];
1692 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001693 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001694 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001695 if (VA.getLocInfo() == CCValAssign::Indirect)
1696 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001697 if (VA.needsCustom()) {
1698 // f64 and vector types are split into multiple registers or
1699 // register/stack-slot combinations. The types will not match
1700 // the registers; give up on memory f64 refs until we figure
1701 // out what to do about this.
1702 if (!VA.isRegLoc())
1703 return false;
1704 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001705 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001706 if (RegVT == MVT::v2f64) {
1707 if (!ArgLocs[++i].isRegLoc())
1708 return false;
1709 if (!ArgLocs[++i].isRegLoc())
1710 return false;
1711 }
1712 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001713 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1714 MFI, MRI, TII))
1715 return false;
1716 }
1717 }
1718 }
1719 }
1720
1721 return true;
1722}
1723
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724SDValue
1725ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001726 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001728 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001729 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001730
Bob Wilsondee46d72009-04-17 20:35:10 +00001731 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001733
Bob Wilsondee46d72009-04-17 20:35:10 +00001734 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1736 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001737
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001739 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1740 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741
1742 // If this is the first return lowered for this function, add
1743 // the regs to the liveout set for the function.
1744 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1745 for (unsigned i = 0; i != RVLocs.size(); ++i)
1746 if (RVLocs[i].isRegLoc())
1747 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001748 }
1749
Bob Wilson1f595bb2009-04-17 19:07:39 +00001750 SDValue Flag;
1751
1752 // Copy the result values into the output registers.
1753 for (unsigned i = 0, realRVLocIdx = 0;
1754 i != RVLocs.size();
1755 ++i, ++realRVLocIdx) {
1756 CCValAssign &VA = RVLocs[i];
1757 assert(VA.isRegLoc() && "Can only return in registers!");
1758
Dan Gohmanc9403652010-07-07 15:54:55 +00001759 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760
1761 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001762 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001763 case CCValAssign::Full: break;
1764 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001766 break;
1767 }
1768
Bob Wilson1f595bb2009-04-17 19:07:39 +00001769 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001771 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1773 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001774 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001776
1777 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1778 Flag = Chain.getValue(1);
1779 VA = RVLocs[++i]; // skip ahead to next loc
1780 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1781 HalfGPRs.getValue(1), Flag);
1782 Flag = Chain.getValue(1);
1783 VA = RVLocs[++i]; // skip ahead to next loc
1784
1785 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1787 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001788 }
1789 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1790 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001791 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001793 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001794 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001795 VA = RVLocs[++i]; // skip ahead to next loc
1796 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1797 Flag);
1798 } else
1799 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1800
Bob Wilsondee46d72009-04-17 20:35:10 +00001801 // Guarantee that all emitted copies are
1802 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001803 Flag = Chain.getValue(1);
1804 }
1805
1806 SDValue result;
1807 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001809 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001811
1812 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001813}
1814
Evan Cheng3d2125c2010-11-30 23:55:39 +00001815bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1816 if (N->getNumValues() != 1)
1817 return false;
1818 if (!N->hasNUsesOfValue(1, 0))
1819 return false;
1820
1821 unsigned NumCopies = 0;
1822 SDNode* Copies[2];
1823 SDNode *Use = *N->use_begin();
1824 if (Use->getOpcode() == ISD::CopyToReg) {
1825 Copies[NumCopies++] = Use;
1826 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1827 // f64 returned in a pair of GPRs.
1828 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1829 UI != UE; ++UI) {
1830 if (UI->getOpcode() != ISD::CopyToReg)
1831 return false;
1832 Copies[UI.getUse().getResNo()] = *UI;
1833 ++NumCopies;
1834 }
1835 } else if (Use->getOpcode() == ISD::BITCAST) {
1836 // f32 returned in a single GPR.
1837 if (!Use->hasNUsesOfValue(1, 0))
1838 return false;
1839 Use = *Use->use_begin();
1840 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1841 return false;
1842 Copies[NumCopies++] = Use;
1843 } else {
1844 return false;
1845 }
1846
1847 if (NumCopies != 1 && NumCopies != 2)
1848 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001849
1850 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001851 for (unsigned i = 0; i < NumCopies; ++i) {
1852 SDNode *Copy = Copies[i];
1853 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1854 UI != UE; ++UI) {
1855 if (UI->getOpcode() == ISD::CopyToReg) {
1856 SDNode *Use = *UI;
1857 if (Use == Copies[0] || Use == Copies[1])
1858 continue;
1859 return false;
1860 }
1861 if (UI->getOpcode() != ARMISD::RET_FLAG)
1862 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001863 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001864 }
1865 }
1866
Evan Cheng1bf891a2010-12-01 22:59:46 +00001867 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001868}
1869
Evan Cheng485fafc2011-03-21 01:19:09 +00001870bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1871 if (!EnableARMTailCalls)
1872 return false;
1873
1874 if (!CI->isTailCall())
1875 return false;
1876
1877 return !Subtarget->isThumb1Only();
1878}
1879
Bob Wilsonb62d2572009-11-03 00:02:05 +00001880// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1881// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1882// one of the above mentioned nodes. It has to be wrapped because otherwise
1883// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1884// be used to form addressing mode. These wrapped nodes will be selected
1885// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001886static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001887 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001888 // FIXME there is no actual debug info here
1889 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001890 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001892 if (CP->isMachineConstantPoolEntry())
1893 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1894 CP->getAlignment());
1895 else
1896 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1897 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001899}
1900
Jim Grosbache1102ca2010-07-19 17:20:38 +00001901unsigned ARMTargetLowering::getJumpTableEncoding() const {
1902 return MachineJumpTableInfo::EK_Inline;
1903}
1904
Dan Gohmand858e902010-04-17 15:26:15 +00001905SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1906 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001907 MachineFunction &MF = DAG.getMachineFunction();
1908 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1909 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001910 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001911 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001912 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001913 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1914 SDValue CPAddr;
1915 if (RelocM == Reloc::Static) {
1916 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1917 } else {
1918 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001919 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001920 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1921 ARMCP::CPBlockAddress,
1922 PCAdj);
1923 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1924 }
1925 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1926 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001927 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001928 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001929 if (RelocM == Reloc::Static)
1930 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001931 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001932 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001933}
1934
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001935// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001936SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001937ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001939 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001940 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001941 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001942 MachineFunction &MF = DAG.getMachineFunction();
1943 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001944 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001945 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001946 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001947 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001948 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001950 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001951 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001952 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001953 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001954
Evan Chenge7e0d622009-11-06 22:24:13 +00001955 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001956 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001957
1958 // call __tls_get_addr.
1959 ArgListTy Args;
1960 ArgListEntry Entry;
1961 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001962 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001963 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001964 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001965 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001966 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1967 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001969 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001970 return CallResult.first;
1971}
1972
1973// Lower ISD::GlobalTLSAddress using the "initial exec" or
1974// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001975SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001976ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001977 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001978 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001979 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SDValue Offset;
1981 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001982 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001983 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001984 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001985
Chris Lattner4fb63d02009-07-15 04:12:33 +00001986 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001987 MachineFunction &MF = DAG.getMachineFunction();
1988 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001989 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001990 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001991 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1992 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001993 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001994 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001995 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001997 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001998 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001999 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002000 Chain = Offset.getValue(1);
2001
Evan Chenge7e0d622009-11-06 22:24:13 +00002002 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002003 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002004
Evan Cheng9eda6892009-10-31 03:39:36 +00002005 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002006 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002007 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002008 } else {
2009 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00002010 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002011 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002013 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002014 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002015 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002016 }
2017
2018 // The address of the thread local variable is the add of the thread
2019 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002020 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002021}
2022
Dan Gohman475871a2008-07-27 21:46:04 +00002023SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002024ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002025 // TODO: implement the "local dynamic" model
2026 assert(Subtarget->isTargetELF() &&
2027 "TLS not implemented for non-ELF targets");
2028 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2029 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2030 // otherwise use the "Local Exec" TLS Model
2031 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2032 return LowerToTLSGeneralDynamicModel(GA, DAG);
2033 else
2034 return LowerToTLSExecModels(GA, DAG);
2035}
2036
Dan Gohman475871a2008-07-27 21:46:04 +00002037SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002038 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002039 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002040 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002041 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002042 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2043 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002044 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002045 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00002046 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002047 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002049 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002050 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002051 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002052 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002054 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002055 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002056 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002057 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002058 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002059 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002060 }
2061
2062 // If we have T2 ops, we can materialize the address directly via movt/movw
2063 // pair. This is always cheaper.
2064 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002065 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002066 // FIXME: Once remat is capable of dealing with instructions with register
2067 // operands, expand this into two nodes.
2068 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2069 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002070 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002071 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2072 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2073 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2074 MachinePointerInfo::getConstantPool(),
2075 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002076 }
2077}
2078
Dan Gohman475871a2008-07-27 21:46:04 +00002079SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002082 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002083 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002084 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002085 MachineFunction &MF = DAG.getMachineFunction();
2086 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2087
2088 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002089 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002090 // FIXME: Once remat is capable of dealing with instructions with register
2091 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002092 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002093 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2094 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2095
Evan Cheng53519f02011-01-21 18:55:51 +00002096 unsigned Wrapper = (RelocM == Reloc::PIC_)
2097 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2098 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002099 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002100 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2101 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2102 MachinePointerInfo::getGOT(), false, false, 0);
2103 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002104 }
2105
2106 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002108 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002109 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002110 } else {
2111 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002112 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2113 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002114 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002115 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002116 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002118
Evan Cheng9eda6892009-10-31 03:39:36 +00002119 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002120 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002121 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002123
2124 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002125 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002126 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002127 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002128
Evan Cheng63476a82009-09-03 07:04:02 +00002129 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002130 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002131 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002132
2133 return Result;
2134}
2135
Dan Gohman475871a2008-07-27 21:46:04 +00002136SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002137 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002138 assert(Subtarget->isTargetELF() &&
2139 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002140 MachineFunction &MF = DAG.getMachineFunction();
2141 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002142 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002143 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002144 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002145 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002146 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2147 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002148 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002149 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002151 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002152 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002153 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002154 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002155 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002156}
2157
Jim Grosbach0e0da732009-05-12 23:59:14 +00002158SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002159ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2160 const {
2161 DebugLoc dl = Op.getDebugLoc();
2162 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendlingf05b1dc2011-04-05 01:37:43 +00002163 Op.getOperand(0));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002164}
2165
2166SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002167ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2168 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002169 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002170 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2171 Op.getOperand(1), Val);
2172}
2173
2174SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002175ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2176 DebugLoc dl = Op.getDebugLoc();
2177 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2178 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2179}
2180
2181SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002182ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002183 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002184 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002185 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002186 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002187 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002188 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002189 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002190 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2191 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002192 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002193 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002194 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002195 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002196 EVT PtrVT = getPointerTy();
2197 DebugLoc dl = Op.getDebugLoc();
2198 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2199 SDValue CPAddr;
2200 unsigned PCAdj = (RelocM != Reloc::PIC_)
2201 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002202 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002203 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2204 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002205 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002207 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002208 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002209 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002210 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002211
2212 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002213 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002214 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2215 }
2216 return Result;
2217 }
Evan Cheng92e39162011-03-29 23:06:19 +00002218 case Intrinsic::arm_neon_vmulls:
2219 case Intrinsic::arm_neon_vmullu: {
2220 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2221 ? ARMISD::VMULLs : ARMISD::VMULLu;
2222 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2223 Op.getOperand(1), Op.getOperand(2));
2224 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002225 }
2226}
2227
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002228static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002229 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002230 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002231 if (!Subtarget->hasDataBarrier()) {
2232 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2233 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2234 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002235 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002236 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002237 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002238 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002239 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002240
2241 SDValue Op5 = Op.getOperand(5);
2242 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2243 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2244 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2245 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2246
2247 ARM_MB::MemBOpt DMBOpt;
2248 if (isDeviceBarrier)
2249 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2250 else
2251 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2252 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2253 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002254}
2255
Evan Chengdfed19f2010-11-03 06:34:55 +00002256static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2257 const ARMSubtarget *Subtarget) {
2258 // ARM pre v5TE and Thumb1 does not have preload instructions.
2259 if (!(Subtarget->isThumb2() ||
2260 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2261 // Just preserve the chain.
2262 return Op.getOperand(0);
2263
2264 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002265 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2266 if (!isRead &&
2267 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2268 // ARMv7 with MP extension has PLDW.
2269 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002270
2271 if (Subtarget->isThumb())
2272 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002273 isRead = ~isRead & 1;
2274 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002275
Evan Cheng416941d2010-11-04 05:19:35 +00002276 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002277 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002278 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2279 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002280}
2281
Dan Gohman1e93df62010-04-17 14:41:14 +00002282static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2283 MachineFunction &MF = DAG.getMachineFunction();
2284 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2285
Evan Chenga8e29892007-01-19 07:51:42 +00002286 // vastart just stores the address of the VarArgsFrameIndex slot into the
2287 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002288 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002289 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002290 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002291 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002292 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2293 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002294}
2295
Dan Gohman475871a2008-07-27 21:46:04 +00002296SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002297ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2298 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002299 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002300 MachineFunction &MF = DAG.getMachineFunction();
2301 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2302
2303 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002304 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 RC = ARM::tGPRRegisterClass;
2306 else
2307 RC = ARM::GPRRegisterClass;
2308
2309 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002310 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002312
2313 SDValue ArgValue2;
2314 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002316 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002317
2318 // Create load node to retrieve arguments from the stack.
2319 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002320 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002321 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002322 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002324 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 }
2327
Jim Grosbache5165492009-11-09 00:11:35 +00002328 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002329}
2330
Stuart Hastingsc7315872011-04-20 16:47:52 +00002331void
2332ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2333 unsigned &VARegSize, unsigned &VARegSaveSize)
2334 const {
2335 unsigned NumGPRs;
2336 if (CCInfo.isFirstByValRegValid())
2337 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2338 else {
2339 unsigned int firstUnalloced;
2340 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2341 sizeof(GPRArgRegs) /
2342 sizeof(GPRArgRegs[0]));
2343 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2344 }
2345
2346 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2347 VARegSize = NumGPRs * 4;
2348 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2349}
2350
2351// The remaining GPRs hold either the beginning of variable-argument
2352// data, or the beginning of an aggregate passed by value (usuall
2353// byval). Either way, we allocate stack slots adjacent to the data
2354// provided by our caller, and store the unallocated registers there.
2355// If this is a variadic function, the va_list pointer will begin with
2356// these values; otherwise, this reassembles a (byval) structure that
2357// was split between registers and memory.
2358void
2359ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2360 DebugLoc dl, SDValue &Chain,
2361 unsigned ArgOffset) const {
2362 MachineFunction &MF = DAG.getMachineFunction();
2363 MachineFrameInfo *MFI = MF.getFrameInfo();
2364 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2365 unsigned firstRegToSaveIndex;
2366 if (CCInfo.isFirstByValRegValid())
2367 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2368 else {
2369 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2370 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2371 }
2372
2373 unsigned VARegSize, VARegSaveSize;
2374 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2375 if (VARegSaveSize) {
2376 // If this function is vararg, store any remaining integer argument regs
2377 // to their spots on the stack so that they may be loaded by deferencing
2378 // the result of va_next.
2379 AFI->setVarArgsRegSaveSize(VARegSaveSize);
2380 AFI->setVarArgsFrameIndex(
2381 MFI->CreateFixedObject(VARegSaveSize,
2382 ArgOffset + VARegSaveSize - VARegSize,
2383 false));
2384 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2385 getPointerTy());
2386
2387 SmallVector<SDValue, 4> MemOps;
2388 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2389 TargetRegisterClass *RC;
2390 if (AFI->isThumb1OnlyFunction())
2391 RC = ARM::tGPRRegisterClass;
2392 else
2393 RC = ARM::GPRRegisterClass;
2394
2395 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2396 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2397 SDValue Store =
2398 DAG.getStore(Val.getValue(1), dl, Val, FIN,
2399 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2400 false, false, 0);
2401 MemOps.push_back(Store);
2402 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2403 DAG.getConstant(4, getPointerTy()));
2404 }
2405 if (!MemOps.empty())
2406 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2407 &MemOps[0], MemOps.size());
2408 } else
2409 // This will point to the next argument passed via stack.
2410 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2411}
2412
Bob Wilson5bafff32009-06-22 23:27:02 +00002413SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002414ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002415 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416 const SmallVectorImpl<ISD::InputArg>
2417 &Ins,
2418 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002419 SmallVectorImpl<SDValue> &InVals)
2420 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002421 MachineFunction &MF = DAG.getMachineFunction();
2422 MachineFrameInfo *MFI = MF.getFrameInfo();
2423
Bob Wilson1f595bb2009-04-17 19:07:39 +00002424 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2425
2426 // Assign locations to all of the incoming arguments.
2427 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002428 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2429 *DAG.getContext());
Stuart Hastingsc7315872011-04-20 16:47:52 +00002430 CCInfo.setCallOrPrologue(Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002431 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002432 CCAssignFnForNode(CallConv, /* Return*/ false,
2433 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002434
2435 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002436 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002437
Stuart Hastingsf222e592011-02-28 17:17:53 +00002438 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002439 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2440 CCValAssign &VA = ArgLocs[i];
2441
Bob Wilsondee46d72009-04-17 20:35:10 +00002442 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002443 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002444 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002445
Bob Wilson1f595bb2009-04-17 19:07:39 +00002446 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 // f64 and vector types are split up into multiple registers or
2448 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002450 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002451 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002453 SDValue ArgValue2;
2454 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002455 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002456 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2457 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002458 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002459 false, false, 0);
2460 } else {
2461 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2462 Chain, DAG, dl);
2463 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2465 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002468 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2469 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002471
Bob Wilson5bafff32009-06-22 23:27:02 +00002472 } else {
2473 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002474
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002480 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002482 RC = (AFI->isThumb1OnlyFunction() ?
2483 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002485 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002486
2487 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002488 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002490 }
2491
2492 // If this is an 8 or 16-bit value, it is really passed promoted
2493 // to 32 bits. Insert an assert[sz]ext to capture this, then
2494 // truncate to the right size.
2495 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002496 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002497 case CCValAssign::Full: break;
2498 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002499 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002500 break;
2501 case CCValAssign::SExt:
2502 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2503 DAG.getValueType(VA.getValVT()));
2504 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2505 break;
2506 case CCValAssign::ZExt:
2507 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2508 DAG.getValueType(VA.getValVT()));
2509 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2510 break;
2511 }
2512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002514
2515 } else { // VA.isRegLoc()
2516
2517 // sanity check
2518 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002520
Stuart Hastingsf222e592011-02-28 17:17:53 +00002521 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002522
Stuart Hastingsf222e592011-02-28 17:17:53 +00002523 // Some Ins[] entries become multiple ArgLoc[] entries.
2524 // Process them only once.
2525 if (index != lastInsIndex)
2526 {
2527 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2528 // FIXME: For now, all byval parameter objects are marked mutable. This can be
2529 // changed with more analysis.
2530 // In case of tail call optimization mark all arguments mutable. Since they
2531 // could be overwritten by lowering of arguments in case of a tail call.
2532 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002533 unsigned VARegSize, VARegSaveSize;
2534 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2535 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2536 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002537 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002538 int FI = MFI->CreateFixedObject(Bytes,
2539 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002540 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2541 } else {
2542 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2543 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002544
Stuart Hastingsf222e592011-02-28 17:17:53 +00002545 // Create load nodes to retrieve arguments from the stack.
2546 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2547 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2548 MachinePointerInfo::getFixedStack(FI),
2549 false, false, 0));
2550 }
2551 lastInsIndex = index;
2552 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002553 }
2554 }
2555
2556 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002557 if (isVarArg)
2558 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002559
Dan Gohman98ca4f22009-08-05 01:29:28 +00002560 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002561}
2562
2563/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002564static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002565 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002566 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002567 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002568 // Maybe this has already been legalized into the constant pool?
2569 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002570 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002571 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002572 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002573 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002574 }
2575 }
2576 return false;
2577}
2578
Evan Chenga8e29892007-01-19 07:51:42 +00002579/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2580/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002581SDValue
2582ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002583 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002584 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002585 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002586 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002587 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002588 // Constant does not fit, try adjusting it by one?
2589 switch (CC) {
2590 default: break;
2591 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002592 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002593 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002594 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002595 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002596 }
2597 break;
2598 case ISD::SETULT:
2599 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002600 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002601 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002603 }
2604 break;
2605 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002606 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002607 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002608 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002610 }
2611 break;
2612 case ISD::SETULE:
2613 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002614 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002615 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002617 }
2618 break;
2619 }
2620 }
2621 }
2622
2623 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002624 ARMISD::NodeType CompareType;
2625 switch (CondCode) {
2626 default:
2627 CompareType = ARMISD::CMP;
2628 break;
2629 case ARMCC::EQ:
2630 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002631 // Uses only Z Flag
2632 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002633 break;
2634 }
Evan Cheng218977b2010-07-13 19:27:42 +00002635 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002636 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002637}
2638
2639/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002640SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002641ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002642 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002644 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002645 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002646 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002647 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2648 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002649}
2650
Bob Wilson79f56c92011-03-08 01:17:20 +00002651/// duplicateCmp - Glue values can have only one use, so this function
2652/// duplicates a comparison node.
2653SDValue
2654ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2655 unsigned Opc = Cmp.getOpcode();
2656 DebugLoc DL = Cmp.getDebugLoc();
2657 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2658 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2659
2660 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2661 Cmp = Cmp.getOperand(0);
2662 Opc = Cmp.getOpcode();
2663 if (Opc == ARMISD::CMPFP)
2664 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2665 else {
2666 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2667 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2668 }
2669 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2670}
2671
Bill Wendlingde2b1512010-08-11 08:43:16 +00002672SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2673 SDValue Cond = Op.getOperand(0);
2674 SDValue SelectTrue = Op.getOperand(1);
2675 SDValue SelectFalse = Op.getOperand(2);
2676 DebugLoc dl = Op.getDebugLoc();
2677
2678 // Convert:
2679 //
2680 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2681 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2682 //
2683 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2684 const ConstantSDNode *CMOVTrue =
2685 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2686 const ConstantSDNode *CMOVFalse =
2687 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2688
2689 if (CMOVTrue && CMOVFalse) {
2690 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2691 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2692
2693 SDValue True;
2694 SDValue False;
2695 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2696 True = SelectTrue;
2697 False = SelectFalse;
2698 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2699 True = SelectFalse;
2700 False = SelectTrue;
2701 }
2702
2703 if (True.getNode() && False.getNode()) {
2704 EVT VT = Cond.getValueType();
2705 SDValue ARMcc = Cond.getOperand(2);
2706 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002707 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002708 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2709 }
2710 }
2711 }
2712
2713 return DAG.getSelectCC(dl, Cond,
2714 DAG.getConstant(0, Cond.getValueType()),
2715 SelectTrue, SelectFalse, ISD::SETNE);
2716}
2717
Dan Gohmand858e902010-04-17 15:26:15 +00002718SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002720 SDValue LHS = Op.getOperand(0);
2721 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002722 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002723 SDValue TrueVal = Op.getOperand(2);
2724 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002725 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002726
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002728 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002729 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002730 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2731 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002732 }
2733
2734 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002735 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002736
Evan Cheng218977b2010-07-13 19:27:42 +00002737 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2738 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002739 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002740 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002741 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002742 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002743 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002744 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002745 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002746 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002747 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002748 }
2749 return Result;
2750}
2751
Evan Cheng218977b2010-07-13 19:27:42 +00002752/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2753/// to morph to an integer compare sequence.
2754static bool canChangeToInt(SDValue Op, bool &SeenZero,
2755 const ARMSubtarget *Subtarget) {
2756 SDNode *N = Op.getNode();
2757 if (!N->hasOneUse())
2758 // Otherwise it requires moving the value from fp to integer registers.
2759 return false;
2760 if (!N->getNumValues())
2761 return false;
2762 EVT VT = Op.getValueType();
2763 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2764 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2765 // vmrs are very slow, e.g. cortex-a8.
2766 return false;
2767
2768 if (isFloatingPointZero(Op)) {
2769 SeenZero = true;
2770 return true;
2771 }
2772 return ISD::isNormalLoad(N);
2773}
2774
2775static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2776 if (isFloatingPointZero(Op))
2777 return DAG.getConstant(0, MVT::i32);
2778
2779 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2780 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002781 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002782 Ld->isVolatile(), Ld->isNonTemporal(),
2783 Ld->getAlignment());
2784
2785 llvm_unreachable("Unknown VFP cmp argument!");
2786}
2787
2788static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2789 SDValue &RetVal1, SDValue &RetVal2) {
2790 if (isFloatingPointZero(Op)) {
2791 RetVal1 = DAG.getConstant(0, MVT::i32);
2792 RetVal2 = DAG.getConstant(0, MVT::i32);
2793 return;
2794 }
2795
2796 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2797 SDValue Ptr = Ld->getBasePtr();
2798 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2799 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002800 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002801 Ld->isVolatile(), Ld->isNonTemporal(),
2802 Ld->getAlignment());
2803
2804 EVT PtrType = Ptr.getValueType();
2805 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2806 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2807 PtrType, Ptr, DAG.getConstant(4, PtrType));
2808 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2809 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002810 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002811 Ld->isVolatile(), Ld->isNonTemporal(),
2812 NewAlign);
2813 return;
2814 }
2815
2816 llvm_unreachable("Unknown VFP cmp argument!");
2817}
2818
2819/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2820/// f32 and even f64 comparisons to integer ones.
2821SDValue
2822ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2823 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002824 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002825 SDValue LHS = Op.getOperand(2);
2826 SDValue RHS = Op.getOperand(3);
2827 SDValue Dest = Op.getOperand(4);
2828 DebugLoc dl = Op.getDebugLoc();
2829
2830 bool SeenZero = false;
2831 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2832 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002833 // If one of the operand is zero, it's safe to ignore the NaN case since
2834 // we only care about equality comparisons.
2835 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002836 // If unsafe fp math optimization is enabled and there are no other uses of
2837 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002838 // to an integer comparison.
2839 if (CC == ISD::SETOEQ)
2840 CC = ISD::SETEQ;
2841 else if (CC == ISD::SETUNE)
2842 CC = ISD::SETNE;
2843
2844 SDValue ARMcc;
2845 if (LHS.getValueType() == MVT::f32) {
2846 LHS = bitcastf32Toi32(LHS, DAG);
2847 RHS = bitcastf32Toi32(RHS, DAG);
2848 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2849 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2850 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2851 Chain, Dest, ARMcc, CCR, Cmp);
2852 }
2853
2854 SDValue LHS1, LHS2;
2855 SDValue RHS1, RHS2;
2856 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2857 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2858 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2859 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002860 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002861 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2862 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2863 }
2864
2865 return SDValue();
2866}
2867
2868SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2869 SDValue Chain = Op.getOperand(0);
2870 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2871 SDValue LHS = Op.getOperand(2);
2872 SDValue RHS = Op.getOperand(3);
2873 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002874 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002875
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002877 SDValue ARMcc;
2878 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002880 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002881 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002882 }
2883
Owen Anderson825b72b2009-08-11 20:47:22 +00002884 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002885
2886 if (UnsafeFPMath &&
2887 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2888 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2889 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2890 if (Result.getNode())
2891 return Result;
2892 }
2893
Evan Chenga8e29892007-01-19 07:51:42 +00002894 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002895 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002896
Evan Cheng218977b2010-07-13 19:27:42 +00002897 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2898 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002900 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002901 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002902 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002903 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002904 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2905 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002906 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002907 }
2908 return Res;
2909}
2910
Dan Gohmand858e902010-04-17 15:26:15 +00002911SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SDValue Chain = Op.getOperand(0);
2913 SDValue Table = Op.getOperand(1);
2914 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002915 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002916
Owen Andersone50ed302009-08-10 22:56:29 +00002917 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002918 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2919 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002920 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002922 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002923 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2924 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002925 if (Subtarget->isThumb2()) {
2926 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2927 // which does another jump to the destination. This also makes it easier
2928 // to translate it to TBB / TBH later.
2929 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002930 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002931 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002932 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002933 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002934 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002935 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002936 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002937 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002938 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002939 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002940 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002941 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002942 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002943 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002945 }
Evan Chenga8e29892007-01-19 07:51:42 +00002946}
2947
Bob Wilson76a312b2010-03-19 22:51:32 +00002948static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2949 DebugLoc dl = Op.getDebugLoc();
2950 unsigned Opc;
2951
2952 switch (Op.getOpcode()) {
2953 default:
2954 assert(0 && "Invalid opcode!");
2955 case ISD::FP_TO_SINT:
2956 Opc = ARMISD::FTOSI;
2957 break;
2958 case ISD::FP_TO_UINT:
2959 Opc = ARMISD::FTOUI;
2960 break;
2961 }
2962 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002963 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002964}
2965
Cameron Zwarich3007d332011-03-29 21:41:55 +00002966static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2967 EVT VT = Op.getValueType();
2968 DebugLoc dl = Op.getDebugLoc();
2969
2970 EVT OperandVT = Op.getOperand(0).getValueType();
2971 assert(OperandVT == MVT::v4i16 && "Invalid type for custom lowering!");
2972 if (VT != MVT::v4f32)
2973 return DAG.UnrollVectorOp(Op.getNode());
2974
2975 unsigned CastOpc;
2976 unsigned Opc;
2977 switch (Op.getOpcode()) {
2978 default:
2979 assert(0 && "Invalid opcode!");
2980 case ISD::SINT_TO_FP:
2981 CastOpc = ISD::SIGN_EXTEND;
2982 Opc = ISD::SINT_TO_FP;
2983 break;
2984 case ISD::UINT_TO_FP:
2985 CastOpc = ISD::ZERO_EXTEND;
2986 Opc = ISD::UINT_TO_FP;
2987 break;
2988 }
2989
2990 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
2991 return DAG.getNode(Opc, dl, VT, Op);
2992}
2993
Bob Wilson76a312b2010-03-19 22:51:32 +00002994static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2995 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00002996 if (VT.isVector())
2997 return LowerVectorINT_TO_FP(Op, DAG);
2998
Bob Wilson76a312b2010-03-19 22:51:32 +00002999 DebugLoc dl = Op.getDebugLoc();
3000 unsigned Opc;
3001
3002 switch (Op.getOpcode()) {
3003 default:
3004 assert(0 && "Invalid opcode!");
3005 case ISD::SINT_TO_FP:
3006 Opc = ARMISD::SITOF;
3007 break;
3008 case ISD::UINT_TO_FP:
3009 Opc = ARMISD::UITOF;
3010 break;
3011 }
3012
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003013 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003014 return DAG.getNode(Opc, dl, VT, Op);
3015}
3016
Evan Cheng515fe3a2010-07-08 02:08:50 +00003017SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003018 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue Tmp0 = Op.getOperand(0);
3020 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003021 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003022 EVT VT = Op.getValueType();
3023 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003024 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3025 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3026 bool UseNEON = !InGPR && Subtarget->hasNEON();
3027
3028 if (UseNEON) {
3029 // Use VBSL to copy the sign bit.
3030 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3031 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3032 DAG.getTargetConstant(EncodedVal, MVT::i32));
3033 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3034 if (VT == MVT::f64)
3035 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3036 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3037 DAG.getConstant(32, MVT::i32));
3038 else /*if (VT == MVT::f32)*/
3039 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3040 if (SrcVT == MVT::f32) {
3041 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3042 if (VT == MVT::f64)
3043 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3044 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3045 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003046 } else if (VT == MVT::f32)
3047 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3048 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3049 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003050 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3051 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3052
3053 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3054 MVT::i32);
3055 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3056 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3057 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003058
Evan Chenge573fb32011-02-23 02:24:55 +00003059 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3060 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3061 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003062 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003063 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3064 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3065 DAG.getConstant(0, MVT::i32));
3066 } else {
3067 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3068 }
3069
3070 return Res;
3071 }
Evan Chengc143dd42011-02-11 02:28:55 +00003072
3073 // Bitcast operand 1 to i32.
3074 if (SrcVT == MVT::f64)
3075 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3076 &Tmp1, 1).getValue(1);
3077 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3078
Evan Chenge573fb32011-02-23 02:24:55 +00003079 // Or in the signbit with integer operations.
3080 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3081 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3082 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3083 if (VT == MVT::f32) {
3084 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3085 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3086 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3087 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003088 }
3089
Evan Chenge573fb32011-02-23 02:24:55 +00003090 // f64: Or the high part with signbit and then combine two parts.
3091 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3092 &Tmp0, 1);
3093 SDValue Lo = Tmp0.getValue(0);
3094 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3095 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3096 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003097}
3098
Evan Cheng2457f2c2010-05-22 01:47:14 +00003099SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3100 MachineFunction &MF = DAG.getMachineFunction();
3101 MachineFrameInfo *MFI = MF.getFrameInfo();
3102 MFI->setReturnAddressIsTaken(true);
3103
3104 EVT VT = Op.getValueType();
3105 DebugLoc dl = Op.getDebugLoc();
3106 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3107 if (Depth) {
3108 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3109 SDValue Offset = DAG.getConstant(4, MVT::i32);
3110 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3111 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003112 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003113 }
3114
3115 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003116 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003117 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3118}
3119
Dan Gohmand858e902010-04-17 15:26:15 +00003120SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003121 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3122 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003123
Owen Andersone50ed302009-08-10 22:56:29 +00003124 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003125 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3126 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003127 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003128 ? ARM::R7 : ARM::R11;
3129 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3130 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003131 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3132 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003133 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003134 return FrameAddr;
3135}
3136
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003137/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003138/// expand a bit convert where either the source or destination type is i64 to
3139/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3140/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3141/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003142static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003143 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3144 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003145 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003146
Bob Wilson9f3f0612010-04-17 05:30:19 +00003147 // This function is only supposed to be called for i64 types, either as the
3148 // source or destination of the bit convert.
3149 EVT SrcVT = Op.getValueType();
3150 EVT DstVT = N->getValueType(0);
3151 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003153
Bob Wilson9f3f0612010-04-17 05:30:19 +00003154 // Turn i64->f64 into VMOVDRR.
3155 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3157 DAG.getConstant(0, MVT::i32));
3158 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3159 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003160 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003161 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003162 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003163
Jim Grosbache5165492009-11-09 00:11:35 +00003164 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003165 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3166 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3167 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3168 // Merge the pieces into a single i64 value.
3169 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3170 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003171
Bob Wilson9f3f0612010-04-17 05:30:19 +00003172 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003173}
3174
Bob Wilson5bafff32009-06-22 23:27:02 +00003175/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003176/// Zero vectors are used to represent vector negation and in those cases
3177/// will be implemented with the NEON VNEG instruction. However, VNEG does
3178/// not support i64 elements, so sometimes the zero vectors will need to be
3179/// explicitly constructed. Regardless, use a canonical VMOV to create the
3180/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003181static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003183 // The canonical modified immediate encoding of a zero vector is....0!
3184 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3185 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3186 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003187 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003188}
3189
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003190/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3191/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003192SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3193 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003194 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3195 EVT VT = Op.getValueType();
3196 unsigned VTBits = VT.getSizeInBits();
3197 DebugLoc dl = Op.getDebugLoc();
3198 SDValue ShOpLo = Op.getOperand(0);
3199 SDValue ShOpHi = Op.getOperand(1);
3200 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003201 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003202 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003203
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003204 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3205
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003206 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3207 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3208 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3209 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3210 DAG.getConstant(VTBits, MVT::i32));
3211 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3212 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003213 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003214
3215 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3216 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003217 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003218 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003219 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003220 CCR, Cmp);
3221
3222 SDValue Ops[2] = { Lo, Hi };
3223 return DAG.getMergeValues(Ops, 2, dl);
3224}
3225
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003226/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3227/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003228SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3229 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003230 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3231 EVT VT = Op.getValueType();
3232 unsigned VTBits = VT.getSizeInBits();
3233 DebugLoc dl = Op.getDebugLoc();
3234 SDValue ShOpLo = Op.getOperand(0);
3235 SDValue ShOpHi = Op.getOperand(1);
3236 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003237 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003238
3239 assert(Op.getOpcode() == ISD::SHL_PARTS);
3240 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3241 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3242 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3243 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3244 DAG.getConstant(VTBits, MVT::i32));
3245 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3246 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3247
3248 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3249 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3250 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003251 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003252 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003253 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003254 CCR, Cmp);
3255
3256 SDValue Ops[2] = { Lo, Hi };
3257 return DAG.getMergeValues(Ops, 2, dl);
3258}
3259
Jim Grosbach4725ca72010-09-08 03:54:02 +00003260SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003261 SelectionDAG &DAG) const {
3262 // The rounding mode is in bits 23:22 of the FPSCR.
3263 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3264 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3265 // so that the shift + and get folded into a bitfield extract.
3266 DebugLoc dl = Op.getDebugLoc();
3267 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3268 DAG.getConstant(Intrinsic::arm_get_fpscr,
3269 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003270 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003271 DAG.getConstant(1U << 22, MVT::i32));
3272 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3273 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003274 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003275 DAG.getConstant(3, MVT::i32));
3276}
3277
Jim Grosbach3482c802010-01-18 19:58:49 +00003278static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3279 const ARMSubtarget *ST) {
3280 EVT VT = N->getValueType(0);
3281 DebugLoc dl = N->getDebugLoc();
3282
3283 if (!ST->hasV6T2Ops())
3284 return SDValue();
3285
3286 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3287 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3288}
3289
Bob Wilson5bafff32009-06-22 23:27:02 +00003290static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3291 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003292 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003293 DebugLoc dl = N->getDebugLoc();
3294
Bob Wilsond5448bb2010-11-18 21:16:28 +00003295 if (!VT.isVector())
3296 return SDValue();
3297
Bob Wilson5bafff32009-06-22 23:27:02 +00003298 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003299 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
Bob Wilsond5448bb2010-11-18 21:16:28 +00003301 // Left shifts translate directly to the vshiftu intrinsic.
3302 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003303 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003304 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3305 N->getOperand(0), N->getOperand(1));
3306
3307 assert((N->getOpcode() == ISD::SRA ||
3308 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3309
3310 // NEON uses the same intrinsics for both left and right shifts. For
3311 // right shifts, the shift amounts are negative, so negate the vector of
3312 // shift amounts.
3313 EVT ShiftVT = N->getOperand(1).getValueType();
3314 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3315 getZeroVector(ShiftVT, DAG, dl),
3316 N->getOperand(1));
3317 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3318 Intrinsic::arm_neon_vshifts :
3319 Intrinsic::arm_neon_vshiftu);
3320 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3321 DAG.getConstant(vshiftInt, MVT::i32),
3322 N->getOperand(0), NegatedCount);
3323}
3324
3325static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3326 const ARMSubtarget *ST) {
3327 EVT VT = N->getValueType(0);
3328 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003329
Eli Friedmance392eb2009-08-22 03:13:10 +00003330 // We can get here for a node like i32 = ISD::SHL i32, i64
3331 if (VT != MVT::i64)
3332 return SDValue();
3333
3334 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003335 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003336
Chris Lattner27a6c732007-11-24 07:07:01 +00003337 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3338 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003339 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003340 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003341
Chris Lattner27a6c732007-11-24 07:07:01 +00003342 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003343 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003344
Chris Lattner27a6c732007-11-24 07:07:01 +00003345 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003347 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003349 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003350
Chris Lattner27a6c732007-11-24 07:07:01 +00003351 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3352 // captures the result into a carry flag.
3353 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003354 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003355
Chris Lattner27a6c732007-11-24 07:07:01 +00003356 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003358
Chris Lattner27a6c732007-11-24 07:07:01 +00003359 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003361}
3362
Bob Wilson5bafff32009-06-22 23:27:02 +00003363static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3364 SDValue TmpOp0, TmpOp1;
3365 bool Invert = false;
3366 bool Swap = false;
3367 unsigned Opc = 0;
3368
3369 SDValue Op0 = Op.getOperand(0);
3370 SDValue Op1 = Op.getOperand(1);
3371 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003373 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3374 DebugLoc dl = Op.getDebugLoc();
3375
3376 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3377 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003378 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379 case ISD::SETUNE:
3380 case ISD::SETNE: Invert = true; // Fallthrough
3381 case ISD::SETOEQ:
3382 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3383 case ISD::SETOLT:
3384 case ISD::SETLT: Swap = true; // Fallthrough
3385 case ISD::SETOGT:
3386 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3387 case ISD::SETOLE:
3388 case ISD::SETLE: Swap = true; // Fallthrough
3389 case ISD::SETOGE:
3390 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3391 case ISD::SETUGE: Swap = true; // Fallthrough
3392 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3393 case ISD::SETUGT: Swap = true; // Fallthrough
3394 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3395 case ISD::SETUEQ: Invert = true; // Fallthrough
3396 case ISD::SETONE:
3397 // Expand this to (OLT | OGT).
3398 TmpOp0 = Op0;
3399 TmpOp1 = Op1;
3400 Opc = ISD::OR;
3401 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3402 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3403 break;
3404 case ISD::SETUO: Invert = true; // Fallthrough
3405 case ISD::SETO:
3406 // Expand this to (OLT | OGE).
3407 TmpOp0 = Op0;
3408 TmpOp1 = Op1;
3409 Opc = ISD::OR;
3410 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3411 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3412 break;
3413 }
3414 } else {
3415 // Integer comparisons.
3416 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003417 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003418 case ISD::SETNE: Invert = true;
3419 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3420 case ISD::SETLT: Swap = true;
3421 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3422 case ISD::SETLE: Swap = true;
3423 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3424 case ISD::SETULT: Swap = true;
3425 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3426 case ISD::SETULE: Swap = true;
3427 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3428 }
3429
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003430 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003431 if (Opc == ARMISD::VCEQ) {
3432
3433 SDValue AndOp;
3434 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3435 AndOp = Op0;
3436 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3437 AndOp = Op1;
3438
3439 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003440 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003441 AndOp = AndOp.getOperand(0);
3442
3443 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3444 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003445 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3446 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003447 Invert = !Invert;
3448 }
3449 }
3450 }
3451
3452 if (Swap)
3453 std::swap(Op0, Op1);
3454
Owen Andersonc24cb352010-11-08 23:21:22 +00003455 // If one of the operands is a constant vector zero, attempt to fold the
3456 // comparison to a specialized compare-against-zero form.
3457 SDValue SingleOp;
3458 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3459 SingleOp = Op0;
3460 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3461 if (Opc == ARMISD::VCGE)
3462 Opc = ARMISD::VCLEZ;
3463 else if (Opc == ARMISD::VCGT)
3464 Opc = ARMISD::VCLTZ;
3465 SingleOp = Op1;
3466 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003467
Owen Andersonc24cb352010-11-08 23:21:22 +00003468 SDValue Result;
3469 if (SingleOp.getNode()) {
3470 switch (Opc) {
3471 case ARMISD::VCEQ:
3472 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3473 case ARMISD::VCGE:
3474 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3475 case ARMISD::VCLEZ:
3476 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3477 case ARMISD::VCGT:
3478 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3479 case ARMISD::VCLTZ:
3480 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3481 default:
3482 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3483 }
3484 } else {
3485 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3486 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003487
3488 if (Invert)
3489 Result = DAG.getNOT(dl, Result, VT);
3490
3491 return Result;
3492}
3493
Bob Wilsond3c42842010-06-14 22:19:57 +00003494/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3495/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003496/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003497static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3498 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003499 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003500 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003501
Bob Wilson827b2102010-06-15 19:05:35 +00003502 // SplatBitSize is set to the smallest size that splats the vector, so a
3503 // zero vector will always have SplatBitSize == 8. However, NEON modified
3504 // immediate instructions others than VMOV do not support the 8-bit encoding
3505 // of a zero vector, and the default encoding of zero is supposed to be the
3506 // 32-bit version.
3507 if (SplatBits == 0)
3508 SplatBitSize = 32;
3509
Bob Wilson5bafff32009-06-22 23:27:02 +00003510 switch (SplatBitSize) {
3511 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003512 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003513 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003514 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003515 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003516 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003517 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003518 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003519 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003520
3521 case 16:
3522 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003523 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003524 if ((SplatBits & ~0xff) == 0) {
3525 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003526 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003527 Imm = SplatBits;
3528 break;
3529 }
3530 if ((SplatBits & ~0xff00) == 0) {
3531 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003532 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003533 Imm = SplatBits >> 8;
3534 break;
3535 }
3536 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
3538 case 32:
3539 // NEON's 32-bit VMOV supports splat values where:
3540 // * only one byte is nonzero, or
3541 // * the least significant byte is 0xff and the second byte is nonzero, or
3542 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003543 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003544 if ((SplatBits & ~0xff) == 0) {
3545 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003546 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003547 Imm = SplatBits;
3548 break;
3549 }
3550 if ((SplatBits & ~0xff00) == 0) {
3551 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003552 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003553 Imm = SplatBits >> 8;
3554 break;
3555 }
3556 if ((SplatBits & ~0xff0000) == 0) {
3557 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003558 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003559 Imm = SplatBits >> 16;
3560 break;
3561 }
3562 if ((SplatBits & ~0xff000000) == 0) {
3563 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003564 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003565 Imm = SplatBits >> 24;
3566 break;
3567 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003568
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003569 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3570 if (type == OtherModImm) return SDValue();
3571
Bob Wilson5bafff32009-06-22 23:27:02 +00003572 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003573 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3574 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003575 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003576 Imm = SplatBits >> 8;
3577 SplatBits |= 0xff;
3578 break;
3579 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003580
3581 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003582 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3583 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003584 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003585 Imm = SplatBits >> 16;
3586 SplatBits |= 0xffff;
3587 break;
3588 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003589
3590 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3591 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3592 // VMOV.I32. A (very) minor optimization would be to replicate the value
3593 // and fall through here to test for a valid 64-bit splat. But, then the
3594 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003595 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003596
3597 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003598 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003599 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003600 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003601 uint64_t BitMask = 0xff;
3602 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003603 unsigned ImmMask = 1;
3604 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003605 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003606 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003607 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003608 Imm |= ImmMask;
3609 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003610 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003611 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003612 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003613 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003615 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003616 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003617 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003618 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003619 break;
3620 }
3621
Bob Wilson1a913ed2010-06-11 21:34:50 +00003622 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003623 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003624 return SDValue();
3625 }
3626
Bob Wilsoncba270d2010-07-13 21:16:48 +00003627 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3628 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003629}
3630
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003631static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3632 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003633 unsigned NumElts = VT.getVectorNumElements();
3634 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003635
3636 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3637 if (M[0] < 0)
3638 return false;
3639
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003640 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003641
3642 // If this is a VEXT shuffle, the immediate value is the index of the first
3643 // element. The other shuffle indices must be the successive elements after
3644 // the first one.
3645 unsigned ExpectedElt = Imm;
3646 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003647 // Increment the expected index. If it wraps around, it may still be
3648 // a VEXT but the source vectors must be swapped.
3649 ExpectedElt += 1;
3650 if (ExpectedElt == NumElts * 2) {
3651 ExpectedElt = 0;
3652 ReverseVEXT = true;
3653 }
3654
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003655 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003656 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003657 return false;
3658 }
3659
3660 // Adjust the index value if the source operands will be swapped.
3661 if (ReverseVEXT)
3662 Imm -= NumElts;
3663
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003664 return true;
3665}
3666
Bob Wilson8bb9e482009-07-26 00:39:34 +00003667/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3668/// instruction with the specified blocksize. (The order of the elements
3669/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003670static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3671 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003672 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3673 "Only possible block sizes for VREV are: 16, 32, 64");
3674
Bob Wilson8bb9e482009-07-26 00:39:34 +00003675 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003676 if (EltSz == 64)
3677 return false;
3678
3679 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003680 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003681 // If the first shuffle index is UNDEF, be optimistic.
3682 if (M[0] < 0)
3683 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003684
3685 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3686 return false;
3687
3688 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003689 if (M[i] < 0) continue; // ignore UNDEF indices
3690 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003691 return false;
3692 }
3693
3694 return true;
3695}
3696
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003697static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3698 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3699 // range, then 0 is placed into the resulting vector. So pretty much any mask
3700 // of 8 elements can work here.
3701 return VT == MVT::v8i8 && M.size() == 8;
3702}
3703
Bob Wilsonc692cb72009-08-21 20:54:19 +00003704static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3705 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003706 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3707 if (EltSz == 64)
3708 return false;
3709
Bob Wilsonc692cb72009-08-21 20:54:19 +00003710 unsigned NumElts = VT.getVectorNumElements();
3711 WhichResult = (M[0] == 0 ? 0 : 1);
3712 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003713 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3714 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003715 return false;
3716 }
3717 return true;
3718}
3719
Bob Wilson324f4f12009-12-03 06:40:55 +00003720/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3721/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3722/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3723static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3724 unsigned &WhichResult) {
3725 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3726 if (EltSz == 64)
3727 return false;
3728
3729 unsigned NumElts = VT.getVectorNumElements();
3730 WhichResult = (M[0] == 0 ? 0 : 1);
3731 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003732 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3733 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003734 return false;
3735 }
3736 return true;
3737}
3738
Bob Wilsonc692cb72009-08-21 20:54:19 +00003739static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3740 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003741 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3742 if (EltSz == 64)
3743 return false;
3744
Bob Wilsonc692cb72009-08-21 20:54:19 +00003745 unsigned NumElts = VT.getVectorNumElements();
3746 WhichResult = (M[0] == 0 ? 0 : 1);
3747 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003748 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003749 if ((unsigned) M[i] != 2 * i + WhichResult)
3750 return false;
3751 }
3752
3753 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003754 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003755 return false;
3756
3757 return true;
3758}
3759
Bob Wilson324f4f12009-12-03 06:40:55 +00003760/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3761/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3762/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3763static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3764 unsigned &WhichResult) {
3765 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3766 if (EltSz == 64)
3767 return false;
3768
3769 unsigned Half = VT.getVectorNumElements() / 2;
3770 WhichResult = (M[0] == 0 ? 0 : 1);
3771 for (unsigned j = 0; j != 2; ++j) {
3772 unsigned Idx = WhichResult;
3773 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003774 int MIdx = M[i + j * Half];
3775 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003776 return false;
3777 Idx += 2;
3778 }
3779 }
3780
3781 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3782 if (VT.is64BitVector() && EltSz == 32)
3783 return false;
3784
3785 return true;
3786}
3787
Bob Wilsonc692cb72009-08-21 20:54:19 +00003788static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3789 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003790 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3791 if (EltSz == 64)
3792 return false;
3793
Bob Wilsonc692cb72009-08-21 20:54:19 +00003794 unsigned NumElts = VT.getVectorNumElements();
3795 WhichResult = (M[0] == 0 ? 0 : 1);
3796 unsigned Idx = WhichResult * NumElts / 2;
3797 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003798 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3799 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003800 return false;
3801 Idx += 1;
3802 }
3803
3804 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003805 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003806 return false;
3807
3808 return true;
3809}
3810
Bob Wilson324f4f12009-12-03 06:40:55 +00003811/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3812/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3813/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3814static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3815 unsigned &WhichResult) {
3816 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3817 if (EltSz == 64)
3818 return false;
3819
3820 unsigned NumElts = VT.getVectorNumElements();
3821 WhichResult = (M[0] == 0 ? 0 : 1);
3822 unsigned Idx = WhichResult * NumElts / 2;
3823 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003824 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3825 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003826 return false;
3827 Idx += 1;
3828 }
3829
3830 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3831 if (VT.is64BitVector() && EltSz == 32)
3832 return false;
3833
3834 return true;
3835}
3836
Dale Johannesenf630c712010-07-29 20:10:08 +00003837// If N is an integer constant that can be moved into a register in one
3838// instruction, return an SDValue of such a constant (will become a MOV
3839// instruction). Otherwise return null.
3840static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3841 const ARMSubtarget *ST, DebugLoc dl) {
3842 uint64_t Val;
3843 if (!isa<ConstantSDNode>(N))
3844 return SDValue();
3845 Val = cast<ConstantSDNode>(N)->getZExtValue();
3846
3847 if (ST->isThumb1Only()) {
3848 if (Val <= 255 || ~Val <= 255)
3849 return DAG.getConstant(Val, MVT::i32);
3850 } else {
3851 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3852 return DAG.getConstant(Val, MVT::i32);
3853 }
3854 return SDValue();
3855}
3856
Bob Wilson5bafff32009-06-22 23:27:02 +00003857// If this is a case we can't handle, return null and let the default
3858// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003859SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3860 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003861 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003862 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003863 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003864
3865 APInt SplatBits, SplatUndef;
3866 unsigned SplatBitSize;
3867 bool HasAnyUndefs;
3868 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003869 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003870 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003871 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003872 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003873 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003874 DAG, VmovVT, VT.is128BitVector(),
3875 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003876 if (Val.getNode()) {
3877 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003878 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003879 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003880
3881 // Try an immediate VMVN.
3882 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3883 ((1LL << SplatBitSize) - 1));
3884 Val = isNEONModifiedImm(NegatedImm,
3885 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003886 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003887 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003888 if (Val.getNode()) {
3889 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003890 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003891 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003892 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003893 }
3894
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003895 // Scan through the operands to see if only one value is used.
3896 unsigned NumElts = VT.getVectorNumElements();
3897 bool isOnlyLowElement = true;
3898 bool usesOnlyOneValue = true;
3899 bool isConstant = true;
3900 SDValue Value;
3901 for (unsigned i = 0; i < NumElts; ++i) {
3902 SDValue V = Op.getOperand(i);
3903 if (V.getOpcode() == ISD::UNDEF)
3904 continue;
3905 if (i > 0)
3906 isOnlyLowElement = false;
3907 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3908 isConstant = false;
3909
3910 if (!Value.getNode())
3911 Value = V;
3912 else if (V != Value)
3913 usesOnlyOneValue = false;
3914 }
3915
3916 if (!Value.getNode())
3917 return DAG.getUNDEF(VT);
3918
3919 if (isOnlyLowElement)
3920 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3921
Dale Johannesenf630c712010-07-29 20:10:08 +00003922 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3923
Dale Johannesen575cd142010-10-19 20:00:17 +00003924 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3925 // i32 and try again.
3926 if (usesOnlyOneValue && EltSize <= 32) {
3927 if (!isConstant)
3928 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3929 if (VT.getVectorElementType().isFloatingPoint()) {
3930 SmallVector<SDValue, 8> Ops;
3931 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003933 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003934 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3935 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003936 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3937 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003938 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003939 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003940 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3941 if (Val.getNode())
3942 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003943 }
3944
3945 // If all elements are constants and the case above didn't get hit, fall back
3946 // to the default expansion, which will generate a load from the constant
3947 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003948 if (isConstant)
3949 return SDValue();
3950
Bob Wilson11a1dff2011-01-07 21:37:30 +00003951 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3952 if (NumElts >= 4) {
3953 SDValue shuffle = ReconstructShuffle(Op, DAG);
3954 if (shuffle != SDValue())
3955 return shuffle;
3956 }
3957
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003958 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003959 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3960 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003961 if (EltSize >= 32) {
3962 // Do the expansion with floating-point types, since that is what the VFP
3963 // registers are defined to use, and since i64 is not legal.
3964 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3965 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003966 SmallVector<SDValue, 8> Ops;
3967 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003968 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003969 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003970 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003971 }
3972
3973 return SDValue();
3974}
3975
Bob Wilson11a1dff2011-01-07 21:37:30 +00003976// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003977// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003978SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3979 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003980 DebugLoc dl = Op.getDebugLoc();
3981 EVT VT = Op.getValueType();
3982 unsigned NumElts = VT.getVectorNumElements();
3983
3984 SmallVector<SDValue, 2> SourceVecs;
3985 SmallVector<unsigned, 2> MinElts;
3986 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003987
Bob Wilson11a1dff2011-01-07 21:37:30 +00003988 for (unsigned i = 0; i < NumElts; ++i) {
3989 SDValue V = Op.getOperand(i);
3990 if (V.getOpcode() == ISD::UNDEF)
3991 continue;
3992 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3993 // A shuffle can only come from building a vector from various
3994 // elements of other vectors.
3995 return SDValue();
3996 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003997
Bob Wilson11a1dff2011-01-07 21:37:30 +00003998 // Record this extraction against the appropriate vector if possible...
3999 SDValue SourceVec = V.getOperand(0);
4000 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4001 bool FoundSource = false;
4002 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4003 if (SourceVecs[j] == SourceVec) {
4004 if (MinElts[j] > EltNo)
4005 MinElts[j] = EltNo;
4006 if (MaxElts[j] < EltNo)
4007 MaxElts[j] = EltNo;
4008 FoundSource = true;
4009 break;
4010 }
4011 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004012
Bob Wilson11a1dff2011-01-07 21:37:30 +00004013 // Or record a new source if not...
4014 if (!FoundSource) {
4015 SourceVecs.push_back(SourceVec);
4016 MinElts.push_back(EltNo);
4017 MaxElts.push_back(EltNo);
4018 }
4019 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004020
Bob Wilson11a1dff2011-01-07 21:37:30 +00004021 // Currently only do something sane when at most two source vectors
4022 // involved.
4023 if (SourceVecs.size() > 2)
4024 return SDValue();
4025
4026 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4027 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004028
Bob Wilson11a1dff2011-01-07 21:37:30 +00004029 // This loop extracts the usage patterns of the source vectors
4030 // and prepares appropriate SDValues for a shuffle if possible.
4031 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4032 if (SourceVecs[i].getValueType() == VT) {
4033 // No VEXT necessary
4034 ShuffleSrcs[i] = SourceVecs[i];
4035 VEXTOffsets[i] = 0;
4036 continue;
4037 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4038 // It probably isn't worth padding out a smaller vector just to
4039 // break it down again in a shuffle.
4040 return SDValue();
4041 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004042
Bob Wilson11a1dff2011-01-07 21:37:30 +00004043 // Since only 64-bit and 128-bit vectors are legal on ARM and
4044 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004045 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4046 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004047
Bob Wilson11a1dff2011-01-07 21:37:30 +00004048 if (MaxElts[i] - MinElts[i] >= NumElts) {
4049 // Span too large for a VEXT to cope
4050 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004051 }
4052
Bob Wilson11a1dff2011-01-07 21:37:30 +00004053 if (MinElts[i] >= NumElts) {
4054 // The extraction can just take the second half
4055 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004056 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4057 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004058 DAG.getIntPtrConstant(NumElts));
4059 } else if (MaxElts[i] < NumElts) {
4060 // The extraction can just take the first half
4061 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004062 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4063 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004064 DAG.getIntPtrConstant(0));
4065 } else {
4066 // An actual VEXT is needed
4067 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004068 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4069 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004070 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004071 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4072 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004073 DAG.getIntPtrConstant(NumElts));
4074 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4075 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4076 }
4077 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004078
Bob Wilson11a1dff2011-01-07 21:37:30 +00004079 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004080
Bob Wilson11a1dff2011-01-07 21:37:30 +00004081 for (unsigned i = 0; i < NumElts; ++i) {
4082 SDValue Entry = Op.getOperand(i);
4083 if (Entry.getOpcode() == ISD::UNDEF) {
4084 Mask.push_back(-1);
4085 continue;
4086 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004087
Bob Wilson11a1dff2011-01-07 21:37:30 +00004088 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004089 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4090 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004091 if (ExtractVec == SourceVecs[0]) {
4092 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4093 } else {
4094 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4095 }
4096 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004097
Bob Wilson11a1dff2011-01-07 21:37:30 +00004098 // Final check before we try to produce nonsense...
4099 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004100 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4101 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004102
Bob Wilson11a1dff2011-01-07 21:37:30 +00004103 return SDValue();
4104}
4105
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004106/// isShuffleMaskLegal - Targets can use this to indicate that they only
4107/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4108/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4109/// are assumed to be legal.
4110bool
4111ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4112 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004113 if (VT.getVectorNumElements() == 4 &&
4114 (VT.is128BitVector() || VT.is64BitVector())) {
4115 unsigned PFIndexes[4];
4116 for (unsigned i = 0; i != 4; ++i) {
4117 if (M[i] < 0)
4118 PFIndexes[i] = 8;
4119 else
4120 PFIndexes[i] = M[i];
4121 }
4122
4123 // Compute the index in the perfect shuffle table.
4124 unsigned PFTableIndex =
4125 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4126 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4127 unsigned Cost = (PFEntry >> 30);
4128
4129 if (Cost <= 4)
4130 return true;
4131 }
4132
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004133 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004134 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004135
Bob Wilson53dd2452010-06-07 23:53:38 +00004136 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4137 return (EltSize >= 32 ||
4138 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004139 isVREVMask(M, VT, 64) ||
4140 isVREVMask(M, VT, 32) ||
4141 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004142 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004143 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004144 isVTRNMask(M, VT, WhichResult) ||
4145 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004146 isVZIPMask(M, VT, WhichResult) ||
4147 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4148 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4149 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004150}
4151
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004152/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4153/// the specified operations to build the shuffle.
4154static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4155 SDValue RHS, SelectionDAG &DAG,
4156 DebugLoc dl) {
4157 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4158 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4159 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4160
4161 enum {
4162 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4163 OP_VREV,
4164 OP_VDUP0,
4165 OP_VDUP1,
4166 OP_VDUP2,
4167 OP_VDUP3,
4168 OP_VEXT1,
4169 OP_VEXT2,
4170 OP_VEXT3,
4171 OP_VUZPL, // VUZP, left result
4172 OP_VUZPR, // VUZP, right result
4173 OP_VZIPL, // VZIP, left result
4174 OP_VZIPR, // VZIP, right result
4175 OP_VTRNL, // VTRN, left result
4176 OP_VTRNR // VTRN, right result
4177 };
4178
4179 if (OpNum == OP_COPY) {
4180 if (LHSID == (1*9+2)*9+3) return LHS;
4181 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4182 return RHS;
4183 }
4184
4185 SDValue OpLHS, OpRHS;
4186 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4187 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4188 EVT VT = OpLHS.getValueType();
4189
4190 switch (OpNum) {
4191 default: llvm_unreachable("Unknown shuffle opcode!");
4192 case OP_VREV:
4193 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4194 case OP_VDUP0:
4195 case OP_VDUP1:
4196 case OP_VDUP2:
4197 case OP_VDUP3:
4198 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004199 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004200 case OP_VEXT1:
4201 case OP_VEXT2:
4202 case OP_VEXT3:
4203 return DAG.getNode(ARMISD::VEXT, dl, VT,
4204 OpLHS, OpRHS,
4205 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4206 case OP_VUZPL:
4207 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004208 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004209 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4210 case OP_VZIPL:
4211 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004212 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004213 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4214 case OP_VTRNL:
4215 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004216 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4217 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004218 }
4219}
4220
Bill Wendling69a05a72011-03-14 23:02:38 +00004221static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4222 SmallVectorImpl<int> &ShuffleMask,
4223 SelectionDAG &DAG) {
4224 // Check to see if we can use the VTBL instruction.
4225 SDValue V1 = Op.getOperand(0);
4226 SDValue V2 = Op.getOperand(1);
4227 DebugLoc DL = Op.getDebugLoc();
4228
4229 SmallVector<SDValue, 8> VTBLMask;
4230 for (SmallVectorImpl<int>::iterator
4231 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4232 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4233
4234 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4235 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4236 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4237 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004238
Owen Anderson76706012011-04-05 21:48:57 +00004239 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004240 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4241 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004242}
4243
Bob Wilson5bafff32009-06-22 23:27:02 +00004244static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004245 SDValue V1 = Op.getOperand(0);
4246 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004247 DebugLoc dl = Op.getDebugLoc();
4248 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004249 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004250 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004251
Bob Wilson28865062009-08-13 02:13:04 +00004252 // Convert shuffles that are directly supported on NEON to target-specific
4253 // DAG nodes, instead of keeping them as shuffles and matching them again
4254 // during code selection. This is more efficient and avoids the possibility
4255 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004256 // FIXME: floating-point vectors should be canonicalized to integer vectors
4257 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004258 SVN->getMask(ShuffleMask);
4259
Bob Wilson53dd2452010-06-07 23:53:38 +00004260 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4261 if (EltSize <= 32) {
4262 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4263 int Lane = SVN->getSplatIndex();
4264 // If this is undef splat, generate it via "just" vdup, if possible.
4265 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004266
Bob Wilson53dd2452010-06-07 23:53:38 +00004267 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4268 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4269 }
4270 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4271 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004272 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004273
4274 bool ReverseVEXT;
4275 unsigned Imm;
4276 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4277 if (ReverseVEXT)
4278 std::swap(V1, V2);
4279 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4280 DAG.getConstant(Imm, MVT::i32));
4281 }
4282
4283 if (isVREVMask(ShuffleMask, VT, 64))
4284 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4285 if (isVREVMask(ShuffleMask, VT, 32))
4286 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4287 if (isVREVMask(ShuffleMask, VT, 16))
4288 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4289
4290 // Check for Neon shuffles that modify both input vectors in place.
4291 // If both results are used, i.e., if there are two shuffles with the same
4292 // source operands and with masks corresponding to both results of one of
4293 // these operations, DAG memoization will ensure that a single node is
4294 // used for both shuffles.
4295 unsigned WhichResult;
4296 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4297 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4298 V1, V2).getValue(WhichResult);
4299 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4300 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4301 V1, V2).getValue(WhichResult);
4302 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4303 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4304 V1, V2).getValue(WhichResult);
4305
4306 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4307 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4308 V1, V1).getValue(WhichResult);
4309 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4310 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4311 V1, V1).getValue(WhichResult);
4312 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4313 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4314 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004315 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004316
Bob Wilsonc692cb72009-08-21 20:54:19 +00004317 // If the shuffle is not directly supported and it has 4 elements, use
4318 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004319 unsigned NumElts = VT.getVectorNumElements();
4320 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004321 unsigned PFIndexes[4];
4322 for (unsigned i = 0; i != 4; ++i) {
4323 if (ShuffleMask[i] < 0)
4324 PFIndexes[i] = 8;
4325 else
4326 PFIndexes[i] = ShuffleMask[i];
4327 }
4328
4329 // Compute the index in the perfect shuffle table.
4330 unsigned PFTableIndex =
4331 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004332 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4333 unsigned Cost = (PFEntry >> 30);
4334
4335 if (Cost <= 4)
4336 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4337 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004338
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004339 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004340 if (EltSize >= 32) {
4341 // Do the expansion with floating-point types, since that is what the VFP
4342 // registers are defined to use, and since i64 is not legal.
4343 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4344 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004345 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4346 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004347 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004348 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004349 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004350 Ops.push_back(DAG.getUNDEF(EltVT));
4351 else
4352 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4353 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4354 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4355 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004356 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004357 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004358 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004359 }
4360
Bill Wendling69a05a72011-03-14 23:02:38 +00004361 if (VT == MVT::v8i8) {
4362 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4363 if (NewOp.getNode())
4364 return NewOp;
4365 }
4366
Bob Wilson22cac0d2009-08-14 05:16:33 +00004367 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004368}
4369
Bob Wilson5bafff32009-06-22 23:27:02 +00004370static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004371 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004372 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004373 if (!isa<ConstantSDNode>(Lane))
4374 return SDValue();
4375
4376 SDValue Vec = Op.getOperand(0);
4377 if (Op.getValueType() == MVT::i32 &&
4378 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4379 DebugLoc dl = Op.getDebugLoc();
4380 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4381 }
4382
4383 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004384}
4385
Bob Wilsona6d65862009-08-03 20:36:38 +00004386static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4387 // The only time a CONCAT_VECTORS operation can have legal types is when
4388 // two 64-bit vectors are concatenated to a 128-bit vector.
4389 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4390 "unexpected CONCAT_VECTORS");
4391 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004393 SDValue Op0 = Op.getOperand(0);
4394 SDValue Op1 = Op.getOperand(1);
4395 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004397 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004398 DAG.getIntPtrConstant(0));
4399 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004401 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004402 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004403 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004404}
4405
Bob Wilson626613d2010-11-23 19:38:38 +00004406/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4407/// element has been zero/sign-extended, depending on the isSigned parameter,
4408/// from an integer type half its size.
4409static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4410 bool isSigned) {
4411 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4412 EVT VT = N->getValueType(0);
4413 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4414 SDNode *BVN = N->getOperand(0).getNode();
4415 if (BVN->getValueType(0) != MVT::v4i32 ||
4416 BVN->getOpcode() != ISD::BUILD_VECTOR)
4417 return false;
4418 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4419 unsigned HiElt = 1 - LoElt;
4420 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4421 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4422 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4423 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4424 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4425 return false;
4426 if (isSigned) {
4427 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4428 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4429 return true;
4430 } else {
4431 if (Hi0->isNullValue() && Hi1->isNullValue())
4432 return true;
4433 }
4434 return false;
4435 }
4436
4437 if (N->getOpcode() != ISD::BUILD_VECTOR)
4438 return false;
4439
4440 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4441 SDNode *Elt = N->getOperand(i).getNode();
4442 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4443 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4444 unsigned HalfSize = EltSize / 2;
4445 if (isSigned) {
4446 int64_t SExtVal = C->getSExtValue();
4447 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4448 return false;
4449 } else {
4450 if ((C->getZExtValue() >> HalfSize) != 0)
4451 return false;
4452 }
4453 continue;
4454 }
4455 return false;
4456 }
4457
4458 return true;
4459}
4460
4461/// isSignExtended - Check if a node is a vector value that is sign-extended
4462/// or a constant BUILD_VECTOR with sign-extended elements.
4463static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4464 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4465 return true;
4466 if (isExtendedBUILD_VECTOR(N, DAG, true))
4467 return true;
4468 return false;
4469}
4470
4471/// isZeroExtended - Check if a node is a vector value that is zero-extended
4472/// or a constant BUILD_VECTOR with zero-extended elements.
4473static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4474 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4475 return true;
4476 if (isExtendedBUILD_VECTOR(N, DAG, false))
4477 return true;
4478 return false;
4479}
4480
4481/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4482/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004483static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4484 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4485 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004486 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4487 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4488 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4489 LD->isNonTemporal(), LD->getAlignment());
4490 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4491 // have been legalized as a BITCAST from v4i32.
4492 if (N->getOpcode() == ISD::BITCAST) {
4493 SDNode *BVN = N->getOperand(0).getNode();
4494 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4495 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4496 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4497 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4498 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4499 }
4500 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4501 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4502 EVT VT = N->getValueType(0);
4503 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4504 unsigned NumElts = VT.getVectorNumElements();
4505 MVT TruncVT = MVT::getIntegerVT(EltSize);
4506 SmallVector<SDValue, 8> Ops;
4507 for (unsigned i = 0; i != NumElts; ++i) {
4508 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4509 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004510 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004511 }
4512 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4513 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004514}
4515
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004516static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4517 unsigned Opcode = N->getOpcode();
4518 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4519 SDNode *N0 = N->getOperand(0).getNode();
4520 SDNode *N1 = N->getOperand(1).getNode();
4521 return N0->hasOneUse() && N1->hasOneUse() &&
4522 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4523 }
4524 return false;
4525}
4526
4527static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4528 unsigned Opcode = N->getOpcode();
4529 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4530 SDNode *N0 = N->getOperand(0).getNode();
4531 SDNode *N1 = N->getOperand(1).getNode();
4532 return N0->hasOneUse() && N1->hasOneUse() &&
4533 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4534 }
4535 return false;
4536}
4537
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004538static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4539 // Multiplications are only custom-lowered for 128-bit vectors so that
4540 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4541 EVT VT = Op.getValueType();
4542 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4543 SDNode *N0 = Op.getOperand(0).getNode();
4544 SDNode *N1 = Op.getOperand(1).getNode();
4545 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004546 bool isMLA = false;
4547 bool isN0SExt = isSignExtended(N0, DAG);
4548 bool isN1SExt = isSignExtended(N1, DAG);
4549 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004550 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004551 else {
4552 bool isN0ZExt = isZeroExtended(N0, DAG);
4553 bool isN1ZExt = isZeroExtended(N1, DAG);
4554 if (isN0ZExt && isN1ZExt)
4555 NewOpc = ARMISD::VMULLu;
4556 else if (isN1SExt || isN1ZExt) {
4557 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4558 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4559 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4560 NewOpc = ARMISD::VMULLs;
4561 isMLA = true;
4562 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4563 NewOpc = ARMISD::VMULLu;
4564 isMLA = true;
4565 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4566 std::swap(N0, N1);
4567 NewOpc = ARMISD::VMULLu;
4568 isMLA = true;
4569 }
4570 }
4571
4572 if (!NewOpc) {
4573 if (VT == MVT::v2i64)
4574 // Fall through to expand this. It is not legal.
4575 return SDValue();
4576 else
4577 // Other vector multiplications are legal.
4578 return Op;
4579 }
4580 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004581
4582 // Legalize to a VMULL instruction.
4583 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004584 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004585 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004586 if (!isMLA) {
4587 Op0 = SkipExtension(N0, DAG);
4588 assert(Op0.getValueType().is64BitVector() &&
4589 Op1.getValueType().is64BitVector() &&
4590 "unexpected types for extended operands to VMULL");
4591 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4592 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004593
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004594 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4595 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4596 // vmull q0, d4, d6
4597 // vmlal q0, d5, d6
4598 // is faster than
4599 // vaddl q0, d4, d5
4600 // vmovl q1, d6
4601 // vmul q0, q0, q1
4602 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4603 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4604 EVT Op1VT = Op1.getValueType();
4605 return DAG.getNode(N0->getOpcode(), DL, VT,
4606 DAG.getNode(NewOpc, DL, VT,
4607 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4608 DAG.getNode(NewOpc, DL, VT,
4609 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004610}
4611
Owen Anderson76706012011-04-05 21:48:57 +00004612static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004613LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4614 // Convert to float
4615 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4616 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4617 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4618 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4619 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4620 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4621 // Get reciprocal estimate.
4622 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004623 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004624 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4625 // Because char has a smaller range than uchar, we can actually get away
4626 // without any newton steps. This requires that we use a weird bias
4627 // of 0xb000, however (again, this has been exhaustively tested).
4628 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4629 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4630 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4631 Y = DAG.getConstant(0xb000, MVT::i32);
4632 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4633 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4634 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4635 // Convert back to short.
4636 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4637 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4638 return X;
4639}
4640
Owen Anderson76706012011-04-05 21:48:57 +00004641static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004642LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4643 SDValue N2;
4644 // Convert to float.
4645 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4646 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4647 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4648 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4649 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4650 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004651
Nate Begeman7973f352011-02-11 20:53:29 +00004652 // Use reciprocal estimate and one refinement step.
4653 // float4 recip = vrecpeq_f32(yf);
4654 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004655 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004656 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004657 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004658 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4659 N1, N2);
4660 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4661 // Because short has a smaller range than ushort, we can actually get away
4662 // with only a single newton step. This requires that we use a weird bias
4663 // of 89, however (again, this has been exhaustively tested).
4664 // float4 result = as_float4(as_int4(xf*recip) + 89);
4665 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4666 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4667 N1 = DAG.getConstant(89, MVT::i32);
4668 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4669 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4670 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4671 // Convert back to integer and return.
4672 // return vmovn_s32(vcvt_s32_f32(result));
4673 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4674 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4675 return N0;
4676}
4677
4678static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4679 EVT VT = Op.getValueType();
4680 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4681 "unexpected type for custom-lowering ISD::SDIV");
4682
4683 DebugLoc dl = Op.getDebugLoc();
4684 SDValue N0 = Op.getOperand(0);
4685 SDValue N1 = Op.getOperand(1);
4686 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004687
Nate Begeman7973f352011-02-11 20:53:29 +00004688 if (VT == MVT::v8i8) {
4689 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4690 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004691
Nate Begeman7973f352011-02-11 20:53:29 +00004692 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4693 DAG.getIntPtrConstant(4));
4694 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004695 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004696 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4697 DAG.getIntPtrConstant(0));
4698 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4699 DAG.getIntPtrConstant(0));
4700
4701 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4702 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4703
4704 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4705 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004706
Nate Begeman7973f352011-02-11 20:53:29 +00004707 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4708 return N0;
4709 }
4710 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4711}
4712
4713static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4714 EVT VT = Op.getValueType();
4715 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4716 "unexpected type for custom-lowering ISD::UDIV");
4717
4718 DebugLoc dl = Op.getDebugLoc();
4719 SDValue N0 = Op.getOperand(0);
4720 SDValue N1 = Op.getOperand(1);
4721 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004722
Nate Begeman7973f352011-02-11 20:53:29 +00004723 if (VT == MVT::v8i8) {
4724 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4725 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004726
Nate Begeman7973f352011-02-11 20:53:29 +00004727 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4728 DAG.getIntPtrConstant(4));
4729 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004730 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004731 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4732 DAG.getIntPtrConstant(0));
4733 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4734 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004735
Nate Begeman7973f352011-02-11 20:53:29 +00004736 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4737 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004738
Nate Begeman7973f352011-02-11 20:53:29 +00004739 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4740 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004741
4742 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004743 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4744 N0);
4745 return N0;
4746 }
Owen Anderson76706012011-04-05 21:48:57 +00004747
Nate Begeman7973f352011-02-11 20:53:29 +00004748 // v4i16 sdiv ... Convert to float.
4749 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4750 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4751 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4752 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4753 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4754 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4755
4756 // Use reciprocal estimate and two refinement steps.
4757 // float4 recip = vrecpeq_f32(yf);
4758 // recip *= vrecpsq_f32(yf, recip);
4759 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004760 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004761 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004762 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004763 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4764 N1, N2);
4765 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004766 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004767 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4768 N1, N2);
4769 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4770 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4771 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4772 // and that it will never cause us to return an answer too large).
4773 // float4 result = as_float4(as_int4(xf*recip) + 89);
4774 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4775 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4776 N1 = DAG.getConstant(2, MVT::i32);
4777 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4778 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4779 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4780 // Convert back to integer and return.
4781 // return vmovn_u32(vcvt_s32_f32(result));
4782 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4783 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4784 return N0;
4785}
4786
Dan Gohmand858e902010-04-17 15:26:15 +00004787SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004788 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004789 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004790 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004791 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004792 case ISD::GlobalAddress:
4793 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4794 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004795 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004796 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004797 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4798 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004799 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004800 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004801 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004802 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004803 case ISD::SINT_TO_FP:
4804 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4805 case ISD::FP_TO_SINT:
4806 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004807 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004808 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004809 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004810 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004811 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004812 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004813 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004814 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4815 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004816 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004817 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004818 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004819 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004820 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004821 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004822 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004823 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004824 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004825 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004826 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004827 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004828 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004829 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004830 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004831 case ISD::SDIV: return LowerSDIV(Op, DAG);
4832 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004833 }
Dan Gohman475871a2008-07-27 21:46:04 +00004834 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004835}
4836
Duncan Sands1607f052008-12-01 11:39:25 +00004837/// ReplaceNodeResults - Replace the results of node with an illegal result
4838/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004839void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4840 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004841 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004842 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004843 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004844 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004845 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004846 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 case ISD::BITCAST:
4848 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004849 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004850 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004851 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004852 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004853 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004854 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004855 if (Res.getNode())
4856 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004857}
Chris Lattner27a6c732007-11-24 07:07:01 +00004858
Evan Chenga8e29892007-01-19 07:51:42 +00004859//===----------------------------------------------------------------------===//
4860// ARM Scheduler Hooks
4861//===----------------------------------------------------------------------===//
4862
4863MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004864ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4865 MachineBasicBlock *BB,
4866 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004867 unsigned dest = MI->getOperand(0).getReg();
4868 unsigned ptr = MI->getOperand(1).getReg();
4869 unsigned oldval = MI->getOperand(2).getReg();
4870 unsigned newval = MI->getOperand(3).getReg();
4871 unsigned scratch = BB->getParent()->getRegInfo()
4872 .createVirtualRegister(ARM::GPRRegisterClass);
4873 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4874 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004875 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004876
4877 unsigned ldrOpc, strOpc;
4878 switch (Size) {
4879 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004880 case 1:
4881 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004882 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004883 break;
4884 case 2:
4885 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4886 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4887 break;
4888 case 4:
4889 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4890 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4891 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004892 }
4893
4894 MachineFunction *MF = BB->getParent();
4895 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4896 MachineFunction::iterator It = BB;
4897 ++It; // insert the new blocks after the current block
4898
4899 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4900 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4901 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4902 MF->insert(It, loop1MBB);
4903 MF->insert(It, loop2MBB);
4904 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004905
4906 // Transfer the remainder of BB and its successor edges to exitMBB.
4907 exitMBB->splice(exitMBB->begin(), BB,
4908 llvm::next(MachineBasicBlock::iterator(MI)),
4909 BB->end());
4910 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004911
4912 // thisMBB:
4913 // ...
4914 // fallthrough --> loop1MBB
4915 BB->addSuccessor(loop1MBB);
4916
4917 // loop1MBB:
4918 // ldrex dest, [ptr]
4919 // cmp dest, oldval
4920 // bne exitMBB
4921 BB = loop1MBB;
4922 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004923 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004924 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004925 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4926 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004927 BB->addSuccessor(loop2MBB);
4928 BB->addSuccessor(exitMBB);
4929
4930 // loop2MBB:
4931 // strex scratch, newval, [ptr]
4932 // cmp scratch, #0
4933 // bne loop1MBB
4934 BB = loop2MBB;
4935 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4936 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004937 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004938 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004939 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4940 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004941 BB->addSuccessor(loop1MBB);
4942 BB->addSuccessor(exitMBB);
4943
4944 // exitMBB:
4945 // ...
4946 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004947
Dan Gohman14152b42010-07-06 20:24:04 +00004948 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004949
Jim Grosbach5278eb82009-12-11 01:42:04 +00004950 return BB;
4951}
4952
4953MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004954ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4955 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004956 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4957 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4958
4959 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004960 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004961 MachineFunction::iterator It = BB;
4962 ++It;
4963
4964 unsigned dest = MI->getOperand(0).getReg();
4965 unsigned ptr = MI->getOperand(1).getReg();
4966 unsigned incr = MI->getOperand(2).getReg();
4967 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004968
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004969 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004970 unsigned ldrOpc, strOpc;
4971 switch (Size) {
4972 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004973 case 1:
4974 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004975 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004976 break;
4977 case 2:
4978 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4979 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4980 break;
4981 case 4:
4982 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4983 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4984 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004985 }
4986
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004987 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4988 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4989 MF->insert(It, loopMBB);
4990 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004991
4992 // Transfer the remainder of BB and its successor edges to exitMBB.
4993 exitMBB->splice(exitMBB->begin(), BB,
4994 llvm::next(MachineBasicBlock::iterator(MI)),
4995 BB->end());
4996 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004997
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004998 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004999 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5000 unsigned scratch2 = (!BinOpcode) ? incr :
5001 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5002
5003 // thisMBB:
5004 // ...
5005 // fallthrough --> loopMBB
5006 BB->addSuccessor(loopMBB);
5007
5008 // loopMBB:
5009 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005010 // <binop> scratch2, dest, incr
5011 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005012 // cmp scratch, #0
5013 // bne- loopMBB
5014 // fallthrough --> exitMBB
5015 BB = loopMBB;
5016 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00005017 if (BinOpcode) {
5018 // operand order needs to go the other way for NAND
5019 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5020 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5021 addReg(incr).addReg(dest)).addReg(0);
5022 else
5023 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5024 addReg(dest).addReg(incr)).addReg(0);
5025 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005026
5027 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
5028 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005029 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005030 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005031 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5032 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005033
5034 BB->addSuccessor(loopMBB);
5035 BB->addSuccessor(exitMBB);
5036
5037 // exitMBB:
5038 // ...
5039 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005040
Dan Gohman14152b42010-07-06 20:24:04 +00005041 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005042
Jim Grosbachc3c23542009-12-14 04:22:04 +00005043 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005044}
5045
Jim Grosbachf7da8822011-04-26 19:44:18 +00005046MachineBasicBlock *
5047ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5048 MachineBasicBlock *BB,
5049 unsigned Size,
5050 bool signExtend,
5051 ARMCC::CondCodes Cond) const {
5052 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5053
5054 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5055 MachineFunction *MF = BB->getParent();
5056 MachineFunction::iterator It = BB;
5057 ++It;
5058
5059 unsigned dest = MI->getOperand(0).getReg();
5060 unsigned ptr = MI->getOperand(1).getReg();
5061 unsigned incr = MI->getOperand(2).getReg();
5062 unsigned oldval = dest;
5063 DebugLoc dl = MI->getDebugLoc();
5064
5065 bool isThumb2 = Subtarget->isThumb2();
5066 unsigned ldrOpc, strOpc, extendOpc;
5067 switch (Size) {
5068 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5069 case 1:
5070 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5071 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
5072 extendOpc = isThumb2 ? ARM::t2SXTBr : ARM::SXTBr;
5073 break;
5074 case 2:
5075 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5076 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5077 extendOpc = isThumb2 ? ARM::t2SXTHr : ARM::SXTHr;
5078 break;
5079 case 4:
5080 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5081 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5082 extendOpc = 0;
5083 break;
5084 }
5085
5086 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5087 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5088 MF->insert(It, loopMBB);
5089 MF->insert(It, exitMBB);
5090
5091 // Transfer the remainder of BB and its successor edges to exitMBB.
5092 exitMBB->splice(exitMBB->begin(), BB,
5093 llvm::next(MachineBasicBlock::iterator(MI)),
5094 BB->end());
5095 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5096
5097 MachineRegisterInfo &RegInfo = MF->getRegInfo();
5098 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5099 unsigned scratch2 = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5100
5101 // thisMBB:
5102 // ...
5103 // fallthrough --> loopMBB
5104 BB->addSuccessor(loopMBB);
5105
5106 // loopMBB:
5107 // ldrex dest, ptr
5108 // (sign extend dest, if required)
5109 // cmp dest, incr
5110 // cmov.cond scratch2, dest, incr
5111 // strex scratch, scratch2, ptr
5112 // cmp scratch, #0
5113 // bne- loopMBB
5114 // fallthrough --> exitMBB
5115 BB = loopMBB;
5116 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
5117
5118 // Sign extend the value, if necessary.
5119 if (signExtend && extendOpc) {
5120 oldval = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5121 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval).addReg(dest));
5122 }
5123
5124 // Build compare and cmov instructions.
5125 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5126 .addReg(oldval).addReg(incr));
5127 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5128 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5129
5130 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
5131 .addReg(ptr));
5132 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5133 .addReg(scratch).addImm(0));
5134 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5135 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5136
5137 BB->addSuccessor(loopMBB);
5138 BB->addSuccessor(exitMBB);
5139
5140 // exitMBB:
5141 // ...
5142 BB = exitMBB;
5143
5144 MI->eraseFromParent(); // The instruction is gone now.
5145
5146 return BB;
5147}
5148
Evan Cheng218977b2010-07-13 19:27:42 +00005149static
5150MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
5151 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
5152 E = MBB->succ_end(); I != E; ++I)
5153 if (*I != Succ)
5154 return *I;
5155 llvm_unreachable("Expecting a BB with two successors!");
5156}
5157
Andrew Trick1c3af772011-04-23 03:55:32 +00005158// FIXME: This opcode table should obviously be expressed in the target
5159// description. We probably just need a "machine opcode" value in the pseudo
5160// instruction. But the ideal solution maybe to simply remove the "S" version
5161// of the opcode altogether.
5162struct AddSubFlagsOpcodePair {
5163 unsigned PseudoOpc;
5164 unsigned MachineOpc;
5165};
5166
5167static AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
5168 {ARM::ADCSri, ARM::ADCri},
5169 {ARM::ADCSrr, ARM::ADCrr},
5170 {ARM::ADCSrs, ARM::ADCrs},
5171 {ARM::SBCSri, ARM::SBCri},
5172 {ARM::SBCSrr, ARM::SBCrr},
5173 {ARM::SBCSrs, ARM::SBCrs},
5174 {ARM::RSBSri, ARM::RSBri},
5175 {ARM::RSBSrr, ARM::RSBrr},
5176 {ARM::RSBSrs, ARM::RSBrs},
5177 {ARM::RSCSri, ARM::RSCri},
5178 {ARM::RSCSrs, ARM::RSCrs},
5179 {ARM::t2ADCSri, ARM::t2ADCri},
5180 {ARM::t2ADCSrr, ARM::t2ADCrr},
5181 {ARM::t2ADCSrs, ARM::t2ADCrs},
5182 {ARM::t2SBCSri, ARM::t2SBCri},
5183 {ARM::t2SBCSrr, ARM::t2SBCrr},
5184 {ARM::t2SBCSrs, ARM::t2SBCrs},
5185 {ARM::t2RSBSri, ARM::t2RSBri},
5186 {ARM::t2RSBSrs, ARM::t2RSBrs},
5187};
5188
5189// Convert and Add or Subtract with Carry and Flags to a generic opcode with
5190// CPSR<def> operand. e.g. ADCS (...) -> ADC (... CPSR<def>).
5191//
5192// FIXME: Somewhere we should assert that CPSR<def> is in the correct
5193// position to be recognized by the target descrition as the 'S' bit.
5194bool ARMTargetLowering::RemapAddSubWithFlags(MachineInstr *MI,
5195 MachineBasicBlock *BB) const {
5196 unsigned OldOpc = MI->getOpcode();
5197 unsigned NewOpc = 0;
5198
5199 // This is only called for instructions that need remapping, so iterating over
5200 // the tiny opcode table is not costly.
5201 static const int NPairs =
5202 sizeof(AddSubFlagsOpcodeMap) / sizeof(AddSubFlagsOpcodePair);
5203 for (AddSubFlagsOpcodePair *Pair = &AddSubFlagsOpcodeMap[0],
5204 *End = &AddSubFlagsOpcodeMap[NPairs]; Pair != End; ++Pair) {
5205 if (OldOpc == Pair->PseudoOpc) {
5206 NewOpc = Pair->MachineOpc;
5207 break;
5208 }
5209 }
5210 if (!NewOpc)
5211 return false;
5212
5213 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5214 DebugLoc dl = MI->getDebugLoc();
5215 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
5216 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
5217 MIB.addOperand(MI->getOperand(i));
5218 AddDefaultPred(MIB);
5219 MIB.addReg(ARM::CPSR, RegState::Define); // S bit
5220 MI->eraseFromParent();
5221 return true;
5222}
5223
Jim Grosbache801dc42009-12-12 01:40:06 +00005224MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005225ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005226 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005227 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00005228 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005229 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00005230 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00005231 default: {
5232 if (RemapAddSubWithFlags(MI, BB))
5233 return BB;
5234
Jim Grosbach5278eb82009-12-11 01:42:04 +00005235 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00005236 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00005237 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005238 case ARM::ATOMIC_LOAD_ADD_I8:
5239 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5240 case ARM::ATOMIC_LOAD_ADD_I16:
5241 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5242 case ARM::ATOMIC_LOAD_ADD_I32:
5243 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005244
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005245 case ARM::ATOMIC_LOAD_AND_I8:
5246 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5247 case ARM::ATOMIC_LOAD_AND_I16:
5248 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5249 case ARM::ATOMIC_LOAD_AND_I32:
5250 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005251
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005252 case ARM::ATOMIC_LOAD_OR_I8:
5253 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5254 case ARM::ATOMIC_LOAD_OR_I16:
5255 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5256 case ARM::ATOMIC_LOAD_OR_I32:
5257 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005258
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005259 case ARM::ATOMIC_LOAD_XOR_I8:
5260 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5261 case ARM::ATOMIC_LOAD_XOR_I16:
5262 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5263 case ARM::ATOMIC_LOAD_XOR_I32:
5264 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005265
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005266 case ARM::ATOMIC_LOAD_NAND_I8:
5267 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5268 case ARM::ATOMIC_LOAD_NAND_I16:
5269 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5270 case ARM::ATOMIC_LOAD_NAND_I32:
5271 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005272
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005273 case ARM::ATOMIC_LOAD_SUB_I8:
5274 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5275 case ARM::ATOMIC_LOAD_SUB_I16:
5276 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5277 case ARM::ATOMIC_LOAD_SUB_I32:
5278 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005279
Jim Grosbachf7da8822011-04-26 19:44:18 +00005280 case ARM::ATOMIC_LOAD_MIN_I8:
5281 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
5282 case ARM::ATOMIC_LOAD_MIN_I16:
5283 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
5284 case ARM::ATOMIC_LOAD_MIN_I32:
5285 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
5286
5287 case ARM::ATOMIC_LOAD_MAX_I8:
5288 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
5289 case ARM::ATOMIC_LOAD_MAX_I16:
5290 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
5291 case ARM::ATOMIC_LOAD_MAX_I32:
5292 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
5293
5294 case ARM::ATOMIC_LOAD_UMIN_I8:
5295 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
5296 case ARM::ATOMIC_LOAD_UMIN_I16:
5297 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
5298 case ARM::ATOMIC_LOAD_UMIN_I32:
5299 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
5300
5301 case ARM::ATOMIC_LOAD_UMAX_I8:
5302 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
5303 case ARM::ATOMIC_LOAD_UMAX_I16:
5304 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
5305 case ARM::ATOMIC_LOAD_UMAX_I32:
5306 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
5307
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005308 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
5309 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
5310 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00005311
5312 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
5313 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
5314 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005315
Evan Cheng007ea272009-08-12 05:17:19 +00005316 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00005317 // To "insert" a SELECT_CC instruction, we actually have to insert the
5318 // diamond control-flow pattern. The incoming instruction knows the
5319 // destination vreg to set, the condition code register to branch on, the
5320 // true/false values to select between, and a branch opcode to use.
5321 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005322 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00005323 ++It;
5324
5325 // thisMBB:
5326 // ...
5327 // TrueVal = ...
5328 // cmpTY ccX, r1, r2
5329 // bCC copy1MBB
5330 // fallthrough --> copy0MBB
5331 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005332 MachineFunction *F = BB->getParent();
5333 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5334 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00005335 F->insert(It, copy0MBB);
5336 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005337
5338 // Transfer the remainder of BB and its successor edges to sinkMBB.
5339 sinkMBB->splice(sinkMBB->begin(), BB,
5340 llvm::next(MachineBasicBlock::iterator(MI)),
5341 BB->end());
5342 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5343
Dan Gohman258c58c2010-07-06 15:49:48 +00005344 BB->addSuccessor(copy0MBB);
5345 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00005346
Dan Gohman14152b42010-07-06 20:24:04 +00005347 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
5348 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
5349
Evan Chenga8e29892007-01-19 07:51:42 +00005350 // copy0MBB:
5351 // %FalseValue = ...
5352 // # fallthrough to sinkMBB
5353 BB = copy0MBB;
5354
5355 // Update machine-CFG edges
5356 BB->addSuccessor(sinkMBB);
5357
5358 // sinkMBB:
5359 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5360 // ...
5361 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005362 BuildMI(*BB, BB->begin(), dl,
5363 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00005364 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5365 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5366
Dan Gohman14152b42010-07-06 20:24:04 +00005367 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00005368 return BB;
5369 }
Evan Cheng86198642009-08-07 00:34:42 +00005370
Evan Cheng218977b2010-07-13 19:27:42 +00005371 case ARM::BCCi64:
5372 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00005373 // If there is an unconditional branch to the other successor, remove it.
5374 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00005375
Evan Cheng218977b2010-07-13 19:27:42 +00005376 // Compare both parts that make up the double comparison separately for
5377 // equality.
5378 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
5379
5380 unsigned LHS1 = MI->getOperand(1).getReg();
5381 unsigned LHS2 = MI->getOperand(2).getReg();
5382 if (RHSisZero) {
5383 AddDefaultPred(BuildMI(BB, dl,
5384 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5385 .addReg(LHS1).addImm(0));
5386 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5387 .addReg(LHS2).addImm(0)
5388 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5389 } else {
5390 unsigned RHS1 = MI->getOperand(3).getReg();
5391 unsigned RHS2 = MI->getOperand(4).getReg();
5392 AddDefaultPred(BuildMI(BB, dl,
5393 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5394 .addReg(LHS1).addReg(RHS1));
5395 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5396 .addReg(LHS2).addReg(RHS2)
5397 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5398 }
5399
5400 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
5401 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
5402 if (MI->getOperand(0).getImm() == ARMCC::NE)
5403 std::swap(destMBB, exitMBB);
5404
5405 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5406 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
5407 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
5408 .addMBB(exitMBB);
5409
5410 MI->eraseFromParent(); // The pseudo instruction is gone now.
5411 return BB;
5412 }
Evan Chenga8e29892007-01-19 07:51:42 +00005413 }
5414}
5415
5416//===----------------------------------------------------------------------===//
5417// ARM Optimization Hooks
5418//===----------------------------------------------------------------------===//
5419
Chris Lattnerd1980a52009-03-12 06:52:53 +00005420static
5421SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
5422 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005423 SelectionDAG &DAG = DCI.DAG;
5424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005425 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00005426 unsigned Opc = N->getOpcode();
5427 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5428 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5429 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5430 ISD::CondCode CC = ISD::SETCC_INVALID;
5431
5432 if (isSlctCC) {
5433 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5434 } else {
5435 SDValue CCOp = Slct.getOperand(0);
5436 if (CCOp.getOpcode() == ISD::SETCC)
5437 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5438 }
5439
5440 bool DoXform = false;
5441 bool InvCC = false;
5442 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5443 "Bad input!");
5444
5445 if (LHS.getOpcode() == ISD::Constant &&
5446 cast<ConstantSDNode>(LHS)->isNullValue()) {
5447 DoXform = true;
5448 } else if (CC != ISD::SETCC_INVALID &&
5449 RHS.getOpcode() == ISD::Constant &&
5450 cast<ConstantSDNode>(RHS)->isNullValue()) {
5451 std::swap(LHS, RHS);
5452 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005453 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005454 Op0.getOperand(0).getValueType();
5455 bool isInt = OpVT.isInteger();
5456 CC = ISD::getSetCCInverse(CC, isInt);
5457
5458 if (!TLI.isCondCodeLegal(CC, OpVT))
5459 return SDValue(); // Inverse operator isn't legal.
5460
5461 DoXform = true;
5462 InvCC = true;
5463 }
5464
5465 if (DoXform) {
5466 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5467 if (isSlctCC)
5468 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5469 Slct.getOperand(0), Slct.getOperand(1), CC);
5470 SDValue CCOp = Slct.getOperand(0);
5471 if (InvCC)
5472 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5473 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5474 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5475 CCOp, OtherOp, Result);
5476 }
5477 return SDValue();
5478}
5479
Bob Wilson3d5792a2010-07-29 20:34:14 +00005480/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5481/// operands N0 and N1. This is a helper for PerformADDCombine that is
5482/// called with the default operands, and if that fails, with commuted
5483/// operands.
5484static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5485 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005486 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5487 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5488 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5489 if (Result.getNode()) return Result;
5490 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005491 return SDValue();
5492}
5493
Bob Wilson3d5792a2010-07-29 20:34:14 +00005494/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5495///
5496static SDValue PerformADDCombine(SDNode *N,
5497 TargetLowering::DAGCombinerInfo &DCI) {
5498 SDValue N0 = N->getOperand(0);
5499 SDValue N1 = N->getOperand(1);
5500
5501 // First try with the default operand order.
5502 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5503 if (Result.getNode())
5504 return Result;
5505
5506 // If that didn't work, try again with the operands commuted.
5507 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5508}
5509
Chris Lattnerd1980a52009-03-12 06:52:53 +00005510/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005511///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005512static SDValue PerformSUBCombine(SDNode *N,
5513 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005514 SDValue N0 = N->getOperand(0);
5515 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005516
Chris Lattnerd1980a52009-03-12 06:52:53 +00005517 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5518 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5519 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5520 if (Result.getNode()) return Result;
5521 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005522
Chris Lattnerd1980a52009-03-12 06:52:53 +00005523 return SDValue();
5524}
5525
Evan Cheng463d3582011-03-31 19:38:48 +00005526/// PerformVMULCombine
5527/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
5528/// special multiplier accumulator forwarding.
5529/// vmul d3, d0, d2
5530/// vmla d3, d1, d2
5531/// is faster than
5532/// vadd d3, d0, d1
5533/// vmul d3, d3, d2
5534static SDValue PerformVMULCombine(SDNode *N,
5535 TargetLowering::DAGCombinerInfo &DCI,
5536 const ARMSubtarget *Subtarget) {
5537 if (!Subtarget->hasVMLxForwarding())
5538 return SDValue();
5539
5540 SelectionDAG &DAG = DCI.DAG;
5541 SDValue N0 = N->getOperand(0);
5542 SDValue N1 = N->getOperand(1);
5543 unsigned Opcode = N0.getOpcode();
5544 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
5545 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
5546 Opcode = N0.getOpcode();
5547 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
5548 Opcode != ISD::FADD && Opcode != ISD::FSUB)
5549 return SDValue();
5550 std::swap(N0, N1);
5551 }
5552
5553 EVT VT = N->getValueType(0);
5554 DebugLoc DL = N->getDebugLoc();
5555 SDValue N00 = N0->getOperand(0);
5556 SDValue N01 = N0->getOperand(1);
5557 return DAG.getNode(Opcode, DL, VT,
5558 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
5559 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
5560}
5561
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005562static SDValue PerformMULCombine(SDNode *N,
5563 TargetLowering::DAGCombinerInfo &DCI,
5564 const ARMSubtarget *Subtarget) {
5565 SelectionDAG &DAG = DCI.DAG;
5566
5567 if (Subtarget->isThumb1Only())
5568 return SDValue();
5569
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005570 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5571 return SDValue();
5572
5573 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00005574 if (VT.is64BitVector() || VT.is128BitVector())
5575 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005576 if (VT != MVT::i32)
5577 return SDValue();
5578
5579 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5580 if (!C)
5581 return SDValue();
5582
5583 uint64_t MulAmt = C->getZExtValue();
5584 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5585 ShiftAmt = ShiftAmt & (32 - 1);
5586 SDValue V = N->getOperand(0);
5587 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005588
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005589 SDValue Res;
5590 MulAmt >>= ShiftAmt;
5591 if (isPowerOf2_32(MulAmt - 1)) {
5592 // (mul x, 2^N + 1) => (add (shl x, N), x)
5593 Res = DAG.getNode(ISD::ADD, DL, VT,
5594 V, DAG.getNode(ISD::SHL, DL, VT,
5595 V, DAG.getConstant(Log2_32(MulAmt-1),
5596 MVT::i32)));
5597 } else if (isPowerOf2_32(MulAmt + 1)) {
5598 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5599 Res = DAG.getNode(ISD::SUB, DL, VT,
5600 DAG.getNode(ISD::SHL, DL, VT,
5601 V, DAG.getConstant(Log2_32(MulAmt+1),
5602 MVT::i32)),
5603 V);
5604 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005605 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005606
5607 if (ShiftAmt != 0)
5608 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5609 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005610
5611 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005612 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005613 return SDValue();
5614}
5615
Owen Anderson080c0922010-11-05 19:27:46 +00005616static SDValue PerformANDCombine(SDNode *N,
5617 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00005618
Owen Anderson080c0922010-11-05 19:27:46 +00005619 // Attempt to use immediate-form VBIC
5620 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5621 DebugLoc dl = N->getDebugLoc();
5622 EVT VT = N->getValueType(0);
5623 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005624
Tanya Lattner0433b212011-04-07 15:24:20 +00005625 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
5626 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00005627
Owen Anderson080c0922010-11-05 19:27:46 +00005628 APInt SplatBits, SplatUndef;
5629 unsigned SplatBitSize;
5630 bool HasAnyUndefs;
5631 if (BVN &&
5632 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5633 if (SplatBitSize <= 64) {
5634 EVT VbicVT;
5635 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5636 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005637 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005638 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005639 if (Val.getNode()) {
5640 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005641 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005642 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005643 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005644 }
5645 }
5646 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005647
Owen Anderson080c0922010-11-05 19:27:46 +00005648 return SDValue();
5649}
5650
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005651/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5652static SDValue PerformORCombine(SDNode *N,
5653 TargetLowering::DAGCombinerInfo &DCI,
5654 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005655 // Attempt to use immediate-form VORR
5656 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5657 DebugLoc dl = N->getDebugLoc();
5658 EVT VT = N->getValueType(0);
5659 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005660
Tanya Lattner0433b212011-04-07 15:24:20 +00005661 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
5662 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00005663
Owen Anderson60f48702010-11-03 23:15:26 +00005664 APInt SplatBits, SplatUndef;
5665 unsigned SplatBitSize;
5666 bool HasAnyUndefs;
5667 if (BVN && Subtarget->hasNEON() &&
5668 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5669 if (SplatBitSize <= 64) {
5670 EVT VorrVT;
5671 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5672 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005673 DAG, VorrVT, VT.is128BitVector(),
5674 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005675 if (Val.getNode()) {
5676 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005677 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005678 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005680 }
5681 }
5682 }
5683
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00005684 SDValue N0 = N->getOperand(0);
5685 if (N0.getOpcode() != ISD::AND)
5686 return SDValue();
5687 SDValue N1 = N->getOperand(1);
5688
5689 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
5690 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
5691 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
5692 APInt SplatUndef;
5693 unsigned SplatBitSize;
5694 bool HasAnyUndefs;
5695
5696 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
5697 APInt SplatBits0;
5698 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
5699 HasAnyUndefs) && !HasAnyUndefs) {
5700 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
5701 APInt SplatBits1;
5702 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
5703 HasAnyUndefs) && !HasAnyUndefs &&
5704 SplatBits0 == ~SplatBits1) {
5705 // Canonicalize the vector type to make instruction selection simpler.
5706 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
5707 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
5708 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00005709 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00005710 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
5711 }
5712 }
5713 }
5714
Jim Grosbach54238562010-07-17 03:30:54 +00005715 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5716 // reasonable.
5717
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005718 // BFI is only available on V6T2+
5719 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5720 return SDValue();
5721
Jim Grosbach54238562010-07-17 03:30:54 +00005722 DebugLoc DL = N->getDebugLoc();
5723 // 1) or (and A, mask), val => ARMbfi A, val, mask
5724 // iff (val & mask) == val
5725 //
5726 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5727 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005728 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005729 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005730 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005731 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005732
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005733 if (VT != MVT::i32)
5734 return SDValue();
5735
Evan Cheng30fb13f2010-12-13 20:32:54 +00005736 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005737
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005738 // The value and the mask need to be constants so we can verify this is
5739 // actually a bitfield set. If the mask is 0xffff, we can do better
5740 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005741 SDValue MaskOp = N0.getOperand(1);
5742 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5743 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005744 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005745 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005746 if (Mask == 0xffff)
5747 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005748 SDValue Res;
5749 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005750 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5751 if (N1C) {
5752 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005753 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005754 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005755
Evan Chenga9688c42010-12-11 04:11:38 +00005756 if (ARM::isBitFieldInvertedMask(Mask)) {
5757 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005758
Evan Cheng30fb13f2010-12-13 20:32:54 +00005759 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005760 DAG.getConstant(Val, MVT::i32),
5761 DAG.getConstant(Mask, MVT::i32));
5762
5763 // Do not add new nodes to DAG combiner worklist.
5764 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005765 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005766 }
Jim Grosbach54238562010-07-17 03:30:54 +00005767 } else if (N1.getOpcode() == ISD::AND) {
5768 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005769 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5770 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005771 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005772 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005773
Eric Christopher29aeed12011-03-26 01:21:03 +00005774 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
5775 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00005776 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005777 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005778 // The pack halfword instruction works better for masks that fit it,
5779 // so use that when it's available.
5780 if (Subtarget->hasT2ExtractPack() &&
5781 (Mask == 0xffff || Mask == 0xffff0000))
5782 return SDValue();
5783 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00005784 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00005785 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00005786 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005787 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005788 DAG.getConstant(Mask, MVT::i32));
5789 // Do not add new nodes to DAG combiner worklist.
5790 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005791 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005792 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005793 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005794 // The pack halfword instruction works better for masks that fit it,
5795 // so use that when it's available.
5796 if (Subtarget->hasT2ExtractPack() &&
5797 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5798 return SDValue();
5799 // 2b
5800 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005801 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005802 DAG.getConstant(lsb, MVT::i32));
5803 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00005804 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00005805 // Do not add new nodes to DAG combiner worklist.
5806 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005807 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005808 }
5809 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005810
Evan Cheng30fb13f2010-12-13 20:32:54 +00005811 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5812 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5813 ARM::isBitFieldInvertedMask(~Mask)) {
5814 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5815 // where lsb(mask) == #shamt and masked bits of B are known zero.
5816 SDValue ShAmt = N00.getOperand(1);
5817 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5818 unsigned LSB = CountTrailingZeros_32(Mask);
5819 if (ShAmtC != LSB)
5820 return SDValue();
5821
5822 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5823 DAG.getConstant(~Mask, MVT::i32));
5824
5825 // Do not add new nodes to DAG combiner worklist.
5826 DCI.CombineTo(N, Res, false);
5827 }
5828
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005829 return SDValue();
5830}
5831
Evan Cheng0c1aec12010-12-14 03:22:07 +00005832/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5833/// C1 & C2 == C1.
5834static SDValue PerformBFICombine(SDNode *N,
5835 TargetLowering::DAGCombinerInfo &DCI) {
5836 SDValue N1 = N->getOperand(1);
5837 if (N1.getOpcode() == ISD::AND) {
5838 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5839 if (!N11C)
5840 return SDValue();
5841 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5842 unsigned Mask2 = N11C->getZExtValue();
5843 if ((Mask & Mask2) == Mask2)
5844 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5845 N->getOperand(0), N1.getOperand(0),
5846 N->getOperand(2));
5847 }
5848 return SDValue();
5849}
5850
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005851/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5852/// ARMISD::VMOVRRD.
5853static SDValue PerformVMOVRRDCombine(SDNode *N,
5854 TargetLowering::DAGCombinerInfo &DCI) {
5855 // vmovrrd(vmovdrr x, y) -> x,y
5856 SDValue InDouble = N->getOperand(0);
5857 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5858 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00005859
5860 // vmovrrd(load f64) -> (load i32), (load i32)
5861 SDNode *InNode = InDouble.getNode();
5862 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
5863 InNode->getValueType(0) == MVT::f64 &&
5864 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
5865 !cast<LoadSDNode>(InNode)->isVolatile()) {
5866 // TODO: Should this be done for non-FrameIndex operands?
5867 LoadSDNode *LD = cast<LoadSDNode>(InNode);
5868
5869 SelectionDAG &DAG = DCI.DAG;
5870 DebugLoc DL = LD->getDebugLoc();
5871 SDValue BasePtr = LD->getBasePtr();
5872 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
5873 LD->getPointerInfo(), LD->isVolatile(),
5874 LD->isNonTemporal(), LD->getAlignment());
5875
5876 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
5877 DAG.getConstant(4, MVT::i32));
5878 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
5879 LD->getPointerInfo(), LD->isVolatile(),
5880 LD->isNonTemporal(),
5881 std::min(4U, LD->getAlignment() / 2));
5882
5883 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
5884 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
5885 DCI.RemoveFromWorklist(LD);
5886 DAG.DeleteNode(LD);
5887 return Result;
5888 }
5889
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005890 return SDValue();
5891}
5892
5893/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5894/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5895static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5896 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5897 SDValue Op0 = N->getOperand(0);
5898 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005900 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005902 Op1 = Op1.getOperand(0);
5903 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5904 Op0.getNode() == Op1.getNode() &&
5905 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005906 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005907 N->getValueType(0), Op0.getOperand(0));
5908 return SDValue();
5909}
5910
Bob Wilson31600902010-12-21 06:43:19 +00005911/// PerformSTORECombine - Target-specific dag combine xforms for
5912/// ISD::STORE.
5913static SDValue PerformSTORECombine(SDNode *N,
5914 TargetLowering::DAGCombinerInfo &DCI) {
5915 // Bitcast an i64 store extracted from a vector to f64.
5916 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5917 StoreSDNode *St = cast<StoreSDNode>(N);
5918 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00005919 if (!ISD::isNormalStore(St) || St->isVolatile())
5920 return SDValue();
5921
5922 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
5923 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
5924 SelectionDAG &DAG = DCI.DAG;
5925 DebugLoc DL = St->getDebugLoc();
5926 SDValue BasePtr = St->getBasePtr();
5927 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
5928 StVal.getNode()->getOperand(0), BasePtr,
5929 St->getPointerInfo(), St->isVolatile(),
5930 St->isNonTemporal(), St->getAlignment());
5931
5932 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
5933 DAG.getConstant(4, MVT::i32));
5934 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
5935 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
5936 St->isNonTemporal(),
5937 std::min(4U, St->getAlignment() / 2));
5938 }
5939
5940 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00005941 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5942 return SDValue();
5943
5944 SelectionDAG &DAG = DCI.DAG;
5945 DebugLoc dl = StVal.getDebugLoc();
5946 SDValue IntVec = StVal.getOperand(0);
5947 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5948 IntVec.getValueType().getVectorNumElements());
5949 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5950 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5951 Vec, StVal.getOperand(1));
5952 dl = N->getDebugLoc();
5953 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5954 // Make the DAGCombiner fold the bitcasts.
5955 DCI.AddToWorklist(Vec.getNode());
5956 DCI.AddToWorklist(ExtElt.getNode());
5957 DCI.AddToWorklist(V.getNode());
5958 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5959 St->getPointerInfo(), St->isVolatile(),
5960 St->isNonTemporal(), St->getAlignment(),
5961 St->getTBAAInfo());
5962}
5963
5964/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5965/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5966/// i64 vector to have f64 elements, since the value can then be loaded
5967/// directly into a VFP register.
5968static bool hasNormalLoadOperand(SDNode *N) {
5969 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5970 for (unsigned i = 0; i < NumElts; ++i) {
5971 SDNode *Elt = N->getOperand(i).getNode();
5972 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5973 return true;
5974 }
5975 return false;
5976}
5977
Bob Wilson75f02882010-09-17 22:59:05 +00005978/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5979/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005980static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5981 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005982 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5983 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5984 // into a pair of GPRs, which is fine when the value is used as a scalar,
5985 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005986 SelectionDAG &DAG = DCI.DAG;
5987 if (N->getNumOperands() == 2) {
5988 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5989 if (RV.getNode())
5990 return RV;
5991 }
Bob Wilson75f02882010-09-17 22:59:05 +00005992
Bob Wilson31600902010-12-21 06:43:19 +00005993 // Load i64 elements as f64 values so that type legalization does not split
5994 // them up into i32 values.
5995 EVT VT = N->getValueType(0);
5996 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5997 return SDValue();
5998 DebugLoc dl = N->getDebugLoc();
5999 SmallVector<SDValue, 8> Ops;
6000 unsigned NumElts = VT.getVectorNumElements();
6001 for (unsigned i = 0; i < NumElts; ++i) {
6002 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
6003 Ops.push_back(V);
6004 // Make the DAGCombiner fold the bitcast.
6005 DCI.AddToWorklist(V.getNode());
6006 }
6007 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
6008 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
6009 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
6010}
6011
6012/// PerformInsertEltCombine - Target-specific dag combine xforms for
6013/// ISD::INSERT_VECTOR_ELT.
6014static SDValue PerformInsertEltCombine(SDNode *N,
6015 TargetLowering::DAGCombinerInfo &DCI) {
6016 // Bitcast an i64 load inserted into a vector to f64.
6017 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6018 EVT VT = N->getValueType(0);
6019 SDNode *Elt = N->getOperand(1).getNode();
6020 if (VT.getVectorElementType() != MVT::i64 ||
6021 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
6022 return SDValue();
6023
6024 SelectionDAG &DAG = DCI.DAG;
6025 DebugLoc dl = N->getDebugLoc();
6026 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6027 VT.getVectorNumElements());
6028 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
6029 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
6030 // Make the DAGCombiner fold the bitcasts.
6031 DCI.AddToWorklist(Vec.getNode());
6032 DCI.AddToWorklist(V.getNode());
6033 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
6034 Vec, V, N->getOperand(2));
6035 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00006036}
6037
Bob Wilsonf20700c2010-10-27 20:38:28 +00006038/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
6039/// ISD::VECTOR_SHUFFLE.
6040static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
6041 // The LLVM shufflevector instruction does not require the shuffle mask
6042 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
6043 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
6044 // operands do not match the mask length, they are extended by concatenating
6045 // them with undef vectors. That is probably the right thing for other
6046 // targets, but for NEON it is better to concatenate two double-register
6047 // size vector operands into a single quad-register size vector. Do that
6048 // transformation here:
6049 // shuffle(concat(v1, undef), concat(v2, undef)) ->
6050 // shuffle(concat(v1, v2), undef)
6051 SDValue Op0 = N->getOperand(0);
6052 SDValue Op1 = N->getOperand(1);
6053 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
6054 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
6055 Op0.getNumOperands() != 2 ||
6056 Op1.getNumOperands() != 2)
6057 return SDValue();
6058 SDValue Concat0Op1 = Op0.getOperand(1);
6059 SDValue Concat1Op1 = Op1.getOperand(1);
6060 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
6061 Concat1Op1.getOpcode() != ISD::UNDEF)
6062 return SDValue();
6063 // Skip the transformation if any of the types are illegal.
6064 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6065 EVT VT = N->getValueType(0);
6066 if (!TLI.isTypeLegal(VT) ||
6067 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
6068 !TLI.isTypeLegal(Concat1Op1.getValueType()))
6069 return SDValue();
6070
6071 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
6072 Op0.getOperand(0), Op1.getOperand(0));
6073 // Translate the shuffle mask.
6074 SmallVector<int, 16> NewMask;
6075 unsigned NumElts = VT.getVectorNumElements();
6076 unsigned HalfElts = NumElts/2;
6077 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
6078 for (unsigned n = 0; n < NumElts; ++n) {
6079 int MaskElt = SVN->getMaskElt(n);
6080 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006081 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00006082 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006083 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00006084 NewElt = HalfElts + MaskElt - NumElts;
6085 NewMask.push_back(NewElt);
6086 }
6087 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
6088 DAG.getUNDEF(VT), NewMask.data());
6089}
6090
Bob Wilson1c3ef902011-02-07 17:43:21 +00006091/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
6092/// NEON load/store intrinsics to merge base address updates.
6093static SDValue CombineBaseUpdate(SDNode *N,
6094 TargetLowering::DAGCombinerInfo &DCI) {
6095 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6096 return SDValue();
6097
6098 SelectionDAG &DAG = DCI.DAG;
6099 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
6100 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
6101 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
6102 SDValue Addr = N->getOperand(AddrOpIdx);
6103
6104 // Search for a use of the address operand that is an increment.
6105 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
6106 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
6107 SDNode *User = *UI;
6108 if (User->getOpcode() != ISD::ADD ||
6109 UI.getUse().getResNo() != Addr.getResNo())
6110 continue;
6111
6112 // Check that the add is independent of the load/store. Otherwise, folding
6113 // it would create a cycle.
6114 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
6115 continue;
6116
6117 // Find the new opcode for the updating load/store.
6118 bool isLoad = true;
6119 bool isLaneOp = false;
6120 unsigned NewOpc = 0;
6121 unsigned NumVecs = 0;
6122 if (isIntrinsic) {
6123 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
6124 switch (IntNo) {
6125 default: assert(0 && "unexpected intrinsic for Neon base update");
6126 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
6127 NumVecs = 1; break;
6128 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
6129 NumVecs = 2; break;
6130 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
6131 NumVecs = 3; break;
6132 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
6133 NumVecs = 4; break;
6134 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
6135 NumVecs = 2; isLaneOp = true; break;
6136 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
6137 NumVecs = 3; isLaneOp = true; break;
6138 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
6139 NumVecs = 4; isLaneOp = true; break;
6140 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
6141 NumVecs = 1; isLoad = false; break;
6142 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
6143 NumVecs = 2; isLoad = false; break;
6144 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
6145 NumVecs = 3; isLoad = false; break;
6146 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
6147 NumVecs = 4; isLoad = false; break;
6148 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
6149 NumVecs = 2; isLoad = false; isLaneOp = true; break;
6150 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
6151 NumVecs = 3; isLoad = false; isLaneOp = true; break;
6152 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
6153 NumVecs = 4; isLoad = false; isLaneOp = true; break;
6154 }
6155 } else {
6156 isLaneOp = true;
6157 switch (N->getOpcode()) {
6158 default: assert(0 && "unexpected opcode for Neon base update");
6159 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
6160 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
6161 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
6162 }
6163 }
6164
6165 // Find the size of memory referenced by the load/store.
6166 EVT VecTy;
6167 if (isLoad)
6168 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00006169 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00006170 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
6171 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
6172 if (isLaneOp)
6173 NumBytes /= VecTy.getVectorNumElements();
6174
6175 // If the increment is a constant, it must match the memory ref size.
6176 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
6177 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
6178 uint64_t IncVal = CInc->getZExtValue();
6179 if (IncVal != NumBytes)
6180 continue;
6181 } else if (NumBytes >= 3 * 16) {
6182 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
6183 // separate instructions that make it harder to use a non-constant update.
6184 continue;
6185 }
6186
6187 // Create the new updating load/store node.
6188 EVT Tys[6];
6189 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
6190 unsigned n;
6191 for (n = 0; n < NumResultVecs; ++n)
6192 Tys[n] = VecTy;
6193 Tys[n++] = MVT::i32;
6194 Tys[n] = MVT::Other;
6195 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
6196 SmallVector<SDValue, 8> Ops;
6197 Ops.push_back(N->getOperand(0)); // incoming chain
6198 Ops.push_back(N->getOperand(AddrOpIdx));
6199 Ops.push_back(Inc);
6200 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
6201 Ops.push_back(N->getOperand(i));
6202 }
6203 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
6204 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
6205 Ops.data(), Ops.size(),
6206 MemInt->getMemoryVT(),
6207 MemInt->getMemOperand());
6208
6209 // Update the uses.
6210 std::vector<SDValue> NewResults;
6211 for (unsigned i = 0; i < NumResultVecs; ++i) {
6212 NewResults.push_back(SDValue(UpdN.getNode(), i));
6213 }
6214 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
6215 DCI.CombineTo(N, NewResults);
6216 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
6217
6218 break;
Owen Anderson76706012011-04-05 21:48:57 +00006219 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00006220 return SDValue();
6221}
6222
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006223/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
6224/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
6225/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
6226/// return true.
6227static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
6228 SelectionDAG &DAG = DCI.DAG;
6229 EVT VT = N->getValueType(0);
6230 // vldN-dup instructions only support 64-bit vectors for N > 1.
6231 if (!VT.is64BitVector())
6232 return false;
6233
6234 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
6235 SDNode *VLD = N->getOperand(0).getNode();
6236 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
6237 return false;
6238 unsigned NumVecs = 0;
6239 unsigned NewOpc = 0;
6240 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
6241 if (IntNo == Intrinsic::arm_neon_vld2lane) {
6242 NumVecs = 2;
6243 NewOpc = ARMISD::VLD2DUP;
6244 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
6245 NumVecs = 3;
6246 NewOpc = ARMISD::VLD3DUP;
6247 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
6248 NumVecs = 4;
6249 NewOpc = ARMISD::VLD4DUP;
6250 } else {
6251 return false;
6252 }
6253
6254 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
6255 // numbers match the load.
6256 unsigned VLDLaneNo =
6257 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
6258 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6259 UI != UE; ++UI) {
6260 // Ignore uses of the chain result.
6261 if (UI.getUse().getResNo() == NumVecs)
6262 continue;
6263 SDNode *User = *UI;
6264 if (User->getOpcode() != ARMISD::VDUPLANE ||
6265 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
6266 return false;
6267 }
6268
6269 // Create the vldN-dup node.
6270 EVT Tys[5];
6271 unsigned n;
6272 for (n = 0; n < NumVecs; ++n)
6273 Tys[n] = VT;
6274 Tys[n] = MVT::Other;
6275 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
6276 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
6277 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
6278 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
6279 Ops, 2, VLDMemInt->getMemoryVT(),
6280 VLDMemInt->getMemOperand());
6281
6282 // Update the uses.
6283 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6284 UI != UE; ++UI) {
6285 unsigned ResNo = UI.getUse().getResNo();
6286 // Ignore uses of the chain result.
6287 if (ResNo == NumVecs)
6288 continue;
6289 SDNode *User = *UI;
6290 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
6291 }
6292
6293 // Now the vldN-lane intrinsic is dead except for its chain result.
6294 // Update uses of the chain.
6295 std::vector<SDValue> VLDDupResults;
6296 for (unsigned n = 0; n < NumVecs; ++n)
6297 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
6298 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
6299 DCI.CombineTo(VLD, VLDDupResults);
6300
6301 return true;
6302}
6303
Bob Wilson9e82bf12010-07-14 01:22:12 +00006304/// PerformVDUPLANECombine - Target-specific dag combine xforms for
6305/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006306static SDValue PerformVDUPLANECombine(SDNode *N,
6307 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00006308 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006309
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006310 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
6311 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
6312 if (CombineVLDDUP(N, DCI))
6313 return SDValue(N, 0);
6314
6315 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
6316 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006317 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006318 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00006319 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006320 return SDValue();
6321
6322 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
6323 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
6324 // The canonical VMOV for a zero vector uses a 32-bit element size.
6325 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6326 unsigned EltBits;
6327 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
6328 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006329 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006330 if (EltSize > VT.getVectorElementType().getSizeInBits())
6331 return SDValue();
6332
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006333 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006334}
6335
Bob Wilson5bafff32009-06-22 23:27:02 +00006336/// getVShiftImm - Check if this is a valid build_vector for the immediate
6337/// operand of a vector shift operation, where all the elements of the
6338/// build_vector must have the same constant integer value.
6339static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
6340 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006341 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00006342 Op = Op.getOperand(0);
6343 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
6344 APInt SplatBits, SplatUndef;
6345 unsigned SplatBitSize;
6346 bool HasAnyUndefs;
6347 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
6348 HasAnyUndefs, ElementBits) ||
6349 SplatBitSize > ElementBits)
6350 return false;
6351 Cnt = SplatBits.getSExtValue();
6352 return true;
6353}
6354
6355/// isVShiftLImm - Check if this is a valid build_vector for the immediate
6356/// operand of a vector shift left operation. That value must be in the range:
6357/// 0 <= Value < ElementBits for a left shift; or
6358/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006359static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006360 assert(VT.isVector() && "vector shift count is not a vector type");
6361 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6362 if (! getVShiftImm(Op, ElementBits, Cnt))
6363 return false;
6364 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
6365}
6366
6367/// isVShiftRImm - Check if this is a valid build_vector for the immediate
6368/// operand of a vector shift right operation. For a shift opcode, the value
6369/// is positive, but for an intrinsic the value count must be negative. The
6370/// absolute value must be in the range:
6371/// 1 <= |Value| <= ElementBits for a right shift; or
6372/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006373static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00006374 int64_t &Cnt) {
6375 assert(VT.isVector() && "vector shift count is not a vector type");
6376 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6377 if (! getVShiftImm(Op, ElementBits, Cnt))
6378 return false;
6379 if (isIntrinsic)
6380 Cnt = -Cnt;
6381 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
6382}
6383
6384/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
6385static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
6386 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
6387 switch (IntNo) {
6388 default:
6389 // Don't do anything for most intrinsics.
6390 break;
6391
6392 // Vector shifts: check for immediate versions and lower them.
6393 // Note: This is done during DAG combining instead of DAG legalizing because
6394 // the build_vectors for 64-bit vector element shift counts are generally
6395 // not legal, and it is hard to see their values after they get legalized to
6396 // loads from a constant pool.
6397 case Intrinsic::arm_neon_vshifts:
6398 case Intrinsic::arm_neon_vshiftu:
6399 case Intrinsic::arm_neon_vshiftls:
6400 case Intrinsic::arm_neon_vshiftlu:
6401 case Intrinsic::arm_neon_vshiftn:
6402 case Intrinsic::arm_neon_vrshifts:
6403 case Intrinsic::arm_neon_vrshiftu:
6404 case Intrinsic::arm_neon_vrshiftn:
6405 case Intrinsic::arm_neon_vqshifts:
6406 case Intrinsic::arm_neon_vqshiftu:
6407 case Intrinsic::arm_neon_vqshiftsu:
6408 case Intrinsic::arm_neon_vqshiftns:
6409 case Intrinsic::arm_neon_vqshiftnu:
6410 case Intrinsic::arm_neon_vqshiftnsu:
6411 case Intrinsic::arm_neon_vqrshiftns:
6412 case Intrinsic::arm_neon_vqrshiftnu:
6413 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00006414 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006415 int64_t Cnt;
6416 unsigned VShiftOpc = 0;
6417
6418 switch (IntNo) {
6419 case Intrinsic::arm_neon_vshifts:
6420 case Intrinsic::arm_neon_vshiftu:
6421 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
6422 VShiftOpc = ARMISD::VSHL;
6423 break;
6424 }
6425 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
6426 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
6427 ARMISD::VSHRs : ARMISD::VSHRu);
6428 break;
6429 }
6430 return SDValue();
6431
6432 case Intrinsic::arm_neon_vshiftls:
6433 case Intrinsic::arm_neon_vshiftlu:
6434 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
6435 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006436 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006437
6438 case Intrinsic::arm_neon_vrshifts:
6439 case Intrinsic::arm_neon_vrshiftu:
6440 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
6441 break;
6442 return SDValue();
6443
6444 case Intrinsic::arm_neon_vqshifts:
6445 case Intrinsic::arm_neon_vqshiftu:
6446 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
6447 break;
6448 return SDValue();
6449
6450 case Intrinsic::arm_neon_vqshiftsu:
6451 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
6452 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006453 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006454
6455 case Intrinsic::arm_neon_vshiftn:
6456 case Intrinsic::arm_neon_vrshiftn:
6457 case Intrinsic::arm_neon_vqshiftns:
6458 case Intrinsic::arm_neon_vqshiftnu:
6459 case Intrinsic::arm_neon_vqshiftnsu:
6460 case Intrinsic::arm_neon_vqrshiftns:
6461 case Intrinsic::arm_neon_vqrshiftnu:
6462 case Intrinsic::arm_neon_vqrshiftnsu:
6463 // Narrowing shifts require an immediate right shift.
6464 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
6465 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00006466 llvm_unreachable("invalid shift count for narrowing vector shift "
6467 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006468
6469 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006470 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00006471 }
6472
6473 switch (IntNo) {
6474 case Intrinsic::arm_neon_vshifts:
6475 case Intrinsic::arm_neon_vshiftu:
6476 // Opcode already set above.
6477 break;
6478 case Intrinsic::arm_neon_vshiftls:
6479 case Intrinsic::arm_neon_vshiftlu:
6480 if (Cnt == VT.getVectorElementType().getSizeInBits())
6481 VShiftOpc = ARMISD::VSHLLi;
6482 else
6483 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
6484 ARMISD::VSHLLs : ARMISD::VSHLLu);
6485 break;
6486 case Intrinsic::arm_neon_vshiftn:
6487 VShiftOpc = ARMISD::VSHRN; break;
6488 case Intrinsic::arm_neon_vrshifts:
6489 VShiftOpc = ARMISD::VRSHRs; break;
6490 case Intrinsic::arm_neon_vrshiftu:
6491 VShiftOpc = ARMISD::VRSHRu; break;
6492 case Intrinsic::arm_neon_vrshiftn:
6493 VShiftOpc = ARMISD::VRSHRN; break;
6494 case Intrinsic::arm_neon_vqshifts:
6495 VShiftOpc = ARMISD::VQSHLs; break;
6496 case Intrinsic::arm_neon_vqshiftu:
6497 VShiftOpc = ARMISD::VQSHLu; break;
6498 case Intrinsic::arm_neon_vqshiftsu:
6499 VShiftOpc = ARMISD::VQSHLsu; break;
6500 case Intrinsic::arm_neon_vqshiftns:
6501 VShiftOpc = ARMISD::VQSHRNs; break;
6502 case Intrinsic::arm_neon_vqshiftnu:
6503 VShiftOpc = ARMISD::VQSHRNu; break;
6504 case Intrinsic::arm_neon_vqshiftnsu:
6505 VShiftOpc = ARMISD::VQSHRNsu; break;
6506 case Intrinsic::arm_neon_vqrshiftns:
6507 VShiftOpc = ARMISD::VQRSHRNs; break;
6508 case Intrinsic::arm_neon_vqrshiftnu:
6509 VShiftOpc = ARMISD::VQRSHRNu; break;
6510 case Intrinsic::arm_neon_vqrshiftnsu:
6511 VShiftOpc = ARMISD::VQRSHRNsu; break;
6512 }
6513
6514 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006516 }
6517
6518 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00006519 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006520 int64_t Cnt;
6521 unsigned VShiftOpc = 0;
6522
6523 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
6524 VShiftOpc = ARMISD::VSLI;
6525 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
6526 VShiftOpc = ARMISD::VSRI;
6527 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006528 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006529 }
6530
6531 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
6532 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00006533 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006534 }
6535
6536 case Intrinsic::arm_neon_vqrshifts:
6537 case Intrinsic::arm_neon_vqrshiftu:
6538 // No immediate versions of these to check for.
6539 break;
6540 }
6541
6542 return SDValue();
6543}
6544
6545/// PerformShiftCombine - Checks for immediate versions of vector shifts and
6546/// lowers them. As with the vector shift intrinsics, this is done during DAG
6547/// combining instead of DAG legalizing because the build_vectors for 64-bit
6548/// vector element shift counts are generally not legal, and it is hard to see
6549/// their values after they get legalized to loads from a constant pool.
6550static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
6551 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00006552 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00006553
6554 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00006555 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6556 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00006557 return SDValue();
6558
6559 assert(ST->hasNEON() && "unexpected vector shift");
6560 int64_t Cnt;
6561
6562 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006563 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006564
6565 case ISD::SHL:
6566 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
6567 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006569 break;
6570
6571 case ISD::SRA:
6572 case ISD::SRL:
6573 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
6574 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
6575 ARMISD::VSHRs : ARMISD::VSHRu);
6576 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006578 }
6579 }
6580 return SDValue();
6581}
6582
6583/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6584/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6585static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6586 const ARMSubtarget *ST) {
6587 SDValue N0 = N->getOperand(0);
6588
6589 // Check for sign- and zero-extensions of vector extract operations of 8-
6590 // and 16-bit vector elements. NEON supports these directly. They are
6591 // handled during DAG combining because type legalization will promote them
6592 // to 32-bit types and it is messy to recognize the operations after that.
6593 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6594 SDValue Vec = N0.getOperand(0);
6595 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006596 EVT VT = N->getValueType(0);
6597 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006598 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6599
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 if (VT == MVT::i32 &&
6601 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006602 TLI.isTypeLegal(Vec.getValueType()) &&
6603 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006604
6605 unsigned Opc = 0;
6606 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006607 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006608 case ISD::SIGN_EXTEND:
6609 Opc = ARMISD::VGETLANEs;
6610 break;
6611 case ISD::ZERO_EXTEND:
6612 case ISD::ANY_EXTEND:
6613 Opc = ARMISD::VGETLANEu;
6614 break;
6615 }
6616 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6617 }
6618 }
6619
6620 return SDValue();
6621}
6622
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006623/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6624/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6625static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6626 const ARMSubtarget *ST) {
6627 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006628 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006629 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6630 // a NaN; only do the transformation when it matches that behavior.
6631
6632 // For now only do this when using NEON for FP operations; if using VFP, it
6633 // is not obvious that the benefit outweighs the cost of switching to the
6634 // NEON pipeline.
6635 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6636 N->getValueType(0) != MVT::f32)
6637 return SDValue();
6638
6639 SDValue CondLHS = N->getOperand(0);
6640 SDValue CondRHS = N->getOperand(1);
6641 SDValue LHS = N->getOperand(2);
6642 SDValue RHS = N->getOperand(3);
6643 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6644
6645 unsigned Opcode = 0;
6646 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006647 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006648 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006649 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006650 IsReversed = true ; // x CC y ? y : x
6651 } else {
6652 return SDValue();
6653 }
6654
Bob Wilsone742bb52010-02-24 22:15:53 +00006655 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006656 switch (CC) {
6657 default: break;
6658 case ISD::SETOLT:
6659 case ISD::SETOLE:
6660 case ISD::SETLT:
6661 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006662 case ISD::SETULT:
6663 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006664 // If LHS is NaN, an ordered comparison will be false and the result will
6665 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6666 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6667 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6668 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6669 break;
6670 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6671 // will return -0, so vmin can only be used for unsafe math or if one of
6672 // the operands is known to be nonzero.
6673 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6674 !UnsafeFPMath &&
6675 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6676 break;
6677 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006678 break;
6679
6680 case ISD::SETOGT:
6681 case ISD::SETOGE:
6682 case ISD::SETGT:
6683 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006684 case ISD::SETUGT:
6685 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006686 // If LHS is NaN, an ordered comparison will be false and the result will
6687 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6688 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6689 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6690 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6691 break;
6692 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6693 // will return +0, so vmax can only be used for unsafe math or if one of
6694 // the operands is known to be nonzero.
6695 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6696 !UnsafeFPMath &&
6697 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6698 break;
6699 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006700 break;
6701 }
6702
6703 if (!Opcode)
6704 return SDValue();
6705 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6706}
6707
Dan Gohman475871a2008-07-27 21:46:04 +00006708SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006709 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006710 switch (N->getOpcode()) {
6711 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006712 case ISD::ADD: return PerformADDCombine(N, DCI);
6713 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006714 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006715 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006716 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006717 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006718 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006719 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006720 case ISD::STORE: return PerformSTORECombine(N, DCI);
6721 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6722 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006723 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006724 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006725 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006726 case ISD::SHL:
6727 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006728 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006729 case ISD::SIGN_EXTEND:
6730 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006731 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6732 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006733 case ARMISD::VLD2DUP:
6734 case ARMISD::VLD3DUP:
6735 case ARMISD::VLD4DUP:
6736 return CombineBaseUpdate(N, DCI);
6737 case ISD::INTRINSIC_VOID:
6738 case ISD::INTRINSIC_W_CHAIN:
6739 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6740 case Intrinsic::arm_neon_vld1:
6741 case Intrinsic::arm_neon_vld2:
6742 case Intrinsic::arm_neon_vld3:
6743 case Intrinsic::arm_neon_vld4:
6744 case Intrinsic::arm_neon_vld2lane:
6745 case Intrinsic::arm_neon_vld3lane:
6746 case Intrinsic::arm_neon_vld4lane:
6747 case Intrinsic::arm_neon_vst1:
6748 case Intrinsic::arm_neon_vst2:
6749 case Intrinsic::arm_neon_vst3:
6750 case Intrinsic::arm_neon_vst4:
6751 case Intrinsic::arm_neon_vst2lane:
6752 case Intrinsic::arm_neon_vst3lane:
6753 case Intrinsic::arm_neon_vst4lane:
6754 return CombineBaseUpdate(N, DCI);
6755 default: break;
6756 }
6757 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006758 }
Dan Gohman475871a2008-07-27 21:46:04 +00006759 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006760}
6761
Evan Cheng31959b12011-02-02 01:06:55 +00006762bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6763 EVT VT) const {
6764 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6765}
6766
Bill Wendlingaf566342009-08-15 21:21:19 +00006767bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006768 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006769 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006770
6771 switch (VT.getSimpleVT().SimpleTy) {
6772 default:
6773 return false;
6774 case MVT::i8:
6775 case MVT::i16:
6776 case MVT::i32:
6777 return true;
6778 // FIXME: VLD1 etc with standard alignment is legal.
6779 }
6780}
6781
Evan Chenge6c835f2009-08-14 20:09:37 +00006782static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6783 if (V < 0)
6784 return false;
6785
6786 unsigned Scale = 1;
6787 switch (VT.getSimpleVT().SimpleTy) {
6788 default: return false;
6789 case MVT::i1:
6790 case MVT::i8:
6791 // Scale == 1;
6792 break;
6793 case MVT::i16:
6794 // Scale == 2;
6795 Scale = 2;
6796 break;
6797 case MVT::i32:
6798 // Scale == 4;
6799 Scale = 4;
6800 break;
6801 }
6802
6803 if ((V & (Scale - 1)) != 0)
6804 return false;
6805 V /= Scale;
6806 return V == (V & ((1LL << 5) - 1));
6807}
6808
6809static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6810 const ARMSubtarget *Subtarget) {
6811 bool isNeg = false;
6812 if (V < 0) {
6813 isNeg = true;
6814 V = - V;
6815 }
6816
6817 switch (VT.getSimpleVT().SimpleTy) {
6818 default: return false;
6819 case MVT::i1:
6820 case MVT::i8:
6821 case MVT::i16:
6822 case MVT::i32:
6823 // + imm12 or - imm8
6824 if (isNeg)
6825 return V == (V & ((1LL << 8) - 1));
6826 return V == (V & ((1LL << 12) - 1));
6827 case MVT::f32:
6828 case MVT::f64:
6829 // Same as ARM mode. FIXME: NEON?
6830 if (!Subtarget->hasVFP2())
6831 return false;
6832 if ((V & 3) != 0)
6833 return false;
6834 V >>= 2;
6835 return V == (V & ((1LL << 8) - 1));
6836 }
6837}
6838
Evan Chengb01fad62007-03-12 23:30:29 +00006839/// isLegalAddressImmediate - Return true if the integer value can be used
6840/// as the offset of the target addressing mode for load / store of the
6841/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006842static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006843 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006844 if (V == 0)
6845 return true;
6846
Evan Cheng65011532009-03-09 19:15:00 +00006847 if (!VT.isSimple())
6848 return false;
6849
Evan Chenge6c835f2009-08-14 20:09:37 +00006850 if (Subtarget->isThumb1Only())
6851 return isLegalT1AddressImmediate(V, VT);
6852 else if (Subtarget->isThumb2())
6853 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006854
Evan Chenge6c835f2009-08-14 20:09:37 +00006855 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006856 if (V < 0)
6857 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006859 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 case MVT::i1:
6861 case MVT::i8:
6862 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006863 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006864 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006865 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006866 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006867 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006868 case MVT::f32:
6869 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006870 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006871 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006872 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006873 return false;
6874 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006875 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006876 }
Evan Chenga8e29892007-01-19 07:51:42 +00006877}
6878
Evan Chenge6c835f2009-08-14 20:09:37 +00006879bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6880 EVT VT) const {
6881 int Scale = AM.Scale;
6882 if (Scale < 0)
6883 return false;
6884
6885 switch (VT.getSimpleVT().SimpleTy) {
6886 default: return false;
6887 case MVT::i1:
6888 case MVT::i8:
6889 case MVT::i16:
6890 case MVT::i32:
6891 if (Scale == 1)
6892 return true;
6893 // r + r << imm
6894 Scale = Scale & ~1;
6895 return Scale == 2 || Scale == 4 || Scale == 8;
6896 case MVT::i64:
6897 // r + r
6898 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6899 return true;
6900 return false;
6901 case MVT::isVoid:
6902 // Note, we allow "void" uses (basically, uses that aren't loads or
6903 // stores), because arm allows folding a scale into many arithmetic
6904 // operations. This should be made more precise and revisited later.
6905
6906 // Allow r << imm, but the imm has to be a multiple of two.
6907 if (Scale & 1) return false;
6908 return isPowerOf2_32(Scale);
6909 }
6910}
6911
Chris Lattner37caf8c2007-04-09 23:33:39 +00006912/// isLegalAddressingMode - Return true if the addressing mode represented
6913/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006914bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006915 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006916 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006917 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006918 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006919
Chris Lattner37caf8c2007-04-09 23:33:39 +00006920 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006921 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006922 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006923
Chris Lattner37caf8c2007-04-09 23:33:39 +00006924 switch (AM.Scale) {
6925 case 0: // no scale reg, must be "r+i" or "r", or "i".
6926 break;
6927 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006928 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006929 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006930 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006931 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006932 // ARM doesn't support any R+R*scale+imm addr modes.
6933 if (AM.BaseOffs)
6934 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006935
Bob Wilson2c7dab12009-04-08 17:55:28 +00006936 if (!VT.isSimple())
6937 return false;
6938
Evan Chenge6c835f2009-08-14 20:09:37 +00006939 if (Subtarget->isThumb2())
6940 return isLegalT2ScaledAddressingMode(AM, VT);
6941
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006942 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006944 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 case MVT::i1:
6946 case MVT::i8:
6947 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006948 if (Scale < 0) Scale = -Scale;
6949 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006950 return true;
6951 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006952 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006954 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006955 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006956 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006957 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006958 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006959
Owen Anderson825b72b2009-08-11 20:47:22 +00006960 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006961 // Note, we allow "void" uses (basically, uses that aren't loads or
6962 // stores), because arm allows folding a scale into many arithmetic
6963 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006964
Chris Lattner37caf8c2007-04-09 23:33:39 +00006965 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006966 if (Scale & 1) return false;
6967 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006968 }
6969 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006970 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006971 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006972}
6973
Evan Cheng77e47512009-11-11 19:05:52 +00006974/// isLegalICmpImmediate - Return true if the specified immediate is legal
6975/// icmp immediate, that is the target has icmp instructions which can compare
6976/// a register against the immediate without having to materialize the
6977/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006978bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006979 if (!Subtarget->isThumb())
6980 return ARM_AM::getSOImmVal(Imm) != -1;
6981 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006982 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006983 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006984}
6985
Owen Andersone50ed302009-08-10 22:56:29 +00006986static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006987 bool isSEXTLoad, SDValue &Base,
6988 SDValue &Offset, bool &isInc,
6989 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00006990 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6991 return false;
6992
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00006994 // AddressingMode 3
6995 Base = Ptr->getOperand(0);
6996 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006997 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006998 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006999 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007000 isInc = false;
7001 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7002 return true;
7003 }
7004 }
7005 isInc = (Ptr->getOpcode() == ISD::ADD);
7006 Offset = Ptr->getOperand(1);
7007 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00007008 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00007009 // AddressingMode 2
7010 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007011 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007012 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007013 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007014 isInc = false;
7015 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7016 Base = Ptr->getOperand(0);
7017 return true;
7018 }
7019 }
7020
7021 if (Ptr->getOpcode() == ISD::ADD) {
7022 isInc = true;
7023 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
7024 if (ShOpcVal != ARM_AM::no_shift) {
7025 Base = Ptr->getOperand(1);
7026 Offset = Ptr->getOperand(0);
7027 } else {
7028 Base = Ptr->getOperand(0);
7029 Offset = Ptr->getOperand(1);
7030 }
7031 return true;
7032 }
7033
7034 isInc = (Ptr->getOpcode() == ISD::ADD);
7035 Base = Ptr->getOperand(0);
7036 Offset = Ptr->getOperand(1);
7037 return true;
7038 }
7039
Jim Grosbache5165492009-11-09 00:11:35 +00007040 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00007041 return false;
7042}
7043
Owen Andersone50ed302009-08-10 22:56:29 +00007044static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007045 bool isSEXTLoad, SDValue &Base,
7046 SDValue &Offset, bool &isInc,
7047 SelectionDAG &DAG) {
7048 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7049 return false;
7050
7051 Base = Ptr->getOperand(0);
7052 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
7053 int RHSC = (int)RHS->getZExtValue();
7054 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
7055 assert(Ptr->getOpcode() == ISD::ADD);
7056 isInc = false;
7057 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7058 return true;
7059 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
7060 isInc = Ptr->getOpcode() == ISD::ADD;
7061 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
7062 return true;
7063 }
7064 }
7065
7066 return false;
7067}
7068
Evan Chenga8e29892007-01-19 07:51:42 +00007069/// getPreIndexedAddressParts - returns true by value, base pointer and
7070/// offset pointer and addressing mode by reference if the node's address
7071/// can be legally represented as pre-indexed load / store address.
7072bool
Dan Gohman475871a2008-07-27 21:46:04 +00007073ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
7074 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007075 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007076 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007077 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007078 return false;
7079
Owen Andersone50ed302009-08-10 22:56:29 +00007080 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007081 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007082 bool isSEXTLoad = false;
7083 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
7084 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007085 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007086 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7087 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
7088 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007089 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007090 } else
7091 return false;
7092
7093 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007094 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007095 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007096 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
7097 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007098 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007099 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00007100 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00007101 if (!isLegal)
7102 return false;
7103
7104 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
7105 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007106}
7107
7108/// getPostIndexedAddressParts - returns true by value, base pointer and
7109/// offset pointer and addressing mode by reference if this node can be
7110/// combined with a load / store to form a post-indexed load / store.
7111bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00007112 SDValue &Base,
7113 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007114 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007115 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007116 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007117 return false;
7118
Owen Andersone50ed302009-08-10 22:56:29 +00007119 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007120 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007121 bool isSEXTLoad = false;
7122 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007123 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007124 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007125 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7126 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007127 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007128 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007129 } else
7130 return false;
7131
7132 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007133 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007134 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007135 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00007136 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007137 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007138 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
7139 isInc, DAG);
7140 if (!isLegal)
7141 return false;
7142
Evan Cheng28dad2a2010-05-18 21:31:17 +00007143 if (Ptr != Base) {
7144 // Swap base ptr and offset to catch more post-index load / store when
7145 // it's legal. In Thumb2 mode, offset must be an immediate.
7146 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
7147 !Subtarget->isThumb2())
7148 std::swap(Base, Offset);
7149
7150 // Post-indexed load / store update the base pointer.
7151 if (Ptr != Base)
7152 return false;
7153 }
7154
Evan Chenge88d5ce2009-07-02 07:28:31 +00007155 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
7156 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007157}
7158
Dan Gohman475871a2008-07-27 21:46:04 +00007159void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007160 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007161 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007162 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007163 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00007164 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007165 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007166 switch (Op.getOpcode()) {
7167 default: break;
7168 case ARMISD::CMOV: {
7169 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00007170 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007171 if (KnownZero == 0 && KnownOne == 0) return;
7172
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007173 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00007174 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
7175 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007176 KnownZero &= KnownZeroRHS;
7177 KnownOne &= KnownOneRHS;
7178 return;
7179 }
7180 }
7181}
7182
7183//===----------------------------------------------------------------------===//
7184// ARM Inline Assembly Support
7185//===----------------------------------------------------------------------===//
7186
Evan Cheng55d42002011-01-08 01:24:27 +00007187bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
7188 // Looking for "rev" which is V6+.
7189 if (!Subtarget->hasV6Ops())
7190 return false;
7191
7192 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
7193 std::string AsmStr = IA->getAsmString();
7194 SmallVector<StringRef, 4> AsmPieces;
7195 SplitString(AsmStr, AsmPieces, ";\n");
7196
7197 switch (AsmPieces.size()) {
7198 default: return false;
7199 case 1:
7200 AsmStr = AsmPieces[0];
7201 AsmPieces.clear();
7202 SplitString(AsmStr, AsmPieces, " \t,");
7203
7204 // rev $0, $1
7205 if (AsmPieces.size() == 3 &&
7206 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
7207 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
7208 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
7209 if (Ty && Ty->getBitWidth() == 32)
7210 return IntrinsicLowering::LowerToByteSwap(CI);
7211 }
7212 break;
7213 }
7214
7215 return false;
7216}
7217
Evan Chenga8e29892007-01-19 07:51:42 +00007218/// getConstraintType - Given a constraint letter, return the type of
7219/// constraint it is for this target.
7220ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007221ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
7222 if (Constraint.size() == 1) {
7223 switch (Constraint[0]) {
7224 default: break;
7225 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007226 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00007227 }
Evan Chenga8e29892007-01-19 07:51:42 +00007228 }
Chris Lattner4234f572007-03-25 02:14:49 +00007229 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00007230}
7231
John Thompson44ab89e2010-10-29 17:29:13 +00007232/// Examine constraint type and operand type and determine a weight value.
7233/// This object must already have been set up with the operand type
7234/// and the current alternative constraint selected.
7235TargetLowering::ConstraintWeight
7236ARMTargetLowering::getSingleConstraintMatchWeight(
7237 AsmOperandInfo &info, const char *constraint) const {
7238 ConstraintWeight weight = CW_Invalid;
7239 Value *CallOperandVal = info.CallOperandVal;
7240 // If we don't have a value, we can't do a match,
7241 // but allow it at the lowest weight.
7242 if (CallOperandVal == NULL)
7243 return CW_Default;
7244 const Type *type = CallOperandVal->getType();
7245 // Look at the constraint type.
7246 switch (*constraint) {
7247 default:
7248 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7249 break;
7250 case 'l':
7251 if (type->isIntegerTy()) {
7252 if (Subtarget->isThumb())
7253 weight = CW_SpecificReg;
7254 else
7255 weight = CW_Register;
7256 }
7257 break;
7258 case 'w':
7259 if (type->isFloatingPointTy())
7260 weight = CW_Register;
7261 break;
7262 }
7263 return weight;
7264}
7265
Bob Wilson2dc4f542009-03-20 22:42:55 +00007266std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00007267ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007268 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007269 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007270 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00007271 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007272 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007273 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007274 return std::make_pair(0U, ARM::tGPRRegisterClass);
7275 else
7276 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007277 case 'r':
7278 return std::make_pair(0U, ARM::GPRRegisterClass);
7279 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007281 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00007282 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007283 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00007284 if (VT.getSizeInBits() == 128)
7285 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007286 break;
Evan Chenga8e29892007-01-19 07:51:42 +00007287 }
7288 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00007289 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00007290 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00007291
Evan Chenga8e29892007-01-19 07:51:42 +00007292 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7293}
7294
7295std::vector<unsigned> ARMTargetLowering::
7296getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007297 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007298 if (Constraint.size() != 1)
7299 return std::vector<unsigned>();
7300
7301 switch (Constraint[0]) { // GCC ARM Constraint Letters
7302 default: break;
7303 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007304 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
7305 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
7306 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007307 case 'r':
7308 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
7309 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
7310 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
7311 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007312 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007314 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
7315 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
7316 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
7317 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
7318 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
7319 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
7320 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
7321 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00007322 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007323 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
7324 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
7325 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
7326 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00007327 if (VT.getSizeInBits() == 128)
7328 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
7329 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007330 break;
Evan Chenga8e29892007-01-19 07:51:42 +00007331 }
7332
7333 return std::vector<unsigned>();
7334}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007335
7336/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7337/// vector. If it is invalid, don't add anything to Ops.
7338void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
7339 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007340 std::vector<SDValue>&Ops,
7341 SelectionDAG &DAG) const {
7342 SDValue Result(0, 0);
7343
7344 switch (Constraint) {
7345 default: break;
7346 case 'I': case 'J': case 'K': case 'L':
7347 case 'M': case 'N': case 'O':
7348 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
7349 if (!C)
7350 return;
7351
7352 int64_t CVal64 = C->getSExtValue();
7353 int CVal = (int) CVal64;
7354 // None of these constraints allow values larger than 32 bits. Check
7355 // that the value fits in an int.
7356 if (CVal != CVal64)
7357 return;
7358
7359 switch (Constraint) {
7360 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007361 if (Subtarget->isThumb1Only()) {
7362 // This must be a constant between 0 and 255, for ADD
7363 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007364 if (CVal >= 0 && CVal <= 255)
7365 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007366 } else if (Subtarget->isThumb2()) {
7367 // A constant that can be used as an immediate value in a
7368 // data-processing instruction.
7369 if (ARM_AM::getT2SOImmVal(CVal) != -1)
7370 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007371 } else {
7372 // A constant that can be used as an immediate value in a
7373 // data-processing instruction.
7374 if (ARM_AM::getSOImmVal(CVal) != -1)
7375 break;
7376 }
7377 return;
7378
7379 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007380 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007381 // This must be a constant between -255 and -1, for negated ADD
7382 // immediates. This can be used in GCC with an "n" modifier that
7383 // prints the negated value, for use with SUB instructions. It is
7384 // not useful otherwise but is implemented for compatibility.
7385 if (CVal >= -255 && CVal <= -1)
7386 break;
7387 } else {
7388 // This must be a constant between -4095 and 4095. It is not clear
7389 // what this constraint is intended for. Implemented for
7390 // compatibility with GCC.
7391 if (CVal >= -4095 && CVal <= 4095)
7392 break;
7393 }
7394 return;
7395
7396 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007397 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007398 // A 32-bit value where only one byte has a nonzero value. Exclude
7399 // zero to match GCC. This constraint is used by GCC internally for
7400 // constants that can be loaded with a move/shift combination.
7401 // It is not useful otherwise but is implemented for compatibility.
7402 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
7403 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007404 } else if (Subtarget->isThumb2()) {
7405 // A constant whose bitwise inverse can be used as an immediate
7406 // value in a data-processing instruction. This can be used in GCC
7407 // with a "B" modifier that prints the inverted value, for use with
7408 // BIC and MVN instructions. It is not useful otherwise but is
7409 // implemented for compatibility.
7410 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
7411 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007412 } else {
7413 // A constant whose bitwise inverse can be used as an immediate
7414 // value in a data-processing instruction. This can be used in GCC
7415 // with a "B" modifier that prints the inverted value, for use with
7416 // BIC and MVN instructions. It is not useful otherwise but is
7417 // implemented for compatibility.
7418 if (ARM_AM::getSOImmVal(~CVal) != -1)
7419 break;
7420 }
7421 return;
7422
7423 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007424 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007425 // This must be a constant between -7 and 7,
7426 // for 3-operand ADD/SUB immediate instructions.
7427 if (CVal >= -7 && CVal < 7)
7428 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007429 } else if (Subtarget->isThumb2()) {
7430 // A constant whose negation can be used as an immediate value in a
7431 // data-processing instruction. This can be used in GCC with an "n"
7432 // modifier that prints the negated value, for use with SUB
7433 // instructions. It is not useful otherwise but is implemented for
7434 // compatibility.
7435 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
7436 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007437 } else {
7438 // A constant whose negation can be used as an immediate value in a
7439 // data-processing instruction. This can be used in GCC with an "n"
7440 // modifier that prints the negated value, for use with SUB
7441 // instructions. It is not useful otherwise but is implemented for
7442 // compatibility.
7443 if (ARM_AM::getSOImmVal(-CVal) != -1)
7444 break;
7445 }
7446 return;
7447
7448 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007449 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007450 // This must be a multiple of 4 between 0 and 1020, for
7451 // ADD sp + immediate.
7452 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
7453 break;
7454 } else {
7455 // A power of two or a constant between 0 and 32. This is used in
7456 // GCC for the shift amount on shifted register operands, but it is
7457 // useful in general for any shift amounts.
7458 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
7459 break;
7460 }
7461 return;
7462
7463 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007464 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007465 // This must be a constant between 0 and 31, for shift amounts.
7466 if (CVal >= 0 && CVal <= 31)
7467 break;
7468 }
7469 return;
7470
7471 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007472 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007473 // This must be a multiple of 4 between -508 and 508, for
7474 // ADD/SUB sp = sp + immediate.
7475 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
7476 break;
7477 }
7478 return;
7479 }
7480 Result = DAG.getTargetConstant(CVal, Op.getValueType());
7481 break;
7482 }
7483
7484 if (Result.getNode()) {
7485 Ops.push_back(Result);
7486 return;
7487 }
Dale Johannesen1784d162010-06-25 21:55:36 +00007488 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007489}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00007490
7491bool
7492ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7493 // The ARM target isn't yet aware of offsets.
7494 return false;
7495}
Evan Cheng39382422009-10-28 01:44:26 +00007496
7497int ARM::getVFPf32Imm(const APFloat &FPImm) {
7498 APInt Imm = FPImm.bitcastToAPInt();
7499 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
7500 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
7501 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
7502
7503 // We can handle 4 bits of mantissa.
7504 // mantissa = (16+UInt(e:f:g:h))/16.
7505 if (Mantissa & 0x7ffff)
7506 return -1;
7507 Mantissa >>= 19;
7508 if ((Mantissa & 0xf) != Mantissa)
7509 return -1;
7510
7511 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7512 if (Exp < -3 || Exp > 4)
7513 return -1;
7514 Exp = ((Exp+3) & 0x7) ^ 4;
7515
7516 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7517}
7518
7519int ARM::getVFPf64Imm(const APFloat &FPImm) {
7520 APInt Imm = FPImm.bitcastToAPInt();
7521 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
7522 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
7523 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
7524
7525 // We can handle 4 bits of mantissa.
7526 // mantissa = (16+UInt(e:f:g:h))/16.
7527 if (Mantissa & 0xffffffffffffLL)
7528 return -1;
7529 Mantissa >>= 48;
7530 if ((Mantissa & 0xf) != Mantissa)
7531 return -1;
7532
7533 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7534 if (Exp < -3 || Exp > 4)
7535 return -1;
7536 Exp = ((Exp+3) & 0x7) ^ 4;
7537
7538 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7539}
7540
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007541bool ARM::isBitFieldInvertedMask(unsigned v) {
7542 if (v == 0xffffffff)
7543 return 0;
7544 // there can be 1's on either or both "outsides", all the "inside"
7545 // bits must be 0's
7546 unsigned int lsb = 0, msb = 31;
7547 while (v & (1 << msb)) --msb;
7548 while (v & (1 << lsb)) ++lsb;
7549 for (unsigned int i = lsb; i <= msb; ++i) {
7550 if (v & (1 << i))
7551 return 0;
7552 }
7553 return 1;
7554}
7555
Evan Cheng39382422009-10-28 01:44:26 +00007556/// isFPImmLegal - Returns true if the target can instruction select the
7557/// specified FP immediate natively. If false, the legalizer will
7558/// materialize the FP immediate as a load from a constant pool.
7559bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
7560 if (!Subtarget->hasVFP3())
7561 return false;
7562 if (VT == MVT::f32)
7563 return ARM::getVFPf32Imm(Imm) != -1;
7564 if (VT == MVT::f64)
7565 return ARM::getVFPf64Imm(Imm) != -1;
7566 return false;
7567}
Bob Wilson65ffec42010-09-21 17:56:22 +00007568
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007569/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00007570/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
7571/// specified in the intrinsic calls.
7572bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
7573 const CallInst &I,
7574 unsigned Intrinsic) const {
7575 switch (Intrinsic) {
7576 case Intrinsic::arm_neon_vld1:
7577 case Intrinsic::arm_neon_vld2:
7578 case Intrinsic::arm_neon_vld3:
7579 case Intrinsic::arm_neon_vld4:
7580 case Intrinsic::arm_neon_vld2lane:
7581 case Intrinsic::arm_neon_vld3lane:
7582 case Intrinsic::arm_neon_vld4lane: {
7583 Info.opc = ISD::INTRINSIC_W_CHAIN;
7584 // Conservatively set memVT to the entire set of vectors loaded.
7585 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7586 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7587 Info.ptrVal = I.getArgOperand(0);
7588 Info.offset = 0;
7589 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7590 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7591 Info.vol = false; // volatile loads with NEON intrinsics not supported
7592 Info.readMem = true;
7593 Info.writeMem = false;
7594 return true;
7595 }
7596 case Intrinsic::arm_neon_vst1:
7597 case Intrinsic::arm_neon_vst2:
7598 case Intrinsic::arm_neon_vst3:
7599 case Intrinsic::arm_neon_vst4:
7600 case Intrinsic::arm_neon_vst2lane:
7601 case Intrinsic::arm_neon_vst3lane:
7602 case Intrinsic::arm_neon_vst4lane: {
7603 Info.opc = ISD::INTRINSIC_VOID;
7604 // Conservatively set memVT to the entire set of vectors stored.
7605 unsigned NumElts = 0;
7606 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7607 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7608 if (!ArgTy->isVectorTy())
7609 break;
7610 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7611 }
7612 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7613 Info.ptrVal = I.getArgOperand(0);
7614 Info.offset = 0;
7615 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7616 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7617 Info.vol = false; // volatile stores with NEON intrinsics not supported
7618 Info.readMem = false;
7619 Info.writeMem = true;
7620 return true;
7621 }
7622 default:
7623 break;
7624 }
7625
7626 return false;
7627}