blob: 6fe0c11911d1897d0bc2fc6907a4724d5d9159ee [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsASMBackend.cpp - Mips Asm Backend ----------------------------===//
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsAsmBackend and MipsELFObjectWriter classes.
11//
12//===----------------------------------------------------------------------===//
13//
14
15#include "MipsFixupKinds.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000016#include "MCTargetDesc/MipsMCTargetDesc.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000017#include "llvm/MC/MCAsmBackend.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000018#include "llvm/MC/MCAssembler.h"
19#include "llvm/MC/MCDirectives.h"
20#include "llvm/MC/MCELFObjectWriter.h"
Craig Topperf1d0f772012-03-26 06:58:25 +000021#include "llvm/MC/MCFixupKindInfo.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000022#include "llvm/MC/MCObjectWriter.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000023#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka82ea7312011-09-30 21:04:02 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000026
Akira Hatanaka82ea7312011-09-30 21:04:02 +000027using namespace llvm;
28
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000029// Prepare value for the target space for it
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000030static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
31
32 // Add/subtract and shift
33 switch (Kind) {
34 default:
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000035 return 0;
36 case FK_GPRel_4:
37 case FK_Data_4:
38 case Mips::fixup_Mips_LO16:
Jack Carter0140e552012-06-27 22:48:25 +000039 case Mips::fixup_Mips_GPOFF_HI:
40 case Mips::fixup_Mips_GPOFF_LO:
41 case Mips::fixup_Mips_GOT_PAGE:
42 case Mips::fixup_Mips_GOT_OFST:
Jack Carterfd506ef2012-07-13 19:15:47 +000043 case Mips::fixup_Mips_GOT_DISP:
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000044 break;
45 case Mips::fixup_Mips_PC16:
46 // So far we are only using this type for branches.
47 // For branches we start 1 instruction after the branch
48 // so the displacement will be one instruction size less.
49 Value -= 4;
50 // The displacement is then divided by 4 to give us an 18 bit
51 // address range.
52 Value >>= 2;
53 break;
54 case Mips::fixup_Mips_26:
55 // So far we are only using this type for jumps.
56 // The displacement is then divided by 4 to give us an 28 bit
57 // address range.
58 Value >>= 2;
59 break;
Akira Hatanaka84bfc2f2011-11-23 22:18:04 +000060 case Mips::fixup_Mips_HI16:
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000061 case Mips::fixup_Mips_GOT_Local:
62 // Get the higher 16-bits. Also add 1 if bit 15 is 1.
Akira Hatanakabca9c252012-03-27 01:50:08 +000063 Value = ((Value + 0x8000) >> 16) & 0xffff;
Akira Hatanaka84bfc2f2011-11-23 22:18:04 +000064 break;
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000065 }
66
67 return Value;
68}
69
Akira Hatanaka82ea7312011-09-30 21:04:02 +000070namespace {
Akira Hatanaka82ea7312011-09-30 21:04:02 +000071class MipsAsmBackend : public MCAsmBackend {
Akira Hatanakae9e520f2012-03-01 01:53:15 +000072 Triple::OSType OSType;
73 bool IsLittle; // Big or little endian
Akira Hatanakaa551a482012-04-02 19:25:22 +000074 bool Is64Bit; // 32 or 64 bit words
Akira Hatanakae9e520f2012-03-01 01:53:15 +000075
Akira Hatanaka82ea7312011-09-30 21:04:02 +000076public:
Akira Hatanakaa551a482012-04-02 19:25:22 +000077 MipsAsmBackend(const Target &T, Triple::OSType _OSType,
78 bool _isLittle, bool _is64Bit)
79 :MCAsmBackend(), OSType(_OSType), IsLittle(_isLittle), Is64Bit(_is64Bit) {}
Akira Hatanakae9e520f2012-03-01 01:53:15 +000080
81 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jack Carter39ae3632012-07-02 20:04:43 +000082 return createMipsELFObjectWriter(OS,
83 MCELFObjectTargetWriter::getOSABI(OSType), IsLittle, Is64Bit);
Akira Hatanakae9e520f2012-03-01 01:53:15 +000084 }
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +000085
86 /// ApplyFixup - Apply the \arg Value for given \arg Fixup into the provided
87 /// data fragment, at the offset specified by the fixup and following the
88 /// fixup kind as appropriate.
Jim Grosbachec343382012-01-18 18:52:16 +000089 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +000090 uint64_t Value) const {
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000091 MCFixupKind Kind = Fixup.getKind();
92 Value = adjustFixupValue((unsigned)Kind, Value);
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000093
Akira Hatanaka3ef7edc2012-04-16 18:00:19 +000094 if (!Value)
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +000095 return; // Doesn't change encoding.
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000096
Akira Hatanakafb54afb2012-03-21 00:52:01 +000097 // Where do we start in the object
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000098 unsigned Offset = Fixup.getOffset();
Akira Hatanakafb54afb2012-03-21 00:52:01 +000099 // Number of bytes we need to fixup
100 unsigned NumBytes = (getFixupKindInfo(Kind).TargetSize + 7) / 8;
101 // Used to point to big endian bytes
102 unsigned FullSize;
103
Craig Topper9be7c942012-03-21 02:28:53 +0000104 switch ((unsigned)Kind) {
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000105 case Mips::fixup_Mips_16:
106 FullSize = 2;
107 break;
108 case Mips::fixup_Mips_64:
109 FullSize = 8;
110 break;
111 default:
112 FullSize = 4;
113 break;
114 }
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000115
116 // Grab current value, if any, from bits.
117 uint64_t CurVal = 0;
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000118
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000119 for (unsigned i = 0; i != NumBytes; ++i) {
120 unsigned Idx = IsLittle ? i : (FullSize - 1 - i);
121 CurVal |= (uint64_t)((uint8_t)Data[Offset + Idx]) << (i*8);
122 }
123
Akira Hatanaka864f6602012-06-14 21:10:56 +0000124 uint64_t Mask = ((uint64_t)(-1) >>
125 (64 - getFixupKindInfo(Kind).TargetSize));
Akira Hatanaka3ef7edc2012-04-16 18:00:19 +0000126 CurVal |= Value & Mask;
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000127
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000128 // Write out the fixed up bytes back to the code/data bits.
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000129 for (unsigned i = 0; i != NumBytes; ++i) {
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000130 unsigned Idx = IsLittle ? i : (FullSize - 1 - i);
131 Data[Offset + Idx] = (uint8_t)((CurVal >> (i*8)) & 0xff);
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000132 }
Akira Hatanakafb54afb2012-03-21 00:52:01 +0000133 }
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000134
135 unsigned getNumFixupKinds() const { return Mips::NumTargetFixupKinds; }
136
137 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
138 const static MCFixupKindInfo Infos[Mips::NumTargetFixupKinds] = {
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000139 // This table *must* be in same the order of fixup_* kinds in
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000140 // MipsFixupKinds.h.
141 //
142 // name offset bits flags
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000143 { "fixup_Mips_16", 0, 16, 0 },
144 { "fixup_Mips_32", 0, 32, 0 },
145 { "fixup_Mips_REL32", 0, 32, 0 },
146 { "fixup_Mips_26", 0, 26, 0 },
147 { "fixup_Mips_HI16", 0, 16, 0 },
148 { "fixup_Mips_LO16", 0, 16, 0 },
149 { "fixup_Mips_GPREL16", 0, 16, 0 },
150 { "fixup_Mips_LITERAL", 0, 16, 0 },
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +0000151 { "fixup_Mips_GOT_Global", 0, 16, 0 },
152 { "fixup_Mips_GOT_Local", 0, 16, 0 },
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000153 { "fixup_Mips_PC16", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
154 { "fixup_Mips_CALL16", 0, 16, 0 },
155 { "fixup_Mips_GPREL32", 0, 32, 0 },
156 { "fixup_Mips_SHIFT5", 6, 5, 0 },
157 { "fixup_Mips_SHIFT6", 6, 5, 0 },
158 { "fixup_Mips_64", 0, 64, 0 },
159 { "fixup_Mips_TLSGD", 0, 16, 0 },
160 { "fixup_Mips_GOTTPREL", 0, 16, 0 },
161 { "fixup_Mips_TPREL_HI", 0, 16, 0 },
162 { "fixup_Mips_TPREL_LO", 0, 16, 0 },
Akira Hatanakabc249852011-12-22 01:05:17 +0000163 { "fixup_Mips_TLSLDM", 0, 16, 0 },
164 { "fixup_Mips_DTPREL_HI", 0, 16, 0 },
165 { "fixup_Mips_DTPREL_LO", 0, 16, 0 },
Jack Carter0140e552012-06-27 22:48:25 +0000166 { "fixup_Mips_Branch_PCRel", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
167 { "fixup_Mips_GPOFF_HI", 0, 16, 0 },
168 { "fixup_Mips_GPOFF_LO", 0, 16, 0 },
169 { "fixup_Mips_GOT_PAGE", 0, 16, 0 },
Jack Carterfd506ef2012-07-13 19:15:47 +0000170 { "fixup_Mips_GOT_OFST", 0, 16, 0 },
171 { "fixup_Mips_GOT_DISP", 0, 16, 0 }
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000172 };
173
174 if (Kind < FirstTargetFixupKind)
175 return MCAsmBackend::getFixupKindInfo(Kind);
176
177 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
178 "Invalid kind!");
179 return Infos[Kind - FirstTargetFixupKind];
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000180 }
181
182 /// @name Target Relaxation Interfaces
183 /// @{
184
185 /// MayNeedRelaxation - Check whether the given instruction may need
186 /// relaxation.
187 ///
188 /// \param Inst - The instruction to test.
Jim Grosbachec343382012-01-18 18:52:16 +0000189 bool mayNeedRelaxation(const MCInst &Inst) const {
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000190 return false;
191 }
192
Jim Grosbach370b78d2011-12-06 00:47:03 +0000193 /// fixupNeedsRelaxation - Target specific predicate for whether a given
194 /// fixup requires the associated instruction to be relaxed.
195 bool fixupNeedsRelaxation(const MCFixup &Fixup,
196 uint64_t Value,
197 const MCInstFragment *DF,
198 const MCAsmLayout &Layout) const {
199 // FIXME.
200 assert(0 && "RelaxInstruction() unimplemented");
NAKAMURA Takumi6482e912011-12-06 01:48:32 +0000201 return false;
Jim Grosbach370b78d2011-12-06 00:47:03 +0000202 }
203
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000204 /// RelaxInstruction - Relax the instruction in the given fragment
205 /// to the next wider instruction.
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000206 ///
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000207 /// \param Inst - The instruction to relax, which may be the same
208 /// as the output.
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000209 /// \parm Res [output] - On return, the relaxed instruction.
Jim Grosbachec343382012-01-18 18:52:16 +0000210 void relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000211 }
Jia Liubb481f82012-02-28 07:46:26 +0000212
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000213 /// @}
214
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000215 /// WriteNopData - Write an (optimal) nop sequence of Count bytes
216 /// to the given output. If the target cannot generate such a sequence,
217 /// it should return an error.
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000218 ///
219 /// \return - True on success.
Jim Grosbachec343382012-01-18 18:52:16 +0000220 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Jack Carter1d821152012-07-11 22:17:39 +0000221 // Check for a less than instruction size number of bytes
222 // FIXME: 16 bit instructions are not handled yet here.
223 // We shouldn't be using a hard coded number for instruction size.
224 if (Count % 4) return false;
225
226 uint64_t NumNops = Count / 4;
227 for (uint64_t i = 0; i != NumNops; ++i)
228 OW->Write32(0);
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000229 return true;
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000230 }
Akira Hatanakaa551a482012-04-02 19:25:22 +0000231}; // class MipsAsmBackend
Akira Hatanaka82ea7312011-09-30 21:04:02 +0000232
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000233} // namespace
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000234
Akira Hatanakae9e520f2012-03-01 01:53:15 +0000235// MCAsmBackend
Akira Hatanakaa551a482012-04-02 19:25:22 +0000236MCAsmBackend *llvm::createMipsAsmBackendEL32(const Target &T, StringRef TT) {
Akira Hatanakae9e520f2012-03-01 01:53:15 +0000237 return new MipsAsmBackend(T, Triple(TT).getOS(),
Akira Hatanakaa551a482012-04-02 19:25:22 +0000238 /*IsLittle*/true, /*Is64Bit*/false);
Rafael Espindola29a17142012-01-11 04:04:14 +0000239}
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000240
Akira Hatanakaa551a482012-04-02 19:25:22 +0000241MCAsmBackend *llvm::createMipsAsmBackendEB32(const Target &T, StringRef TT) {
Akira Hatanakae9e520f2012-03-01 01:53:15 +0000242 return new MipsAsmBackend(T, Triple(TT).getOS(),
Akira Hatanakaa551a482012-04-02 19:25:22 +0000243 /*IsLittle*/false, /*Is64Bit*/false);
Akira Hatanaka4b6ee7a2011-09-30 21:23:45 +0000244}
Akira Hatanakaa551a482012-04-02 19:25:22 +0000245
246MCAsmBackend *llvm::createMipsAsmBackendEL64(const Target &T, StringRef TT) {
247 return new MipsAsmBackend(T, Triple(TT).getOS(),
248 /*IsLittle*/true, /*Is64Bit*/true);
249}
250
251MCAsmBackend *llvm::createMipsAsmBackendEB64(const Target &T, StringRef TT) {
252 return new MipsAsmBackend(T, Triple(TT).getOS(),
253 /*IsLittle*/false, /*Is64Bit*/true);
254}
255