blob: 480c0cd27ecf84a5a13f3c394851d6766e0a75e0 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the X86 machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-emitter"
16#include "X86InstrInfo.h"
Evan Chengaf743252008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "X86Relocations.h"
21#include "X86.h"
Chris Lattner7fd81132009-10-27 17:01:03 +000022#include "llvm/LLVMContext.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/PassManager.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/Passes.h"
29#include "llvm/Function.h"
30#include "llvm/ADT/Statistic.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar6e966212009-08-31 08:08:38 +000032#include "llvm/MC/MCExpr.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000033#include "llvm/MC/MCInst.h"
Evan Cheng872bd4b2008-03-14 07:13:42 +000034#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000035#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000036#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/Target/TargetOptions.h"
38using namespace llvm;
39
40STATISTIC(NumEmitted, "Number of machine instructions emitted");
41
42namespace {
Chris Lattner5b6b1782009-08-16 02:45:18 +000043 template<class CodeEmitter>
Nick Lewycky492d06e2009-10-25 06:33:48 +000044 class Emitter : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045 const X86InstrInfo *II;
46 const TargetData *TD;
Dan Gohmanb41dfba2008-05-14 01:58:56 +000047 X86TargetMachine &TM;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000048 CodeEmitter &MCE;
Evan Chengaf743252008-01-05 02:26:58 +000049 intptr_t PICBaseOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 bool Is64BitMode;
Evan Cheng8ee6bab2007-12-22 09:40:20 +000051 bool IsPIC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 public:
53 static char ID;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000054 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohman26f8c272008-09-04 17:05:41 +000055 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000056 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Cheng28e7e162008-01-04 10:46:51 +000057 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000058 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohman26f8c272008-09-04 17:05:41 +000060 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000061 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Cheng28e7e162008-01-04 10:46:51 +000062 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063
64 bool runOnMachineFunction(MachineFunction &MF);
65
66 virtual const char *getPassName() const {
67 return "X86 Machine Code Emitter";
68 }
69
Evan Cheng0729ccf2008-01-05 00:41:47 +000070 void emitInstruction(const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +000071 const TargetInstrDesc *Desc);
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000072
73 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanf5f72242009-07-31 23:44:16 +000074 AU.setPreservesAll();
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000075 AU.addRequired<MachineModuleInfo>();
76 MachineFunctionPass::getAnalysisUsage(AU);
77 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078
79 private:
80 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000081 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +000082 intptr_t Disp = 0, intptr_t PCAdj = 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +000083 bool Indirect = false);
Evan Chengf0123872008-01-03 02:56:28 +000084 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman5ad09472008-10-24 01:57:54 +000085 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Chengf0123872008-01-03 02:56:28 +000086 intptr_t PCAdj = 0);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000087 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +000088 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089
90 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +000091 intptr_t Adj = 0, bool IsPCRel = true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
93 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng5d0d34e2008-10-17 17:14:20 +000094 void emitRegModRMByte(unsigned RegOpcodeField);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
96 void emitConstant(uint64_t Val, unsigned Size);
97
98 void emitMemModRMByte(const MachineInstr &MI,
99 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000100 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101
Dan Gohman06844672008-02-08 03:29:40 +0000102 unsigned getX86RegNum(unsigned RegNo) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000104
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000105template<class CodeEmitter>
106 char Emitter<CodeEmitter>::ID = 0;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000107} // end anonymous namespace.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000110/// to the specified templated MachineCodeEmitter object.
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000111FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
112 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000113 return new Emitter<JITCodeEmitter>(TM, JCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000115
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000116template<class CodeEmitter>
117bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000118
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000119 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
120
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000121 II = TM.getInstrInfo();
122 TD = TM.getTargetData();
Evan Cheng28e7e162008-01-04 10:46:51 +0000123 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chengae50ca32008-05-20 01:56:59 +0000124 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 do {
David Greene00f64b82010-01-05 01:28:53 +0000127 DEBUG(dbgs() << "JITTing function '"
Daniel Dunbar005975c2009-07-25 00:23:56 +0000128 << MF.getFunction()->getName() << "'\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 MCE.startFunction(MF);
130 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
131 MBB != E; ++MBB) {
132 MCE.StartMachineBasicBlock(MBB);
133 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0729ccf2008-01-05 00:41:47 +0000134 I != E; ++I) {
Chris Lattner5b930372008-01-07 07:27:27 +0000135 const TargetInstrDesc &Desc = I->getDesc();
136 emitInstruction(*I, &Desc);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000137 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner5b930372008-01-07 07:27:27 +0000138 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0729ccf2008-01-05 00:41:47 +0000139 emitInstruction(*I, &II->get(X86::POP32r));
140 NumEmitted++; // Keep track of the # of mi's emitted
141 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 }
143 } while (MCE.finishFunction(MF));
144
145 return false;
146}
147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148/// emitPCRelativeBlockAddress - This method keeps track of the information
149/// necessary to resolve the address of this block later and emits a dummy
150/// value.
151///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000152template<class CodeEmitter>
153void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 // Remember where this reference was and where it is to so we can
155 // deal with it later.
156 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
157 X86::reloc_pcrel_word, MBB));
158 MCE.emitWordLE(0);
159}
160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161/// emitGlobalAddress - Emit the specified address to the code stream assuming
162/// this is part of a "take the address of a global" instruction.
163///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000164template<class CodeEmitter>
165void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000166 intptr_t Disp /* = 0 */,
167 intptr_t PCAdj /* = 0 */,
Evan Cheng8af22c42008-11-10 01:08:07 +0000168 bool Indirect /* = false */) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000169 intptr_t RelocCST = Disp;
Evan Chengf0123872008-01-03 02:56:28 +0000170 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000171 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000172 else if (Reloc == X86::reloc_pcrel_word)
173 RelocCST = PCAdj;
Evan Cheng8af22c42008-11-10 01:08:07 +0000174 MachineRelocation MR = Indirect
175 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000176 GV, RelocCST, false)
Evan Cheng28e7e162008-01-04 10:46:51 +0000177 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000178 GV, RelocCST, false);
Evan Cheng28e7e162008-01-04 10:46:51 +0000179 MCE.addRelocation(MR);
Dan Gohman5ad09472008-10-24 01:57:54 +0000180 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000182 MCE.emitDWordLE(Disp);
183 else
184 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185}
186
187/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
188/// be emitted to the current location in the function, and allow it to be PC
189/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000190template<class CodeEmitter>
191void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
192 unsigned Reloc) {
Evan Chengaf743252008-01-05 02:26:58 +0000193 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Evan Phoenixb2da3412010-02-04 19:56:59 +0000194
195 // X86 never needs stubs because instruction selection will always pick
196 // an instruction sequence that is large enough to hold any address
197 // to a symbol.
198 // (see X86ISelLowering.cpp, near 2039: X86TargetLowering::LowerCall)
199 bool NeedStub = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Phoenixb2da3412010-02-04 19:56:59 +0000201 Reloc, ES, RelocCST,
202 0, NeedStub));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000204 MCE.emitDWordLE(0);
205 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207}
208
209/// emitConstPoolAddress - Arrange for the address of an constant pool
210/// to be emitted to the current location in the function, and allow it to be PC
211/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000212template<class CodeEmitter>
213void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000214 intptr_t Disp /* = 0 */,
Evan Chengf0123872008-01-03 02:56:28 +0000215 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000216 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000217 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000218 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000219 else if (Reloc == X86::reloc_pcrel_word)
220 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000222 Reloc, CPI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000223 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000225 MCE.emitDWordLE(Disp);
226 else
227 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228}
229
230/// emitJumpTableAddress - Arrange for the address of a jump table to
231/// be emitted to the current location in the function, and allow it to be PC
232/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000233template<class CodeEmitter>
234void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +0000235 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000236 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000237 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000238 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000239 else if (Reloc == X86::reloc_pcrel_word)
240 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000242 Reloc, JTI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000243 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000245 MCE.emitDWordLE(0);
246 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248}
249
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000250template<class CodeEmitter>
251unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Chris Lattner82841a82010-02-05 01:53:19 +0000252 return X86RegisterInfo::getX86RegNum(RegNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253}
254
255inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
256 unsigned RM) {
257 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
258 return RM | (RegOpcode << 3) | (Mod << 6);
259}
260
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000261template<class CodeEmitter>
262void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
263 unsigned RegOpcodeFld){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
265}
266
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000267template<class CodeEmitter>
268void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000269 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
270}
271
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000272template<class CodeEmitter>
273void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
274 unsigned Index,
275 unsigned Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 // SIB byte is in the same format as the ModRMByte...
277 MCE.emitByte(ModRMByte(SS, Index, Base));
278}
279
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000280template<class CodeEmitter>
281void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 // Output the constant in little endian byte order...
283 for (unsigned i = 0; i != Size; ++i) {
284 MCE.emitByte(Val & 255);
285 Val >>= 8;
286 }
287}
288
289/// isDisp8 - Return true if this signed displacement fits in a 8-bit
290/// sign-extended field.
291static bool isDisp8(int Value) {
292 return Value == (signed char)Value;
293}
294
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000295static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
296 const TargetMachine &TM) {
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000297 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesen2b65b742008-08-12 18:23:48 +0000298 // mechanism as 32-bit mode.
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000299 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
300 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
301 return false;
302
Chris Lattner8b1d2b92009-07-10 06:07:08 +0000303 // Return true if this is a reference to a stub containing the address of the
304 // global, not the global itself.
Chris Lattner6d62ab92009-07-10 06:29:59 +0000305 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Cheng28e7e162008-01-04 10:46:51 +0000306}
307
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000308template<class CodeEmitter>
309void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000310 int DispVal,
311 intptr_t Adj /* = 0 */,
312 bool IsPCRel /* = true */) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 // If this is a simple integer displacement that doesn't require a relocation,
314 // emit it now.
315 if (!RelocOp) {
316 emitConstant(DispVal, 4);
317 return;
318 }
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000319
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 // Otherwise, this is something that requires a relocation. Emit it as such
321 // now.
Daniel Dunbar064aca12009-09-01 22:07:06 +0000322 unsigned RelocType = Is64BitMode ?
323 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
324 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000325 if (RelocOp->isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000327 // But it's probably not beneficial. If the MCE supports using RIP directly
328 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendlingf3a655f2008-02-26 10:57:23 +0000329 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
330 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000331 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar064aca12009-09-01 22:07:06 +0000332 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000333 Adj, Indirect);
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000334 } else if (RelocOp->isSymbol()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000335 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000336 } else if (RelocOp->isCPI()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000337 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000338 RelocOp->getOffset(), Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 } else {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000340 assert(RelocOp->isJTI() && "Unexpected machine operand!");
341 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 }
343}
344
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000345template<class CodeEmitter>
346void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattner5b6b1782009-08-16 02:45:18 +0000347 unsigned Op,unsigned RegOpcodeField,
348 intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 const MachineOperand &Op3 = MI.getOperand(Op+3);
350 int DispVal = 0;
351 const MachineOperand *DispForReloc = 0;
352
353 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000354 if (Op3.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 DispForReloc = &Op3;
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000356 } else if (Op3.isSymbol()) {
357 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000358 } else if (Op3.isCPI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000359 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 DispForReloc = &Op3;
361 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000362 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 DispVal += Op3.getOffset();
364 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000365 } else if (Op3.isJTI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000366 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 DispForReloc = &Op3;
368 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000369 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 }
371 } else {
372 DispVal = Op3.getImm();
373 }
374
375 const MachineOperand &Base = MI.getOperand(Op);
376 const MachineOperand &Scale = MI.getOperand(Op+1);
377 const MachineOperand &IndexReg = MI.getOperand(Op+2);
378
379 unsigned BaseReg = Base.getReg();
380
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000381 // Indicate that the displacement will use an pcrel or absolute reference
382 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
383 // while others, unless explicit asked to use RIP, use absolute references.
384 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
385
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 // Is a SIB byte needed?
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000387 // If no BaseReg, issue a RIP relative instruction only if the MCE can
388 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
389 // 2-7) and absolute references.
Evan Cheng92569ce2009-05-12 00:07:35 +0000390 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000391 IndexReg.getReg() == 0 &&
392 ((BaseReg == 0 && MCE.earlyResolveAddresses()) || BaseReg == X86::RIP ||
393 (BaseReg != 0 && getX86RegNum(BaseReg) != N86::ESP))) {
394 if (BaseReg == 0 || BaseReg == X86::RIP) { // Just a displacement?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 // Emit special case [disp32] encoding
396 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000397 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 } else {
399 unsigned BaseRegNo = getX86RegNum(BaseReg);
400 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
401 // Emit simple indirect register encoding... [EAX] f.e.
402 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
403 } else if (!DispForReloc && isDisp8(DispVal)) {
404 // Emit the disp8 encoding... [REG+disp8]
405 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
406 emitConstant(DispVal, 1);
407 } else {
408 // Emit the most general non-SIB encoding: [REG+disp32]
409 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000410 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 }
412 }
413
414 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
415 assert(IndexReg.getReg() != X86::ESP &&
416 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
417
418 bool ForceDisp32 = false;
419 bool ForceDisp8 = false;
420 if (BaseReg == 0) {
421 // If there is no base register, we emit the special case SIB byte with
422 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
423 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
424 ForceDisp32 = true;
425 } else if (DispForReloc) {
426 // Emit the normal disp32 encoding.
427 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
428 ForceDisp32 = true;
429 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
430 // Emit no displacement ModR/M byte
431 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
432 } else if (isDisp8(DispVal)) {
433 // Emit the disp8 encoding...
434 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
435 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
436 } else {
437 // Emit the normal disp32 encoding...
438 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
439 }
440
441 // Calculate what the SS field value should be...
442 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
443 unsigned SS = SSTable[Scale.getImm()];
444
445 if (BaseReg == 0) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000446 // Handle the SIB byte for the case where there is no base, see Intel
447 // Manual 2A, table 2-7. The displacement has already been output.
Mon P Wang67b7fe22008-10-31 19:13:42 +0000448 unsigned IndexRegNo;
449 if (IndexReg.getReg())
450 IndexRegNo = getX86RegNum(IndexReg.getReg());
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000451 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
452 IndexRegNo = 4;
Mon P Wang67b7fe22008-10-31 19:13:42 +0000453 emitSIBByte(SS, IndexRegNo, 5);
Dan Gohman85a356f2008-11-10 22:09:58 +0000454 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455 unsigned BaseRegNo = getX86RegNum(BaseReg);
456 unsigned IndexRegNo;
457 if (IndexReg.getReg())
458 IndexRegNo = getX86RegNum(IndexReg.getReg());
459 else
460 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
461 emitSIBByte(SS, IndexRegNo, BaseRegNo);
462 }
463
464 // Do we need to output a displacement?
465 if (ForceDisp8) {
466 emitConstant(DispVal, 1);
467 } else if (DispVal != 0 || ForceDisp32) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000468 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 }
470 }
471}
472
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000473template<class CodeEmitter>
Chris Lattner5b6b1782009-08-16 02:45:18 +0000474void Emitter<CodeEmitter>::emitInstruction(const MachineInstr &MI,
475 const TargetInstrDesc *Desc) {
David Greene00f64b82010-01-05 01:28:53 +0000476 DEBUG(dbgs() << MI);
Evan Cheng872bd4b2008-03-14 07:13:42 +0000477
Devang Patel5450fc12009-10-06 02:19:11 +0000478 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin8ad296e2009-07-16 21:07:26 +0000479
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 unsigned Opcode = Desc->Opcode;
481
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000482 // Emit the lock opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000483 if (Desc->TSFlags & X86II::LOCK)
484 MCE.emitByte(0xF0);
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000485
Duncan Sandsa707cf82008-10-11 19:34:24 +0000486 // Emit segment override opcode prefix as needed.
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000487 switch (Desc->TSFlags & X86II::SegOvrMask) {
488 case X86II::FS:
489 MCE.emitByte(0x64);
490 break;
491 case X86II::GS:
492 MCE.emitByte(0x65);
493 break;
Edwin Törökbd448e32009-07-14 16:55:14 +0000494 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +0000495 case 0: break; // No segment override!
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000496 }
497
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 // Emit the repeat opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000499 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
500 MCE.emitByte(0xF3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501
502 // Emit the operand size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000503 if (Desc->TSFlags & X86II::OpSize)
504 MCE.emitByte(0x66);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505
506 // Emit the address size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000507 if (Desc->TSFlags & X86II::AdSize)
508 MCE.emitByte(0x67);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509
510 bool Need0FPrefix = false;
511 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Cheng0c835a82008-04-03 08:53:17 +0000512 case X86II::TB: // Two-byte opcode prefix
513 case X86II::T8: // 0F 38
514 case X86II::TA: // 0F 3A
515 Need0FPrefix = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +0000517 case X86II::TF: // F2 0F 38
518 MCE.emitByte(0xF2);
519 Need0FPrefix = true;
520 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 case X86II::REP: break; // already handled.
522 case X86II::XS: // F3 0F
523 MCE.emitByte(0xF3);
524 Need0FPrefix = true;
525 break;
526 case X86II::XD: // F2 0F
527 MCE.emitByte(0xF2);
528 Need0FPrefix = true;
529 break;
530 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
531 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
532 MCE.emitByte(0xD8+
533 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
534 >> X86II::Op0Shift));
535 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +0000536 default: llvm_unreachable("Invalid prefix!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 case 0: break; // No prefix!
538 }
539
Chris Lattner5b6b1782009-08-16 02:45:18 +0000540 // Handle REX prefix.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 if (Is64BitMode) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000542 if (unsigned REX = X86InstrInfo::determineREX(MI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 MCE.emitByte(0x40 | REX);
544 }
545
546 // 0x0F escape code must be emitted just before the opcode.
547 if (Need0FPrefix)
548 MCE.emitByte(0x0F);
549
Evan Cheng0c835a82008-04-03 08:53:17 +0000550 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000551 case X86II::TF: // F2 0F 38
552 case X86II::T8: // 0F 38
Evan Cheng0c835a82008-04-03 08:53:17 +0000553 MCE.emitByte(0x38);
554 break;
555 case X86II::TA: // 0F 3A
556 MCE.emitByte(0x3A);
557 break;
558 }
559
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000561 unsigned NumOps = Desc->getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 unsigned CurOp = 0;
563 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chengd49dbb82008-04-18 20:55:36 +0000564 ++CurOp;
565 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
566 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
567 --NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568
Chris Lattnerdae24402010-02-05 19:24:13 +0000569 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(Desc->TSFlags);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000571 default:
572 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 case X86II::Pseudo:
Evan Cheng0729ccf2008-01-05 00:41:47 +0000574 // Remember the current PC offset, this is the PIC relocation
575 // base address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 switch (Opcode) {
577 default:
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000578 llvm_unreachable("psuedo instructions should be removed before code"
579 " emission");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000580 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000581 case TargetInstrInfo::INLINEASM:
Evan Cheng4e1a7202008-11-19 23:21:11 +0000582 // We allow inline assembler nodes with empty bodies - they can
583 // implicitly define registers, which is ok for JIT.
Chris Lattner89357002009-10-12 04:22:44 +0000584 if (MI.getOperand(0).getSymbolName()[0])
585 llvm_report_error("JIT does not support inline asm!");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000586 break;
Dan Gohmanfa607c92008-07-01 00:05:16 +0000587 case TargetInstrInfo::DBG_LABEL:
588 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffrayd326c7a2009-09-08 07:36:18 +0000589 case TargetInstrInfo::GC_LABEL:
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000590 MCE.emitLabel(MI.getOperand(0).getImm());
591 break;
Evan Chengb74b4b62008-03-17 06:56:52 +0000592 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen8f12c7c2009-09-28 20:32:26 +0000593 case TargetInstrInfo::KILL:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 case X86::FP_REG_KILL:
595 break;
Evan Chengaf743252008-01-05 02:26:58 +0000596 case X86::MOVPC32r: {
Evan Cheng0729ccf2008-01-05 00:41:47 +0000597 // This emits the "call" portion of this pseudo instruction.
598 MCE.emitByte(BaseOpcode);
Chris Lattnerdae24402010-02-05 19:24:13 +0000599 emitConstant(0, X86II::getSizeOfImm(Desc->TSFlags));
Evan Chengaf743252008-01-05 02:26:58 +0000600 // Remember PIC base.
Evan Cheng6e561c72008-12-10 02:32:19 +0000601 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000602 X86JITInfo *JTI = TM.getJITInfo();
Evan Chengaf743252008-01-05 02:26:58 +0000603 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0729ccf2008-01-05 00:41:47 +0000604 break;
605 }
Evan Chengaf743252008-01-05 02:26:58 +0000606 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 CurOp = NumOps;
608 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000609 case X86II::RawFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 MCE.emitByte(BaseOpcode);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000611
Chris Lattner5b6b1782009-08-16 02:45:18 +0000612 if (CurOp == NumOps)
613 break;
614
615 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling0768ef62008-08-21 08:38:54 +0000616
David Greene00f64b82010-01-05 01:28:53 +0000617 DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n");
618 DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n");
619 DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n");
620 DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n");
621 DEBUG(dbgs() << "isImm " << MO.isImm() << "\n");
Bill Wendling0768ef62008-08-21 08:38:54 +0000622
Chris Lattner5b6b1782009-08-16 02:45:18 +0000623 if (MO.isMBB()) {
624 emitPCRelativeBlockAddress(MO.getMBB());
625 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 }
Chris Lattner5b6b1782009-08-16 02:45:18 +0000627
628 if (MO.isGlobal()) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000629 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000630 MO.getOffset(), 0);
Chris Lattner5b6b1782009-08-16 02:45:18 +0000631 break;
632 }
633
634 if (MO.isSymbol()) {
635 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
636 break;
637 }
638
639 assert(MO.isImm() && "Unknown RawFrm operand!");
640 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
641 // Fix up immediate operand for pc relative calls.
642 intptr_t Imm = (intptr_t)MO.getImm();
643 Imm = Imm - MCE.getCurrentPCValue() - 4;
Chris Lattnerdae24402010-02-05 19:24:13 +0000644 emitConstant(Imm, X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattner5b6b1782009-08-16 02:45:18 +0000645 } else
Chris Lattnerdae24402010-02-05 19:24:13 +0000646 emitConstant(MO.getImm(), X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000648 }
649
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000650 case X86II::AddRegFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
652
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000653 if (CurOp == NumOps)
654 break;
655
656 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +0000657 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000658 if (MO1.isImm()) {
659 emitConstant(MO1.getImm(), Size);
660 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000662
663 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
664 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
665 if (Opcode == X86::MOV64ri64i32)
666 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
667 // This should not occur on Darwin for relocatable objects.
668 if (Opcode == X86::MOV64ri)
669 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
670 if (MO1.isGlobal()) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000671 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
672 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000673 Indirect);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000674 } else if (MO1.isSymbol())
675 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
676 else if (MO1.isCPI())
677 emitConstPoolAddress(MO1.getIndex(), rt);
678 else if (MO1.isJTI())
679 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 break;
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000681 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
683 case X86II::MRMDestReg: {
684 MCE.emitByte(BaseOpcode);
685 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
686 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
687 CurOp += 2;
688 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000689 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000690 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 break;
692 }
693 case X86II::MRMDestMem: {
694 MCE.emitByte(BaseOpcode);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000695 emitMemModRMByte(MI, CurOp,
696 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
697 .getReg()));
698 CurOp += X86AddrNumOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000700 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000701 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 break;
703 }
704
705 case X86II::MRMSrcReg:
706 MCE.emitByte(BaseOpcode);
707 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
708 getX86RegNum(MI.getOperand(CurOp).getReg()));
709 CurOp += 2;
710 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000711 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000712 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 break;
714
715 case X86II::MRMSrcMem: {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000716 // FIXME: Maybe lea should have its own form?
717 int AddrOperands;
718 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
719 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
720 AddrOperands = X86AddrNumOperands - 1; // No segment register
721 else
722 AddrOperands = X86AddrNumOperands;
723
724 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Chris Lattnerdae24402010-02-05 19:24:13 +0000725 X86II::getSizeOfImm(Desc->TSFlags) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726
727 MCE.emitByte(BaseOpcode);
728 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
729 PCAdj);
Rafael Espindolabca99f72009-04-08 21:14:34 +0000730 CurOp += AddrOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000732 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000733 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 break;
735 }
736
737 case X86II::MRM0r: case X86II::MRM1r:
738 case X86II::MRM2r: case X86II::MRM3r:
739 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000740 case X86II::MRM6r: case X86II::MRM7r: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 MCE.emitByte(BaseOpcode);
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000742
Bill Wendling6ee76552009-05-28 23:40:46 +0000743 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000744 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +0000745 Desc->getOpcode() == X86::MFENCE ||
746 Desc->getOpcode() == X86::MONITOR ||
747 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000748 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000749
750 switch (Desc->getOpcode()) {
751 default: break;
752 case X86::MONITOR:
753 MCE.emitByte(0xC8);
754 break;
755 case X86::MWAIT:
756 MCE.emitByte(0xC9);
757 break;
758 }
759 } else {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000760 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
761 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000762 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000764 if (CurOp == NumOps)
765 break;
766
767 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +0000768 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000769 if (MO1.isImm()) {
770 emitConstant(MO1.getImm(), Size);
771 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000773
774 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
775 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
776 if (Opcode == X86::MOV64ri32)
777 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
778 if (MO1.isGlobal()) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000779 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
780 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000781 Indirect);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000782 } else if (MO1.isSymbol())
783 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
784 else if (MO1.isCPI())
785 emitConstPoolAddress(MO1.getIndex(), rt);
786 else if (MO1.isJTI())
787 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 break;
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000789 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790
791 case X86II::MRM0m: case X86II::MRM1m:
792 case X86II::MRM2m: case X86II::MRM3m:
793 case X86II::MRM4m: case X86II::MRM5m:
794 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindola7f69c042009-03-28 17:03:24 +0000795 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen1a51cff2009-05-06 19:04:30 +0000796 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
Chris Lattnerdae24402010-02-05 19:24:13 +0000797 X86II::getSizeOfImm(Desc->TSFlags) : 4) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798
799 MCE.emitByte(BaseOpcode);
800 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
801 PCAdj);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000802 CurOp += X86AddrNumOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000804 if (CurOp == NumOps)
805 break;
806
807 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +0000808 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000809 if (MO.isImm()) {
810 emitConstant(MO.getImm(), Size);
811 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000813
814 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
815 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
816 if (Opcode == X86::MOV64mi32)
817 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
818 if (MO.isGlobal()) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000819 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
820 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000821 Indirect);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000822 } else if (MO.isSymbol())
823 emitExternalSymbolAddress(MO.getSymbolName(), rt);
824 else if (MO.isCPI())
825 emitConstPoolAddress(MO.getIndex(), rt);
826 else if (MO.isJTI())
827 emitJumpTableAddress(MO.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 break;
829 }
830
831 case X86II::MRMInitReg:
832 MCE.emitByte(BaseOpcode);
833 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
834 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
835 getX86RegNum(MI.getOperand(CurOp).getReg()));
836 ++CurOp;
837 break;
838 }
839
Evan Cheng6032b652008-03-05 02:08:03 +0000840 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török4d9756a2009-07-08 20:53:28 +0000841#ifndef NDEBUG
David Greene00f64b82010-01-05 01:28:53 +0000842 dbgs() << "Cannot encode all operands of: " << MI << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000843#endif
Edwin Törökbd448e32009-07-14 16:55:14 +0000844 llvm_unreachable(0);
Evan Cheng6032b652008-03-05 02:08:03 +0000845 }
Devang Patel5450fc12009-10-06 02:19:11 +0000846
847 MCE.processDebugLoc(MI.getDebugLoc(), false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848}
Daniel Dunbar2f379632009-08-27 08:12:55 +0000849
850// Adapt the Emitter / CodeEmitter interfaces to MCCodeEmitter.
851//
852// FIXME: This is a total hack designed to allow work on llvm-mc to proceed
853// without being blocked on various cleanups needed to support a clean interface
854// to instruction encoding.
855//
856// Look away!
857
858#include "llvm/DerivedTypes.h"
859
860namespace {
861class MCSingleInstructionCodeEmitter : public MachineCodeEmitter {
862 uint8_t Data[256];
863
864public:
865 MCSingleInstructionCodeEmitter() { reset(); }
866
867 void reset() {
868 BufferBegin = Data;
869 BufferEnd = array_endof(Data);
870 CurBufferPtr = Data;
871 }
872
873 StringRef str() {
874 return StringRef(reinterpret_cast<char*>(BufferBegin),
875 CurBufferPtr - BufferBegin);
876 }
877
878 virtual void startFunction(MachineFunction &F) {}
879 virtual bool finishFunction(MachineFunction &F) { return false; }
880 virtual void emitLabel(uint64_t LabelID) {}
881 virtual void StartMachineBasicBlock(MachineBasicBlock *MBB) {}
882 virtual bool earlyResolveAddresses() const { return false; }
883 virtual void addRelocation(const MachineRelocation &MR) { }
884 virtual uintptr_t getConstantPoolEntryAddress(unsigned Index) const {
885 return 0;
886 }
887 virtual uintptr_t getJumpTableEntryAddress(unsigned Index) const {
888 return 0;
889 }
890 virtual uintptr_t getMachineBasicBlockAddress(MachineBasicBlock *MBB) const {
891 return 0;
892 }
893 virtual uintptr_t getLabelAddress(uint64_t LabelID) const {
894 return 0;
895 }
896 virtual void setModuleInfo(MachineModuleInfo* Info) {}
897};
898
899class X86MCCodeEmitter : public MCCodeEmitter {
900 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
901 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
902
903private:
904 X86TargetMachine &TM;
905 llvm::Function *DummyF;
906 TargetData *DummyTD;
907 mutable llvm::MachineFunction *DummyMF;
908 llvm::MachineBasicBlock *DummyMBB;
909
910 MCSingleInstructionCodeEmitter *InstrEmitter;
911 Emitter<MachineCodeEmitter> *Emit;
912
913public:
914 X86MCCodeEmitter(X86TargetMachine &_TM) : TM(_TM) {
915 // Verily, thou shouldst avert thine eyes.
916 const llvm::FunctionType *FTy =
917 FunctionType::get(llvm::Type::getVoidTy(getGlobalContext()), false);
918 DummyF = Function::Create(FTy, GlobalValue::InternalLinkage);
919 DummyTD = new TargetData("");
Chris Lattner01462ba2010-01-26 04:35:26 +0000920 DummyMF = new MachineFunction(DummyF, TM, 0);
Daniel Dunbar2f379632009-08-27 08:12:55 +0000921 DummyMBB = DummyMF->CreateMachineBasicBlock();
922
923 InstrEmitter = new MCSingleInstructionCodeEmitter();
924 Emit = new Emitter<MachineCodeEmitter>(TM, *InstrEmitter,
925 *TM.getInstrInfo(),
926 *DummyTD, false);
927 }
928 ~X86MCCodeEmitter() {
929 delete Emit;
930 delete InstrEmitter;
931 delete DummyMF;
932 delete DummyF;
933 }
934
935 bool AddRegToInstr(const MCInst &MI, MachineInstr *Instr,
936 unsigned Start) const {
937 if (Start + 1 > MI.getNumOperands())
938 return false;
939
940 const MCOperand &Op = MI.getOperand(Start);
941 if (!Op.isReg()) return false;
942
943 Instr->addOperand(MachineOperand::CreateReg(Op.getReg(), false));
944 return true;
945 }
946
947 bool AddImmToInstr(const MCInst &MI, MachineInstr *Instr,
948 unsigned Start) const {
949 if (Start + 1 > MI.getNumOperands())
950 return false;
951
952 const MCOperand &Op = MI.getOperand(Start);
953 if (Op.isImm()) {
954 Instr->addOperand(MachineOperand::CreateImm(Op.getImm()));
955 return true;
956 }
Daniel Dunbar6e966212009-08-31 08:08:38 +0000957 if (!Op.isExpr())
Daniel Dunbar2f379632009-08-27 08:12:55 +0000958 return false;
959
Daniel Dunbar6e966212009-08-31 08:08:38 +0000960 const MCExpr *Expr = Op.getExpr();
961 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) {
962 Instr->addOperand(MachineOperand::CreateImm(CE->getValue()));
Daniel Dunbara8d310b2009-08-30 06:17:49 +0000963 return true;
964 }
965
Daniel Dunbar2f379632009-08-27 08:12:55 +0000966 // FIXME: Relocation / fixup.
967 Instr->addOperand(MachineOperand::CreateImm(0));
968 return true;
969 }
970
971 bool AddLMemToInstr(const MCInst &MI, MachineInstr *Instr,
972 unsigned Start) const {
973 return (AddRegToInstr(MI, Instr, Start + 0) &&
974 AddImmToInstr(MI, Instr, Start + 1) &&
975 AddRegToInstr(MI, Instr, Start + 2) &&
976 AddImmToInstr(MI, Instr, Start + 3));
977 }
978
979 bool AddMemToInstr(const MCInst &MI, MachineInstr *Instr,
980 unsigned Start) const {
981 return (AddRegToInstr(MI, Instr, Start + 0) &&
982 AddImmToInstr(MI, Instr, Start + 1) &&
983 AddRegToInstr(MI, Instr, Start + 2) &&
984 AddImmToInstr(MI, Instr, Start + 3) &&
985 AddRegToInstr(MI, Instr, Start + 4));
986 }
987
988 void EncodeInstruction(const MCInst &MI, raw_ostream &OS) const {
989 // Don't look yet!
990
991 // Convert the MCInst to a MachineInstr so we can (ab)use the regular
992 // emitter.
993 const X86InstrInfo &II = *TM.getInstrInfo();
994 const TargetInstrDesc &Desc = II.get(MI.getOpcode());
995 MachineInstr *Instr = DummyMF->CreateMachineInstr(Desc, DebugLoc());
996 DummyMBB->push_back(Instr);
997
998 unsigned Opcode = MI.getOpcode();
999 unsigned NumOps = MI.getNumOperands();
1000 unsigned CurOp = 0;
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001001 bool AddTied = false;
1002 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1)
1003 AddTied = true;
1004 else if (NumOps > 2 &&
Daniel Dunbar2f379632009-08-27 08:12:55 +00001005 Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
1006 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
1007 --NumOps;
1008
1009 bool OK = true;
1010 switch (Desc.TSFlags & X86II::FormMask) {
1011 case X86II::MRMDestReg:
1012 case X86II::MRMSrcReg:
1013 // Matching doesn't fill this in completely, we have to choose operand 0
1014 // for a tied register.
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001015 OK &= AddRegToInstr(MI, Instr, CurOp++);
1016 if (AddTied)
1017 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001018 OK &= AddRegToInstr(MI, Instr, CurOp++);
1019 if (CurOp < NumOps)
1020 OK &= AddImmToInstr(MI, Instr, CurOp);
1021 break;
1022
1023 case X86II::RawFrm:
1024 if (CurOp < NumOps) {
1025 // Hack to make branches work.
1026 if (!(Desc.TSFlags & X86II::ImmMask) &&
Daniel Dunbar6e966212009-08-31 08:08:38 +00001027 MI.getOperand(0).isExpr() &&
1028 isa<MCSymbolRefExpr>(MI.getOperand(0).getExpr()))
Daniel Dunbar2f379632009-08-27 08:12:55 +00001029 Instr->addOperand(MachineOperand::CreateMBB(DummyMBB));
1030 else
1031 OK &= AddImmToInstr(MI, Instr, CurOp);
1032 }
1033 break;
1034
1035 case X86II::AddRegFrm:
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001036 // Matching doesn't fill this in completely, we have to choose operand 0
1037 // for a tied register.
Daniel Dunbar2f379632009-08-27 08:12:55 +00001038 OK &= AddRegToInstr(MI, Instr, CurOp++);
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001039 if (AddTied)
1040 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001041 if (CurOp < NumOps)
1042 OK &= AddImmToInstr(MI, Instr, CurOp);
1043 break;
1044
1045 case X86II::MRM0r: case X86II::MRM1r:
1046 case X86II::MRM2r: case X86II::MRM3r:
1047 case X86II::MRM4r: case X86II::MRM5r:
1048 case X86II::MRM6r: case X86II::MRM7r:
1049 // Matching doesn't fill this in completely, we have to choose operand 0
1050 // for a tied register.
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001051 OK &= AddRegToInstr(MI, Instr, CurOp++);
1052 if (AddTied)
1053 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001054 if (CurOp < NumOps)
1055 OK &= AddImmToInstr(MI, Instr, CurOp);
1056 break;
1057
1058 case X86II::MRM0m: case X86II::MRM1m:
1059 case X86II::MRM2m: case X86II::MRM3m:
1060 case X86II::MRM4m: case X86II::MRM5m:
1061 case X86II::MRM6m: case X86II::MRM7m:
1062 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1063 if (CurOp < NumOps)
1064 OK &= AddImmToInstr(MI, Instr, CurOp);
1065 break;
1066
1067 case X86II::MRMSrcMem:
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001068 // Matching doesn't fill this in completely, we have to choose operand 0
1069 // for a tied register.
Daniel Dunbar2f379632009-08-27 08:12:55 +00001070 OK &= AddRegToInstr(MI, Instr, CurOp++);
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001071 if (AddTied)
1072 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001073 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
1074 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
1075 OK &= AddLMemToInstr(MI, Instr, CurOp);
1076 else
1077 OK &= AddMemToInstr(MI, Instr, CurOp);
1078 break;
1079
1080 case X86II::MRMDestMem:
1081 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1082 OK &= AddRegToInstr(MI, Instr, CurOp);
1083 break;
1084
1085 default:
1086 case X86II::MRMInitReg:
1087 case X86II::Pseudo:
1088 OK = false;
1089 break;
1090 }
1091
1092 if (!OK) {
David Greene00f64b82010-01-05 01:28:53 +00001093 dbgs() << "couldn't convert inst '";
Chris Lattnerad1950e2009-09-03 05:39:09 +00001094 MI.dump();
David Greene00f64b82010-01-05 01:28:53 +00001095 dbgs() << "' to machine instr:\n";
Daniel Dunbar2f379632009-08-27 08:12:55 +00001096 Instr->dump();
1097 }
1098
1099 InstrEmitter->reset();
1100 if (OK)
1101 Emit->emitInstruction(*Instr, &Desc);
1102 OS << InstrEmitter->str();
1103
1104 Instr->eraseFromParent();
1105 }
1106};
1107}
1108
Chris Lattnerdd990132010-02-03 21:24:49 +00001109#include "llvm/Support/CommandLine.h"
1110
1111static cl::opt<bool> EnableNewEncoder("enable-new-x86-encoder",
1112 cl::ReallyHidden);
1113
1114
Daniel Dunbar2f379632009-08-27 08:12:55 +00001115// Ok, now you can look.
Chris Lattnerdd990132010-02-03 21:24:49 +00001116MCCodeEmitter *llvm::createHeinousX86MCCodeEmitter(const Target &T,
Chris Lattner917e8982010-02-03 21:14:33 +00001117 TargetMachine &TM) {
Chris Lattnerdd990132010-02-03 21:24:49 +00001118
1119 // FIXME: Remove the heinous one when the new one works.
Chris Lattnerfdde2462010-02-05 21:51:35 +00001120 if (EnableNewEncoder) {
1121 if (TM.getTargetData()->getPointerSize() == 4)
1122 return createX86_32MCCodeEmitter(T, TM);
1123 return createX86_64MCCodeEmitter(T, TM);
1124 }
Chris Lattnerdd990132010-02-03 21:24:49 +00001125
Daniel Dunbar2f379632009-08-27 08:12:55 +00001126 return new X86MCCodeEmitter(static_cast<X86TargetMachine&>(TM));
1127}