blob: da4578a378130c9facbd187ff71ca582af855c2f [file] [log] [blame]
Dave Airlief39e6c92010-10-21 19:11:23 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 * 2010 Jerome Glisse
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
26 */
Henri Verbeetd7577ae2011-04-25 13:28:55 +020027#include "r600_formats.h"
Marek Olšák555c8d52012-10-12 18:30:51 +020028#include "r600_shader.h"
Marek Olšák2d7738e2011-01-28 22:17:41 +010029#include "r600d.h"
Dave Airlief39e6c92010-10-21 19:11:23 +100030
Marek Olšák187d7fb2012-08-24 05:57:22 +020031#include "util/u_draw_quad.h"
Marek Olšák6f210092013-09-21 20:50:33 +020032#include "util/u_format_s3tc.h"
Marek Olšák0369fc92012-10-07 22:13:11 +020033#include "util/u_index_modify.h"
Marek Olšák9f069662012-12-03 21:31:04 +010034#include "util/u_memory.h"
Marek Olšáke9abb2c2012-04-02 02:45:27 +020035#include "util/u_upload_mgr.h"
Jonathan Grayebd68dd2013-06-17 01:11:01 +100036#include "util/u_math.h"
Marek Olšák330b6c82012-03-05 15:17:00 +010037#include "tgsi/tgsi_parse.h"
38
Marek Olšák187d7fb2012-08-24 05:57:22 +020039#define R600_PRIM_RECTANGLE_LIST PIPE_PRIM_MAX
40
Marek Olšákd8ea6462012-10-05 00:20:27 +020041void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
Marek Olšákf1262532012-01-31 10:50:51 +010042{
Marek Olšák65cbf892013-03-02 17:14:51 +010043 assert(!cb->buf);
Marek Olšákf1262532012-01-31 10:50:51 +010044 cb->buf = CALLOC(1, 4 * num_dw);
45 cb->max_num_dw = num_dw;
46}
47
48void r600_release_command_buffer(struct r600_command_buffer *cb)
49{
50 FREE(cb->buf);
51}
52
Jerome Glisse5ceb8722012-09-05 15:18:24 -040053void r600_init_atom(struct r600_context *rctx,
54 struct r600_atom *atom,
55 unsigned id,
Marek Olšáke2809842012-02-02 14:01:12 +010056 void (*emit)(struct r600_context *ctx, struct r600_atom *state),
Jerome Glisse5ceb8722012-09-05 15:18:24 -040057 unsigned num_dw)
Marek Olšák0813e582012-01-30 06:21:07 +010058{
Marek Olšák63bf0f92012-09-10 19:10:46 +020059 assert(id < R600_NUM_ATOMS);
Jerome Glisse5ceb8722012-09-05 15:18:24 -040060 assert(rctx->atoms[id] == NULL);
61 rctx->atoms[id] = atom;
Marek Olšákd5b23df2013-08-13 21:49:59 +020062 atom->emit = (void*)emit;
Marek Olšák0813e582012-01-30 06:21:07 +010063 atom->num_dw = num_dw;
Jerome Glisse5ceb8722012-09-05 15:18:24 -040064 atom->dirty = false;
Marek Olšák0813e582012-01-30 06:21:07 +010065}
66
Marek Olšákfaaba522012-10-05 02:45:29 +020067void r600_emit_cso_state(struct r600_context *rctx, struct r600_atom *atom)
68{
Marek Olšákd5b23df2013-08-13 21:49:59 +020069 r600_emit_command_buffer(rctx->b.rings.gfx.cs, ((struct r600_cso_state*)atom)->cb);
Marek Olšákfaaba522012-10-05 02:45:29 +020070}
71
Jerome Glisse5ceb8722012-09-05 15:18:24 -040072void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
Marek Olšákbc2f5fc2012-07-18 03:45:25 +020073{
Marek Olšákd5b23df2013-08-13 21:49:59 +020074 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Marek Olšákbc2f5fc2012-07-18 03:45:25 +020075 struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
76 unsigned alpha_ref = a->sx_alpha_ref;
77
Marek Olšákd5b23df2013-08-13 21:49:59 +020078 if (rctx->b.chip_class >= EVERGREEN && a->cb0_export_16bpc) {
Marek Olšákbc2f5fc2012-07-18 03:45:25 +020079 alpha_ref &= ~0x1FFF;
80 }
81
82 r600_write_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
83 a->sx_alpha_test_control |
84 S_028410_ALPHA_TEST_BYPASS(a->bypass));
85 r600_write_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
86}
87
Marek Olšákf96df322012-09-10 00:28:46 +020088static void r600_texture_barrier(struct pipe_context *ctx)
Marek Olšák0813e582012-01-30 06:21:07 +010089{
90 struct r600_context *rctx = (struct r600_context *)ctx;
91
Marek Olšákd5b23df2013-08-13 21:49:59 +020092 rctx->b.flags |= R600_CONTEXT_INV_TEX_CACHE |
Alex Deucher09831622013-06-23 13:36:42 -040093 R600_CONTEXT_FLUSH_AND_INV_CB |
94 R600_CONTEXT_FLUSH_AND_INV |
95 R600_CONTEXT_WAIT_3D_IDLE;
Marek Olšák0813e582012-01-30 06:21:07 +010096}
97
Marek Olšák150decf2012-09-10 21:59:38 +020098static unsigned r600_conv_pipe_prim(unsigned prim)
Dave Airlied7378572011-04-25 09:05:08 +100099{
Marek Olšák150decf2012-09-10 21:59:38 +0200100 static const unsigned prim_conv[] = {
Dave Airliede0adb62011-06-03 10:10:01 +1000101 V_008958_DI_PT_POINTLIST,
102 V_008958_DI_PT_LINELIST,
103 V_008958_DI_PT_LINELOOP,
104 V_008958_DI_PT_LINESTRIP,
105 V_008958_DI_PT_TRILIST,
106 V_008958_DI_PT_TRISTRIP,
107 V_008958_DI_PT_TRIFAN,
108 V_008958_DI_PT_QUADLIST,
109 V_008958_DI_PT_QUADSTRIP,
110 V_008958_DI_PT_POLYGON,
Marek Olšák150decf2012-09-10 21:59:38 +0200111 V_008958_DI_PT_LINELIST_ADJ,
112 V_008958_DI_PT_LINESTRIP_ADJ,
113 V_008958_DI_PT_TRILIST_ADJ,
114 V_008958_DI_PT_TRISTRIP_ADJ,
Marek Olšák187d7fb2012-08-24 05:57:22 +0200115 V_008958_DI_PT_RECTLIST
Dave Airliede0adb62011-06-03 10:10:01 +1000116 };
Marek Olšák150decf2012-09-10 21:59:38 +0200117 return prim_conv[prim];
Dave Airlied7378572011-04-25 09:05:08 +1000118}
119
Dave Airlief39e6c92010-10-21 19:11:23 +1000120/* common state between evergreen and r600 */
Vadim Girlin8d1a9a92012-08-21 15:39:25 +0400121
122static void r600_bind_blend_state_internal(struct r600_context *rctx,
Marek Olšákfaaba522012-10-05 02:45:29 +0200123 struct r600_blend_state *blend, bool blend_disable)
Dave Airlie9612b482010-10-24 12:53:50 +1000124{
Marek Olšákfaaba522012-10-05 02:45:29 +0200125 unsigned color_control;
Marek Olšák4fe74412012-07-07 09:01:38 +0200126 bool update_cb = false;
Dave Airlie9612b482010-10-24 12:53:50 +1000127
Marek Olšákfaaba522012-10-05 02:45:29 +0200128 rctx->alpha_to_one = blend->alpha_to_one;
129 rctx->dual_src_blend = blend->dual_src_blend;
Marek Olšák0ea76912012-07-07 07:15:04 +0200130
Marek Olšákfaaba522012-10-05 02:45:29 +0200131 if (!blend_disable) {
132 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer);
133 color_control = blend->cb_color_control;
134 } else {
135 /* Blending is disabled. */
136 r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer_no_blend);
137 color_control = blend->cb_color_control_no_blend;
138 }
139
140 /* Update derived states. */
Marek Olšák0ea76912012-07-07 07:15:04 +0200141 if (rctx->cb_misc_state.blend_colormask != blend->cb_target_mask) {
142 rctx->cb_misc_state.blend_colormask = blend->cb_target_mask;
Marek Olšák4fe74412012-07-07 09:01:38 +0200143 update_cb = true;
Marek Olšák0ea76912012-07-07 07:15:04 +0200144 }
Marek Olšákd5b23df2013-08-13 21:49:59 +0200145 if (rctx->b.chip_class <= R700 &&
Marek Olšákfaaba522012-10-05 02:45:29 +0200146 rctx->cb_misc_state.cb_color_control != color_control) {
147 rctx->cb_misc_state.cb_color_control = color_control;
Marek Olšák4fe74412012-07-07 09:01:38 +0200148 update_cb = true;
149 }
150 if (rctx->cb_misc_state.dual_src_blend != blend->dual_src_blend) {
151 rctx->cb_misc_state.dual_src_blend = blend->dual_src_blend;
152 update_cb = true;
153 }
154 if (update_cb) {
Marek Olšákeb65fef2012-10-07 03:47:43 +0200155 rctx->cb_misc_state.atom.dirty = true;
Marek Olšáka1a1ff52012-07-07 07:40:36 +0200156 }
Dave Airlie9612b482010-10-24 12:53:50 +1000157}
158
Marek Olšákf96df322012-09-10 00:28:46 +0200159static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
Vadim Girlin8d1a9a92012-08-21 15:39:25 +0400160{
161 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákfaaba522012-10-05 02:45:29 +0200162 struct r600_blend_state *blend = (struct r600_blend_state *)state;
Vadim Girlin8d1a9a92012-08-21 15:39:25 +0400163
164 if (blend == NULL)
165 return;
166
Marek Olšákfaaba522012-10-05 02:45:29 +0200167 r600_bind_blend_state_internal(rctx, blend, rctx->force_blend_disable);
Vadim Girlin8d1a9a92012-08-21 15:39:25 +0400168}
169
Marek Olšákf96df322012-09-10 00:28:46 +0200170static void r600_set_blend_color(struct pipe_context *ctx,
171 const struct pipe_blend_color *state)
Marek Olšák014198e2012-02-14 15:24:25 +0100172{
173 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák014198e2012-02-14 15:24:25 +0100174
Marek Olšákde89fe12012-09-10 19:41:39 +0200175 rctx->blend_color.state = *state;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200176 rctx->blend_color.atom.dirty = true;
Marek Olšákde89fe12012-09-10 19:41:39 +0200177}
Marek Olšák014198e2012-02-14 15:24:25 +0100178
Marek Olšákde89fe12012-09-10 19:41:39 +0200179void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
180{
Marek Olšákd5b23df2013-08-13 21:49:59 +0200181 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Marek Olšákde89fe12012-09-10 19:41:39 +0200182 struct pipe_blend_color *state = &rctx->blend_color.state;
Marek Olšák014198e2012-02-14 15:24:25 +0100183
Marek Olšákde89fe12012-09-10 19:41:39 +0200184 r600_write_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
Marek Olšákd5b23df2013-08-13 21:49:59 +0200185 radeon_emit(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
186 radeon_emit(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
187 radeon_emit(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
188 radeon_emit(cs, fui(state->color[3])); /* R_028420_CB_BLEND_ALPHA */
Marek Olšák014198e2012-02-14 15:24:25 +0100189}
190
Marek Olšák1f5a7562012-09-11 01:16:32 +0200191void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
192{
Marek Olšákd5b23df2013-08-13 21:49:59 +0200193 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Marek Olšák1f5a7562012-09-11 01:16:32 +0200194 struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
195
196 r600_write_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
Marek Olšákf0636bc2013-02-27 11:00:14 +0100197 r600_write_context_reg_seq(cs, R_028408_VGT_INDX_OFFSET, 2);
Marek Olšákd5b23df2013-08-13 21:49:59 +0200198 radeon_emit(cs, a->vgt_indx_offset); /* R_028408_VGT_INDX_OFFSET */
199 radeon_emit(cs, a->vgt_multi_prim_ib_reset_indx); /* R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX */
Marek Olšák1f5a7562012-09-11 01:16:32 +0200200}
201
Marek Olšák2b8d39b2012-09-10 20:03:09 +0200202static void r600_set_clip_state(struct pipe_context *ctx,
203 const struct pipe_clip_state *state)
204{
205 struct r600_context *rctx = (struct r600_context *)ctx;
206 struct pipe_constant_buffer cb;
207
208 rctx->clip_state.state = *state;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200209 rctx->clip_state.atom.dirty = true;
Marek Olšák2b8d39b2012-09-10 20:03:09 +0200210
211 cb.buffer = NULL;
212 cb.user_buffer = state->ucp;
213 cb.buffer_offset = 0;
214 cb.buffer_size = 4*4*8;
Dave Airlie73565792012-11-06 15:31:41 +1000215 ctx->set_constant_buffer(ctx, PIPE_SHADER_VERTEX, R600_UCP_CONST_BUFFER, &cb);
Marek Olšák2b8d39b2012-09-10 20:03:09 +0200216 pipe_resource_reference(&cb.buffer, NULL);
217}
218
Marek Olšáka2361942012-01-28 05:50:00 +0100219static void r600_set_stencil_ref(struct pipe_context *ctx,
220 const struct r600_stencil_ref *state)
221{
Marek Olšáke4340c12012-01-29 23:25:42 +0100222 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšáka2361942012-01-28 05:50:00 +0100223
Marek Olšák63bf0f92012-09-10 19:10:46 +0200224 rctx->stencil_ref.state = *state;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200225 rctx->stencil_ref.atom.dirty = true;
Marek Olšák63bf0f92012-09-10 19:10:46 +0200226}
Marek Olšáka2361942012-01-28 05:50:00 +0100227
Marek Olšák63bf0f92012-09-10 19:10:46 +0200228void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
229{
Marek Olšákd5b23df2013-08-13 21:49:59 +0200230 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Marek Olšák63bf0f92012-09-10 19:10:46 +0200231 struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
Marek Olšáka2361942012-01-28 05:50:00 +0100232
Marek Olšák63bf0f92012-09-10 19:10:46 +0200233 r600_write_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
Marek Olšákd5b23df2013-08-13 21:49:59 +0200234 radeon_emit(cs, /* R_028430_DB_STENCILREFMASK */
Marek Olšák63bf0f92012-09-10 19:10:46 +0200235 S_028430_STENCILREF(a->state.ref_value[0]) |
236 S_028430_STENCILMASK(a->state.valuemask[0]) |
237 S_028430_STENCILWRITEMASK(a->state.writemask[0]));
Marek Olšákd5b23df2013-08-13 21:49:59 +0200238 radeon_emit(cs, /* R_028434_DB_STENCILREFMASK_BF */
Marek Olšák63bf0f92012-09-10 19:10:46 +0200239 S_028434_STENCILREF_BF(a->state.ref_value[1]) |
240 S_028434_STENCILMASK_BF(a->state.valuemask[1]) |
241 S_028434_STENCILWRITEMASK_BF(a->state.writemask[1]));
Marek Olšáka2361942012-01-28 05:50:00 +0100242}
243
Marek Olšákf96df322012-09-10 00:28:46 +0200244static void r600_set_pipe_stencil_ref(struct pipe_context *ctx,
245 const struct pipe_stencil_ref *state)
Marek Olšáka2361942012-01-28 05:50:00 +0100246{
Marek Olšáke4340c12012-01-29 23:25:42 +0100247 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákef723612012-10-05 20:11:15 +0200248 struct r600_dsa_state *dsa = (struct r600_dsa_state*)rctx->dsa_state.cso;
Marek Olšáka2361942012-01-28 05:50:00 +0100249 struct r600_stencil_ref ref;
250
Marek Olšák63bf0f92012-09-10 19:10:46 +0200251 rctx->stencil_ref.pipe_state = *state;
Marek Olšáka2361942012-01-28 05:50:00 +0100252
253 if (!dsa)
254 return;
255
256 ref.ref_value[0] = state->ref_value[0];
257 ref.ref_value[1] = state->ref_value[1];
258 ref.valuemask[0] = dsa->valuemask[0];
259 ref.valuemask[1] = dsa->valuemask[1];
260 ref.writemask[0] = dsa->writemask[0];
261 ref.writemask[1] = dsa->writemask[1];
262
263 r600_set_stencil_ref(ctx, &ref);
264}
265
Marek Olšákf96df322012-09-10 00:28:46 +0200266static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
Henri Verbeetf60235e2011-05-05 20:54:36 +0200267{
Marek Olšáke4340c12012-01-29 23:25:42 +0100268 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákef723612012-10-05 20:11:15 +0200269 struct r600_dsa_state *dsa = state;
Marek Olšáka2361942012-01-28 05:50:00 +0100270 struct r600_stencil_ref ref;
Henri Verbeetf60235e2011-05-05 20:54:36 +0200271
Marek Olšák6463b942013-11-03 20:27:28 +0100272 if (state == NULL) {
273 r600_set_cso_state_with_cb(&rctx->dsa_state, NULL, NULL);
Henri Verbeetf60235e2011-05-05 20:54:36 +0200274 return;
Marek Olšák6463b942013-11-03 20:27:28 +0100275 }
Marek Olšákef723612012-10-05 20:11:15 +0200276
277 r600_set_cso_state_with_cb(&rctx->dsa_state, dsa, &dsa->buffer);
Marek Olšáka2361942012-01-28 05:50:00 +0100278
Marek Olšák63bf0f92012-09-10 19:10:46 +0200279 ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
280 ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
Marek Olšáka2361942012-01-28 05:50:00 +0100281 ref.valuemask[0] = dsa->valuemask[0];
282 ref.valuemask[1] = dsa->valuemask[1];
283 ref.writemask[0] = dsa->writemask[0];
284 ref.writemask[1] = dsa->writemask[1];
Jerome Glisse6bc76052013-02-20 16:20:17 -0500285 if (rctx->zwritemask != dsa->zwritemask) {
286 rctx->zwritemask = dsa->zwritemask;
Marek Olšákd5b23df2013-08-13 21:49:59 +0200287 if (rctx->b.chip_class >= EVERGREEN) {
Jerome Glisse6bc76052013-02-20 16:20:17 -0500288 /* work around some issue when not writting to zbuffer
289 * we are having lockup on evergreen so do not enable
290 * hyperz when not writting zbuffer
291 */
292 rctx->db_misc_state.atom.dirty = true;
293 }
294 }
Marek Olšáka2361942012-01-28 05:50:00 +0100295
296 r600_set_stencil_ref(ctx, &ref);
Marek Olšákbc2f5fc2012-07-18 03:45:25 +0200297
298 /* Update alphatest state. */
299 if (rctx->alphatest_state.sx_alpha_test_control != dsa->sx_alpha_test_control ||
300 rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
301 rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
302 rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200303 rctx->alphatest_state.atom.dirty = true;
Marek Olšákbc2f5fc2012-07-18 03:45:25 +0200304 }
Henri Verbeetf60235e2011-05-05 20:54:36 +0200305}
306
Marek Olšákf96df322012-09-10 00:28:46 +0200307static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
Dave Airlie9612b482010-10-24 12:53:50 +1000308{
Marek Olšák711f3ba2012-10-05 19:39:14 +0200309 struct r600_rasterizer_state *rs = (struct r600_rasterizer_state *)state;
Marek Olšáke4340c12012-01-29 23:25:42 +0100310 struct r600_context *rctx = (struct r600_context *)ctx;
Dave Airlie9612b482010-10-24 12:53:50 +1000311
312 if (state == NULL)
313 return;
314
Dave Airlie9612b482010-10-24 12:53:50 +1000315 rctx->rasterizer = rs;
316
Marek Olšák711f3ba2012-10-05 19:39:14 +0200317 r600_set_cso_state_with_cb(&rctx->rasterizer_state, rs, &rs->buffer);
Jerome Glisse0b841b02010-12-03 12:20:40 -0500318
Marek Olšákab075de2012-10-05 04:59:50 +0200319 if (rs->offset_enable &&
320 (rs->offset_units != rctx->poly_offset_state.offset_units ||
321 rs->offset_scale != rctx->poly_offset_state.offset_scale)) {
322 rctx->poly_offset_state.offset_units = rs->offset_units;
323 rctx->poly_offset_state.offset_scale = rs->offset_scale;
324 rctx->poly_offset_state.atom.dirty = true;
Jerome Glisse0b841b02010-12-03 12:20:40 -0500325 }
Marek Olšákaacd6532012-02-26 13:17:53 +0100326
Marek Olšákc56dca92012-09-10 21:38:09 +0200327 /* Update clip_misc_state. */
328 if (rctx->clip_misc_state.pa_cl_clip_cntl != rs->pa_cl_clip_cntl ||
329 rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
330 rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
331 rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200332 rctx->clip_misc_state.atom.dirty = true;
Marek Olšákc56dca92012-09-10 21:38:09 +0200333 }
334
Marek Olšákaacd6532012-02-26 13:17:53 +0100335 /* Workaround for a missing scissor enable on r600. */
Marek Olšákd5b23df2013-08-13 21:49:59 +0200336 if (rctx->b.chip_class == R600 &&
Dave Airlie6d434252014-01-31 08:06:25 +0000337 rs->scissor_enable != rctx->scissor[0].enable) {
338 rctx->scissor[0].enable = rs->scissor_enable;
339 rctx->scissor[0].atom.dirty = true;
Marek Olšákaacd6532012-02-26 13:17:53 +0100340 }
Marek Olšák711f3ba2012-10-05 19:39:14 +0200341
342 /* Re-emit PA_SC_LINE_STIPPLE. */
343 rctx->last_primitive_type = -1;
Dave Airlie9612b482010-10-24 12:53:50 +1000344}
345
Marek Olšákf96df322012-09-10 00:28:46 +0200346static void r600_delete_rs_state(struct pipe_context *ctx, void *state)
Dave Airlie9612b482010-10-24 12:53:50 +1000347{
Marek Olšák711f3ba2012-10-05 19:39:14 +0200348 struct r600_rasterizer_state *rs = (struct r600_rasterizer_state *)state;
Dave Airlie9612b482010-10-24 12:53:50 +1000349
Marek Olšák711f3ba2012-10-05 19:39:14 +0200350 r600_release_command_buffer(&rs->buffer);
351 FREE(rs);
Dave Airlie9612b482010-10-24 12:53:50 +1000352}
353
Marek Olšákf96df322012-09-10 00:28:46 +0200354static void r600_sampler_view_destroy(struct pipe_context *ctx,
355 struct pipe_sampler_view *state)
Dave Airlie9612b482010-10-24 12:53:50 +1000356{
357 struct r600_pipe_sampler_view *resource = (struct r600_pipe_sampler_view *)state;
358
359 pipe_resource_reference(&state->texture, NULL);
360 FREE(resource);
361}
362
Marek Olšák3fe78592012-09-10 04:06:20 +0200363void r600_sampler_states_dirty(struct r600_context *rctx,
364 struct r600_sampler_states *state)
365{
366 if (state->dirty_mask) {
367 if (state->dirty_mask & state->has_bordercolor_mask) {
Marek Olšákd5b23df2013-08-13 21:49:59 +0200368 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
Marek Olšák3fe78592012-09-10 04:06:20 +0200369 }
370 state->atom.num_dw =
371 util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
372 util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200373 state->atom.dirty = true;
Marek Olšák3fe78592012-09-10 04:06:20 +0200374 }
375}
376
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200377static void r600_bind_sampler_states(struct pipe_context *pipe,
Brian Pauld663a552012-08-09 20:59:44 -0600378 unsigned shader,
379 unsigned start,
Jerome Glisse2df399c2012-08-01 15:53:11 -0400380 unsigned count, void **states)
381{
Brian Pauld663a552012-08-09 20:59:44 -0600382 struct r600_context *rctx = (struct r600_context *)pipe;
Marek Olšákf2eac142012-09-10 04:53:33 +0200383 struct r600_textures_info *dst = &rctx->samplers[shader];
Marek Olšák3fe78592012-09-10 04:06:20 +0200384 struct r600_pipe_sampler_state **rstates = (struct r600_pipe_sampler_state**)states;
Jerome Glisse2df399c2012-08-01 15:53:11 -0400385 int seamless_cube_map = -1;
386 unsigned i;
Marek Olšák3fe78592012-09-10 04:06:20 +0200387 /* This sets 1-bit for states with index >= count. */
388 uint32_t disable_mask = ~((1ull << count) - 1);
389 /* These are the new states set by this function. */
390 uint32_t new_mask = 0;
Jerome Glisse2df399c2012-08-01 15:53:11 -0400391
Brian Pauld663a552012-08-09 20:59:44 -0600392 assert(start == 0); /* XXX fix below */
393
Brian Paul27c054e2013-09-12 15:45:52 -0600394 if (shader != PIPE_SHADER_VERTEX &&
395 shader != PIPE_SHADER_FRAGMENT) {
Brian Paul27c054e2013-09-12 15:45:52 -0600396 return;
397 }
398
Jerome Glisse2df399c2012-08-01 15:53:11 -0400399 for (i = 0; i < count; i++) {
Marek Olšák3fe78592012-09-10 04:06:20 +0200400 struct r600_pipe_sampler_state *rstate = rstates[i];
Jerome Glisse2df399c2012-08-01 15:53:11 -0400401
Marek Olšák3fe78592012-09-10 04:06:20 +0200402 if (rstate == dst->states.states[i]) {
Jerome Glisse2df399c2012-08-01 15:53:11 -0400403 continue;
404 }
Marek Olšák3fe78592012-09-10 04:06:20 +0200405
406 if (rstate) {
407 if (rstate->border_color_use) {
408 dst->states.has_bordercolor_mask |= 1 << i;
409 } else {
410 dst->states.has_bordercolor_mask &= ~(1 << i);
411 }
412 seamless_cube_map = rstate->seamless_cube_map;
413
414 new_mask |= 1 << i;
Jerome Glisse2df399c2012-08-01 15:53:11 -0400415 } else {
Marek Olšák3fe78592012-09-10 04:06:20 +0200416 disable_mask |= 1 << i;
Jerome Glisse2df399c2012-08-01 15:53:11 -0400417 }
Jerome Glisse2df399c2012-08-01 15:53:11 -0400418 }
Marek Olšák3fe78592012-09-10 04:06:20 +0200419
420 memcpy(dst->states.states, rstates, sizeof(void*) * count);
421 memset(dst->states.states + count, 0, sizeof(void*) * (NUM_TEX_UNITS - count));
422
423 dst->states.enabled_mask &= ~disable_mask;
424 dst->states.dirty_mask &= dst->states.enabled_mask;
425 dst->states.enabled_mask |= new_mask;
426 dst->states.dirty_mask |= new_mask;
427 dst->states.has_bordercolor_mask &= dst->states.enabled_mask;
428
429 r600_sampler_states_dirty(rctx, &dst->states);
430
431 /* Seamless cubemap state. */
Marek Olšákd5b23df2013-08-13 21:49:59 +0200432 if (rctx->b.chip_class <= R700 &&
Marek Olšák3fe78592012-09-10 04:06:20 +0200433 seamless_cube_map != -1 &&
434 seamless_cube_map != rctx->seamless_cube_map.enabled) {
Jerome Glisse2df399c2012-08-01 15:53:11 -0400435 /* change in TA_CNTL_AUX need a pipeline flush */
Marek Olšákd5b23df2013-08-13 21:49:59 +0200436 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
Jerome Glisse2df399c2012-08-01 15:53:11 -0400437 rctx->seamless_cube_map.enabled = seamless_cube_map;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200438 rctx->seamless_cube_map.atom.dirty = true;
Jerome Glisse2df399c2012-08-01 15:53:11 -0400439 }
Jerome Glisse2df399c2012-08-01 15:53:11 -0400440}
441
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200442static void r600_delete_sampler_state(struct pipe_context *ctx, void *state)
Jerome Glisse2df399c2012-08-01 15:53:11 -0400443{
444 free(state);
445}
446
Marek Olšákfaaba522012-10-05 02:45:29 +0200447static void r600_delete_blend_state(struct pipe_context *ctx, void *state)
448{
449 struct r600_blend_state *blend = (struct r600_blend_state*)state;
450
451 r600_release_command_buffer(&blend->buffer);
452 r600_release_command_buffer(&blend->buffer_no_blend);
453 FREE(blend);
454}
455
Marek Olšákef723612012-10-05 20:11:15 +0200456static void r600_delete_dsa_state(struct pipe_context *ctx, void *state)
Dave Airlie9612b482010-10-24 12:53:50 +1000457{
Marek Olšák6463b942013-11-03 20:27:28 +0100458 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákef723612012-10-05 20:11:15 +0200459 struct r600_dsa_state *dsa = (struct r600_dsa_state *)state;
Dave Airlie9612b482010-10-24 12:53:50 +1000460
Marek Olšák6463b942013-11-03 20:27:28 +0100461 if (rctx->dsa_state.cso == state) {
462 ctx->bind_depth_stencil_alpha_state(ctx, NULL);
463 }
464
Marek Olšákef723612012-10-05 20:11:15 +0200465 r600_release_command_buffer(&dsa->buffer);
466 free(dsa);
Dave Airlie9612b482010-10-24 12:53:50 +1000467}
468
Marek Olšákf96df322012-09-10 00:28:46 +0200469static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
Dave Airliea20c2342010-10-24 13:04:44 +1000470{
Marek Olšáke4340c12012-01-29 23:25:42 +0100471 struct r600_context *rctx = (struct r600_context *)ctx;
Dave Airliea20c2342010-10-24 13:04:44 +1000472
Marek Olšáka50edc82012-10-05 04:02:22 +0200473 r600_set_cso_state(&rctx->vertex_fetch_shader, state);
Dave Airliea20c2342010-10-24 13:04:44 +1000474}
475
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200476static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
Dave Airlie9612b482010-10-24 12:53:50 +1000477{
Marek Olšákd225d072012-12-09 18:51:31 +0100478 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state;
479 pipe_resource_reference((struct pipe_resource**)&shader->buffer, NULL);
480 FREE(shader);
Dave Airlie9612b482010-10-24 12:53:50 +1000481}
482
Marek Olšákf96df322012-09-10 00:28:46 +0200483static void r600_set_index_buffer(struct pipe_context *ctx,
Dave Airlief39e6c92010-10-21 19:11:23 +1000484 const struct pipe_index_buffer *ib)
485{
Marek Olšáke4340c12012-01-29 23:25:42 +0100486 struct r600_context *rctx = (struct r600_context *)ctx;
Dave Airlief39e6c92010-10-21 19:11:23 +1000487
Marek Olšák31714ea2012-03-31 04:56:48 +0200488 if (ib) {
489 pipe_resource_reference(&rctx->index_buffer.buffer, ib->buffer);
Jerome Glisse5e0c9562013-01-29 12:52:17 -0500490 memcpy(&rctx->index_buffer, ib, sizeof(*ib));
491 r600_context_add_resource_size(ctx, ib->buffer);
Marek Olšák31714ea2012-03-31 04:56:48 +0200492 } else {
493 pipe_resource_reference(&rctx->index_buffer.buffer, NULL);
494 }
Dave Airlief39e6c92010-10-21 19:11:23 +1000495}
496
Marek Olšák585baac2012-07-06 03:18:06 +0200497void r600_vertex_buffers_dirty(struct r600_context *rctx)
498{
499 if (rctx->vertex_buffer_state.dirty_mask) {
Marek Olšákd5b23df2013-08-13 21:49:59 +0200500 rctx->b.flags |= R600_CONTEXT_INV_VERTEX_CACHE;
501 rctx->vertex_buffer_state.atom.num_dw = (rctx->b.chip_class >= EVERGREEN ? 12 : 11) *
Marek Olšák585baac2012-07-06 03:18:06 +0200502 util_bitcount(rctx->vertex_buffer_state.dirty_mask);
Marek Olšákeb65fef2012-10-07 03:47:43 +0200503 rctx->vertex_buffer_state.atom.dirty = true;
Marek Olšák585baac2012-07-06 03:18:06 +0200504 }
505}
506
Marek Olšáke73bf3b2012-03-29 17:51:50 +0200507static void r600_set_vertex_buffers(struct pipe_context *ctx,
508 unsigned start_slot, unsigned count,
509 const struct pipe_vertex_buffer *input)
Dave Airlief39e6c92010-10-21 19:11:23 +1000510{
Marek Olšáke4340c12012-01-29 23:25:42 +0100511 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák585baac2012-07-06 03:18:06 +0200512 struct r600_vertexbuf_state *state = &rctx->vertex_buffer_state;
Marek Olšáke73bf3b2012-03-29 17:51:50 +0200513 struct pipe_vertex_buffer *vb = state->vb + start_slot;
Tom Stellardc2f444c2012-07-12 19:50:28 +0000514 unsigned i;
Marek Olšáke73bf3b2012-03-29 17:51:50 +0200515 uint32_t disable_mask = 0;
Marek Olšák585baac2012-07-06 03:18:06 +0200516 /* These are the new buffers set by this function. */
517 uint32_t new_buffer_mask = 0;
Marek Olšák8c631cf2011-01-28 22:04:09 +0100518
Marek Olšák585baac2012-07-06 03:18:06 +0200519 /* Set vertex buffers. */
Marek Olšáke73bf3b2012-03-29 17:51:50 +0200520 if (input) {
521 for (i = 0; i < count; i++) {
522 if (memcmp(&input[i], &vb[i], sizeof(struct pipe_vertex_buffer))) {
523 if (input[i].buffer) {
524 vb[i].stride = input[i].stride;
525 vb[i].buffer_offset = input[i].buffer_offset;
526 pipe_resource_reference(&vb[i].buffer, input[i].buffer);
527 new_buffer_mask |= 1 << i;
Jerome Glisse5e0c9562013-01-29 12:52:17 -0500528 r600_context_add_resource_size(ctx, input[i].buffer);
Marek Olšáke73bf3b2012-03-29 17:51:50 +0200529 } else {
530 pipe_resource_reference(&vb[i].buffer, NULL);
531 disable_mask |= 1 << i;
532 }
Marek Olšák585baac2012-07-06 03:18:06 +0200533 }
534 }
Marek Olšáke73bf3b2012-03-29 17:51:50 +0200535 } else {
536 for (i = 0; i < count; i++) {
537 pipe_resource_reference(&vb[i].buffer, NULL);
538 }
539 disable_mask = ((1ull << count) - 1);
540 }
541
542 disable_mask <<= start_slot;
543 new_buffer_mask <<= start_slot;
Marek Olšák585baac2012-07-06 03:18:06 +0200544
545 rctx->vertex_buffer_state.enabled_mask &= ~disable_mask;
546 rctx->vertex_buffer_state.dirty_mask &= rctx->vertex_buffer_state.enabled_mask;
547 rctx->vertex_buffer_state.enabled_mask |= new_buffer_mask;
548 rctx->vertex_buffer_state.dirty_mask |= new_buffer_mask;
549
550 r600_vertex_buffers_dirty(rctx);
Dave Airlief39e6c92010-10-21 19:11:23 +1000551}
552
Marek Olšák5d8d4252012-07-14 15:26:59 +0200553void r600_sampler_views_dirty(struct r600_context *rctx,
554 struct r600_samplerview_state *state)
555{
556 if (state->dirty_mask) {
Marek Olšákd5b23df2013-08-13 21:49:59 +0200557 rctx->b.flags |= R600_CONTEXT_INV_TEX_CACHE;
558 state->atom.num_dw = (rctx->b.chip_class >= EVERGREEN ? 14 : 13) *
Marek Olšák5d8d4252012-07-14 15:26:59 +0200559 util_bitcount(state->dirty_mask);
Marek Olšákeb65fef2012-10-07 03:47:43 +0200560 state->atom.dirty = true;
Marek Olšák5d8d4252012-07-14 15:26:59 +0200561 }
562}
563
Marek Olšák48de30e2012-09-10 01:04:47 +0200564static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
565 unsigned start, unsigned count,
566 struct pipe_sampler_view **views)
Marek Olšákba48f472012-07-14 16:23:42 +0200567{
Brian Pauld663a552012-08-09 20:59:44 -0600568 struct r600_context *rctx = (struct r600_context *) pipe;
Marek Olšákf2eac142012-09-10 04:53:33 +0200569 struct r600_textures_info *dst = &rctx->samplers[shader];
Marek Olšákba48f472012-07-14 16:23:42 +0200570 struct r600_pipe_sampler_view **rviews = (struct r600_pipe_sampler_view **)views;
Marek Olšák3fe78592012-09-10 04:06:20 +0200571 uint32_t dirty_sampler_states_mask = 0;
Marek Olšákba48f472012-07-14 16:23:42 +0200572 unsigned i;
Marek Olšák5d8d4252012-07-14 15:26:59 +0200573 /* This sets 1-bit for textures with index >= count. */
574 uint32_t disable_mask = ~((1ull << count) - 1);
575 /* These are the new textures set by this function. */
576 uint32_t new_mask = 0;
Marek Olšákba48f472012-07-14 16:23:42 +0200577
Marek Olšák5d8d4252012-07-14 15:26:59 +0200578 /* Set textures with index >= count to NULL. */
Brian Pauld663a552012-08-09 20:59:44 -0600579 uint32_t remaining_mask;
580
581 assert(start == 0); /* XXX fix below */
582
Brian Paula3ed98f2013-10-07 18:16:22 -0600583 if (shader == PIPE_SHADER_COMPUTE) {
584 evergreen_set_cs_sampler_view(pipe, start, count, views);
585 return;
586 }
587
Brian Pauld663a552012-08-09 20:59:44 -0600588 remaining_mask = dst->views.enabled_mask & disable_mask;
Marek Olšák5d8d4252012-07-14 15:26:59 +0200589
590 while (remaining_mask) {
591 i = u_bit_scan(&remaining_mask);
592 assert(dst->views.views[i]);
593
594 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
595 }
Marek Olšákba48f472012-07-14 16:23:42 +0200596
597 for (i = 0; i < count; i++) {
Marek Olšák5d8d4252012-07-14 15:26:59 +0200598 if (rviews[i] == dst->views.views[i]) {
Marek Olšákba48f472012-07-14 16:23:42 +0200599 continue;
600 }
601
602 if (rviews[i]) {
Marek Olšák951ac462012-08-14 02:29:17 +0200603 struct r600_texture *rtex =
604 (struct r600_texture*)rviews[i]->base.texture;
Marek Olšák80755ff2012-07-14 17:06:27 +0200605
Dave Airlied23aa652012-12-16 10:31:32 +0000606 if (rviews[i]->base.texture->target != PIPE_BUFFER) {
607 if (rtex->is_depth && !rtex->is_flushing_texture) {
608 dst->views.compressed_depthtex_mask |= 1 << i;
609 } else {
610 dst->views.compressed_depthtex_mask &= ~(1 << i);
611 }
Marek Olšákba48f472012-07-14 16:23:42 +0200612
Dave Airlied23aa652012-12-16 10:31:32 +0000613 /* Track compressed colorbuffers. */
Marek Olšák39801d42013-09-21 19:56:24 +0200614 if (rtex->cmask.size) {
Dave Airlied23aa652012-12-16 10:31:32 +0000615 dst->views.compressed_colortex_mask |= 1 << i;
616 } else {
617 dst->views.compressed_colortex_mask &= ~(1 << i);
618 }
Marek Olšáka3d9d7e2012-08-12 20:06:33 +0200619 }
Marek Olšák3fe78592012-09-10 04:06:20 +0200620 /* Changing from array to non-arrays textures and vice versa requires
621 * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
Marek Olšákd5b23df2013-08-13 21:49:59 +0200622 if (rctx->b.chip_class <= R700 &&
Marek Olšák3fe78592012-09-10 04:06:20 +0200623 (dst->states.enabled_mask & (1 << i)) &&
Marek Olšákba48f472012-07-14 16:23:42 +0200624 (rviews[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
625 rviews[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) != dst->is_array_sampler[i]) {
Marek Olšák3fe78592012-09-10 04:06:20 +0200626 dirty_sampler_states_mask |= 1 << i;
Marek Olšákba48f472012-07-14 16:23:42 +0200627 }
628
Marek Olšák5d8d4252012-07-14 15:26:59 +0200629 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], views[i]);
630 new_mask |= 1 << i;
Jerome Glisse5e0c9562013-01-29 12:52:17 -0500631 r600_context_add_resource_size(pipe, views[i]->texture);
Marek Olšákba48f472012-07-14 16:23:42 +0200632 } else {
Marek Olšák5d8d4252012-07-14 15:26:59 +0200633 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
634 disable_mask |= 1 << i;
Marek Olšákba48f472012-07-14 16:23:42 +0200635 }
636 }
637
Marek Olšák5d8d4252012-07-14 15:26:59 +0200638 dst->views.enabled_mask &= ~disable_mask;
639 dst->views.dirty_mask &= dst->views.enabled_mask;
640 dst->views.enabled_mask |= new_mask;
641 dst->views.dirty_mask |= new_mask;
Marek Olšák48edfe02012-08-13 19:52:57 +0200642 dst->views.compressed_depthtex_mask &= dst->views.enabled_mask;
Marek Olšáka3d9d7e2012-08-12 20:06:33 +0200643 dst->views.compressed_colortex_mask &= dst->views.enabled_mask;
Dave Airlieeb44c36d2012-11-03 20:53:33 +1000644 dst->views.dirty_txq_constants = TRUE;
Dave Airlied23aa652012-12-16 10:31:32 +0000645 dst->views.dirty_buffer_constants = TRUE;
Marek Olšák5d8d4252012-07-14 15:26:59 +0200646 r600_sampler_views_dirty(rctx, &dst->views);
Marek Olšák3fe78592012-09-10 04:06:20 +0200647
648 if (dirty_sampler_states_mask) {
649 dst->states.dirty_mask |= dirty_sampler_states_mask;
650 r600_sampler_states_dirty(rctx, &dst->states);
651 }
Marek Olšákba48f472012-07-14 16:23:42 +0200652}
653
Zack Rusineaabb4e2013-05-24 16:08:39 -0400654static void r600_set_viewport_states(struct pipe_context *ctx,
655 unsigned start_slot,
656 unsigned num_viewports,
657 const struct pipe_viewport_state *state)
Marek Olšák6c861242012-09-10 01:08:10 +0200658{
659 struct r600_context *rctx = (struct r600_context *)ctx;
Dave Airlie6d434252014-01-31 08:06:25 +0000660 int i;
Marek Olšák6c861242012-09-10 01:08:10 +0200661
Dave Airlie6d434252014-01-31 08:06:25 +0000662 for (i = start_slot; i < start_slot + num_viewports; i++) {
663 rctx->viewport[i].state = state[i - start_slot];
664 rctx->viewport[i].atom.dirty = true;
665 }
Marek Olšák605fd0c2012-09-10 19:28:34 +0200666}
Marek Olšák6c861242012-09-10 01:08:10 +0200667
Marek Olšák605fd0c2012-09-10 19:28:34 +0200668void r600_emit_viewport_state(struct r600_context *rctx, struct r600_atom *atom)
669{
Marek Olšákd5b23df2013-08-13 21:49:59 +0200670 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Dave Airlie6d434252014-01-31 08:06:25 +0000671 struct r600_viewport_state *rstate = (struct r600_viewport_state *)atom;
672 struct pipe_viewport_state *state = &rstate->state;
673 int offset = rstate->idx * 6 * 4;
Marek Olšák6c861242012-09-10 01:08:10 +0200674
Dave Airlie6d434252014-01-31 08:06:25 +0000675 r600_write_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE_0 + offset, 6);
Marek Olšákd5b23df2013-08-13 21:49:59 +0200676 radeon_emit(cs, fui(state->scale[0])); /* R_02843C_PA_CL_VPORT_XSCALE_0 */
677 radeon_emit(cs, fui(state->translate[0])); /* R_028440_PA_CL_VPORT_XOFFSET_0 */
678 radeon_emit(cs, fui(state->scale[1])); /* R_028444_PA_CL_VPORT_YSCALE_0 */
679 radeon_emit(cs, fui(state->translate[1])); /* R_028448_PA_CL_VPORT_YOFFSET_0 */
680 radeon_emit(cs, fui(state->scale[2])); /* R_02844C_PA_CL_VPORT_ZSCALE_0 */
681 radeon_emit(cs, fui(state->translate[2])); /* R_028450_PA_CL_VPORT_ZOFFSET_0 */
Marek Olšák6c861242012-09-10 01:08:10 +0200682}
683
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400684/* Compute the key for the hw shader variant */
Marek Olšákb6521802012-09-17 23:22:00 +0200685static INLINE struct r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400686 struct r600_pipe_shader_selector * sel)
Dave Airliea20c2342010-10-24 13:04:44 +1000687{
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400688 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákb6521802012-09-17 23:22:00 +0200689 struct r600_shader_key key;
690 memset(&key, 0, sizeof(key));
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400691
692 if (sel->type == PIPE_SHADER_FRAGMENT) {
Marek Olšák9a683d12012-10-05 16:51:41 +0200693 key.color_two_side = rctx->rasterizer && rctx->rasterizer->two_side;
Marek Olšákc8b06dc2012-09-18 19:42:29 +0200694 key.alpha_to_one = rctx->alpha_to_one &&
Marek Olšák9a683d12012-10-05 16:51:41 +0200695 rctx->rasterizer && rctx->rasterizer->multisample_enable &&
Marek Olšákc8b06dc2012-09-18 19:42:29 +0200696 !rctx->framebuffer.cb0_is_integer;
Marek Olšákc8b06dc2012-09-18 19:42:29 +0200697 key.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
Marek Olšák8bf70442012-10-05 03:00:38 +0200698 /* Dual-source blending only makes sense with nr_cbufs == 1. */
699 if (key.nr_cbufs == 1 && rctx->dual_src_blend)
700 key.nr_cbufs = 2;
Vadim Girlin1371d652013-08-02 06:38:23 +0400701 } else if (sel->type == PIPE_SHADER_VERTEX) {
702 key.vs_as_es = (rctx->gs_shader != NULL);
Marek Olšákb6521802012-09-17 23:22:00 +0200703 }
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400704 return key;
705}
706
707/* Select the hw shader variant depending on the current state.
708 * (*dirty) is set to 1 if current variant was changed */
709static int r600_shader_select(struct pipe_context *ctx,
710 struct r600_pipe_shader_selector* sel,
Marek Olšák65cbf892013-03-02 17:14:51 +0100711 bool *dirty)
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400712{
Marek Olšákb6521802012-09-17 23:22:00 +0200713 struct r600_shader_key key;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400714 struct r600_pipe_shader * shader = NULL;
Dave Airliea20c2342010-10-24 13:04:44 +1000715 int r;
716
Lauri Kasanene495d882013-05-03 16:55:49 +0300717 memset(&key, 0, sizeof(key));
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400718 key = r600_shader_selector_key(ctx, sel);
Vadim Girlineafd3312011-06-24 20:29:13 +0400719
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400720 /* Check if we don't need to change anything.
721 * This path is also used for most shaders that don't need multiple
722 * variants, it will cost just a computation of the key and this
723 * test. */
Marek Olšákb6521802012-09-17 23:22:00 +0200724 if (likely(sel->current && memcmp(&sel->current->key, &key, sizeof(key)) == 0)) {
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400725 return 0;
Dave Airliea20c2342010-10-24 13:04:44 +1000726 }
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400727
728 /* lookup if we have other variants in the list */
729 if (sel->num_shaders > 1) {
730 struct r600_pipe_shader *p = sel->current, *c = p->next_variant;
731
Marek Olšákb6521802012-09-17 23:22:00 +0200732 while (c && memcmp(&c->key, &key, sizeof(key)) != 0) {
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400733 p = c;
734 c = c->next_variant;
735 }
736
737 if (c) {
738 p->next_variant = c->next_variant;
739 shader = c;
740 }
741 }
742
743 if (unlikely(!shader)) {
744 shader = CALLOC(1, sizeof(struct r600_pipe_shader));
745 shader->selector = sel;
746
Marek Olšákb6521802012-09-17 23:22:00 +0200747 r = r600_pipe_shader_create(ctx, shader, key);
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400748 if (unlikely(r)) {
Marek Olšákb6521802012-09-17 23:22:00 +0200749 R600_ERR("Failed to build shader variant (type=%u) %d\n",
750 sel->type, r);
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400751 sel->current = NULL;
Vinson Leeb92984b2013-02-20 23:32:20 -0800752 FREE(shader);
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400753 return r;
754 }
755
Vadim Girlin0c47d9d2012-06-26 22:47:27 +0400756 /* We don't know the value of nr_ps_max_color_exports until we built
757 * at least one variant, so we may need to recompute the key after
758 * building first variant. */
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400759 if (sel->type == PIPE_SHADER_FRAGMENT &&
Vadim Girlin0c47d9d2012-06-26 22:47:27 +0400760 sel->num_shaders == 0) {
761 sel->nr_ps_max_color_exports = shader->shader.nr_ps_max_color_exports;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400762 key = r600_shader_selector_key(ctx, sel);
763 }
764
Lauri Kasanene495d882013-05-03 16:55:49 +0300765 memcpy(&shader->key, &key, sizeof(key));
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400766 sel->num_shaders++;
767 }
768
769 if (dirty)
Marek Olšák65cbf892013-03-02 17:14:51 +0100770 *dirty = true;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400771
772 shader->next_variant = sel->current;
773 sel->current = shader;
774
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400775 return 0;
776}
777
778static void *r600_create_shader_state(struct pipe_context *ctx,
779 const struct pipe_shader_state *state,
780 unsigned pipe_shader_type)
781{
782 struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400783
784 sel->type = pipe_shader_type;
785 sel->tokens = tgsi_dup_tokens(state->tokens);
786 sel->so = state->stream_output;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400787 return sel;
788}
789
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200790static void *r600_create_ps_state(struct pipe_context *ctx,
Marek Olšákf96df322012-09-10 00:28:46 +0200791 const struct pipe_shader_state *state)
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400792{
793 return r600_create_shader_state(ctx, state, PIPE_SHADER_FRAGMENT);
794}
795
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200796static void *r600_create_vs_state(struct pipe_context *ctx,
Marek Olšákf96df322012-09-10 00:28:46 +0200797 const struct pipe_shader_state *state)
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400798{
799 return r600_create_shader_state(ctx, state, PIPE_SHADER_VERTEX);
Dave Airliea20c2342010-10-24 13:04:44 +1000800}
801
Vadim Girlin1371d652013-08-02 06:38:23 +0400802static void *r600_create_gs_state(struct pipe_context *ctx,
803 const struct pipe_shader_state *state)
804{
805 return r600_create_shader_state(ctx, state, PIPE_SHADER_GEOMETRY);
806}
807
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200808static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
Dave Airliea20c2342010-10-24 13:04:44 +1000809{
Marek Olšáke4340c12012-01-29 23:25:42 +0100810 struct r600_context *rctx = (struct r600_context *)ctx;
Dave Airliea20c2342010-10-24 13:04:44 +1000811
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400812 if (!state)
Marek Olšákf71f5ed2012-02-24 02:08:32 +0100813 state = rctx->dummy_pixel_shader;
Marek Olšákf71f5ed2012-02-24 02:08:32 +0100814
Vadim Girlina144bc22013-07-31 23:09:39 +0400815 rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
Dave Airliea20c2342010-10-24 13:04:44 +1000816}
817
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200818static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
Dave Airliea20c2342010-10-24 13:04:44 +1000819{
Marek Olšáke4340c12012-01-29 23:25:42 +0100820 struct r600_context *rctx = (struct r600_context *)ctx;
Dave Airliea20c2342010-10-24 13:04:44 +1000821
Marek Olšák63042af2013-02-28 17:27:36 +0100822 if (!state)
823 return;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400824
Vadim Girlina144bc22013-07-31 23:09:39 +0400825 rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
Marek Olšákd5b23df2013-08-13 21:49:59 +0200826 rctx->b.streamout.stride_in_dw = rctx->vs_shader->so.stride;
Dave Airliea20c2342010-10-24 13:04:44 +1000827}
828
Vadim Girlin1371d652013-08-02 06:38:23 +0400829static void r600_bind_gs_state(struct pipe_context *ctx, void *state)
830{
831 struct r600_context *rctx = (struct r600_context *)ctx;
832
833 rctx->gs_shader = (struct r600_pipe_shader_selector *)state;
Dave Airlieb0e842b2013-12-19 05:17:00 +0000834
835 if (!state)
836 return;
837 rctx->b.streamout.stride_in_dw = rctx->gs_shader->so.stride;
Vadim Girlin1371d652013-08-02 06:38:23 +0400838}
839
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400840static void r600_delete_shader_selector(struct pipe_context *ctx,
841 struct r600_pipe_shader_selector *sel)
842{
843 struct r600_pipe_shader *p = sel->current, *c;
844 while (p) {
845 c = p->next_variant;
846 r600_pipe_shader_destroy(ctx, p);
847 free(p);
848 p = c;
849 }
850
851 free(sel->tokens);
852 free(sel);
853}
854
855
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200856static void r600_delete_ps_state(struct pipe_context *ctx, void *state)
Dave Airliea20c2342010-10-24 13:04:44 +1000857{
Marek Olšáke4340c12012-01-29 23:25:42 +0100858 struct r600_context *rctx = (struct r600_context *)ctx;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400859 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
Dave Airliea20c2342010-10-24 13:04:44 +1000860
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400861 if (rctx->ps_shader == sel) {
Dave Airliea20c2342010-10-24 13:04:44 +1000862 rctx->ps_shader = NULL;
863 }
864
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400865 r600_delete_shader_selector(ctx, sel);
Dave Airliea20c2342010-10-24 13:04:44 +1000866}
867
Marek Olšák3bffd8a2012-09-10 00:34:37 +0200868static void r600_delete_vs_state(struct pipe_context *ctx, void *state)
Dave Airliea20c2342010-10-24 13:04:44 +1000869{
Marek Olšáke4340c12012-01-29 23:25:42 +0100870 struct r600_context *rctx = (struct r600_context *)ctx;
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400871 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
Dave Airliea20c2342010-10-24 13:04:44 +1000872
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400873 if (rctx->vs_shader == sel) {
Dave Airliea20c2342010-10-24 13:04:44 +1000874 rctx->vs_shader = NULL;
875 }
876
Vadim Girlin4acf71f2012-06-11 13:11:47 +0400877 r600_delete_shader_selector(ctx, sel);
Dave Airliea20c2342010-10-24 13:04:44 +1000878}
Marek Olšák2d7738e2011-01-28 22:17:41 +0100879
Vadim Girlin1371d652013-08-02 06:38:23 +0400880
881static void r600_delete_gs_state(struct pipe_context *ctx, void *state)
882{
883 struct r600_context *rctx = (struct r600_context *)ctx;
884 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
885
886 if (rctx->gs_shader == sel) {
887 rctx->gs_shader = NULL;
888 }
889
890 r600_delete_shader_selector(ctx, sel);
891}
892
893
Marek Olšák68bbfc12012-04-01 22:03:15 +0200894void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
895{
Marek Olšák7022f492012-07-14 18:15:29 +0200896 if (state->dirty_mask) {
Marek Olšákd5b23df2013-08-13 21:49:59 +0200897 rctx->b.flags |= R600_CONTEXT_INV_CONST_CACHE;
898 state->atom.num_dw = rctx->b.chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
Marek Olšák7022f492012-07-14 18:15:29 +0200899 : util_bitcount(state->dirty_mask)*19;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200900 state->atom.dirty = true;
Marek Olšák7022f492012-07-14 18:15:29 +0200901 }
Marek Olšák68bbfc12012-04-01 22:03:15 +0200902}
903
Marek Olšákf96df322012-09-10 00:28:46 +0200904static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
905 struct pipe_constant_buffer *input)
Marek Olšák15730a82011-01-29 03:15:52 +0100906{
Marek Olšáke4340c12012-01-29 23:25:42 +0100907 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák1bce17e2012-09-10 00:56:45 +0200908 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
Marek Olšák50733782012-04-24 19:52:26 +0200909 struct pipe_constant_buffer *cb;
Marek Olšák0b7d48c2012-04-24 22:53:05 +0200910 const uint8_t *ptr;
Marek Olšák15730a82011-01-29 03:15:52 +0100911
912 /* Note that the state tracker can unbind constant buffers by
913 * passing NULL here.
914 */
Marek Olšáka2378da2013-03-21 19:29:29 +0100915 if (unlikely(!input || (!input->buffer && !input->user_buffer))) {
Marek Olšák68bbfc12012-04-01 22:03:15 +0200916 state->enabled_mask &= ~(1 << index);
917 state->dirty_mask &= ~(1 << index);
918 pipe_resource_reference(&state->cb[index].buffer, NULL);
Marek Olšák15730a82011-01-29 03:15:52 +0100919 return;
920 }
921
Marek Olšák68bbfc12012-04-01 22:03:15 +0200922 cb = &state->cb[index];
Marek Olšák50733782012-04-24 19:52:26 +0200923 cb->buffer_size = input->buffer_size;
Henri Verbeet077c4482011-02-07 15:22:08 +0100924
Marek Olšák0b7d48c2012-04-24 22:53:05 +0200925 ptr = input->user_buffer;
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200926
927 if (ptr) {
928 /* Upload the user buffer. */
929 if (R600_BIG_ENDIAN) {
930 uint32_t *tmpPtr;
Marek Olšák50733782012-04-24 19:52:26 +0200931 unsigned i, size = input->buffer_size;
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200932
933 if (!(tmpPtr = malloc(size))) {
934 R600_ERR("Failed to allocate BE swap buffer.\n");
935 return;
936 }
937
938 for (i = 0; i < size / 4; ++i) {
Jonathan Grayebd68dd2013-06-17 01:11:01 +1000939 tmpPtr[i] = util_bswap32(((uint32_t *)ptr)[i]);
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200940 }
941
Marek Olšák91aca8c2013-11-29 17:28:23 +0100942 u_upload_data(rctx->b.uploader, 0, size, tmpPtr, &cb->buffer_offset, &cb->buffer);
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200943 free(tmpPtr);
944 } else {
Marek Olšák91aca8c2013-11-29 17:28:23 +0100945 u_upload_data(rctx->b.uploader, 0, input->buffer_size, ptr, &cb->buffer_offset, &cb->buffer);
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200946 }
Jerome Glisse5e0c9562013-01-29 12:52:17 -0500947 /* account it in gtt */
Marek Olšákd5b23df2013-08-13 21:49:59 +0200948 rctx->b.gtt += input->buffer_size;
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200949 } else {
950 /* Setup the hw buffer. */
Marek Olšák50733782012-04-24 19:52:26 +0200951 cb->buffer_offset = input->buffer_offset;
952 pipe_resource_reference(&cb->buffer, input->buffer);
Jerome Glisse5e0c9562013-01-29 12:52:17 -0500953 r600_context_add_resource_size(ctx, input->buffer);
Marek Olšáke9abb2c2012-04-02 02:45:27 +0200954 }
955
Marek Olšák68bbfc12012-04-01 22:03:15 +0200956 state->enabled_mask |= 1 << index;
957 state->dirty_mask |= 1 << index;
958 r600_constant_buffers_dirty(rctx, state);
Marek Olšák15730a82011-01-29 03:15:52 +0100959}
960
Marek Olšákf96df322012-09-10 00:28:46 +0200961static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
Marek Olšáka01791a2012-07-22 07:48:52 +0200962{
963 struct r600_context *rctx = (struct r600_context*)pipe;
964
965 if (rctx->sample_mask.sample_mask == (uint16_t)sample_mask)
966 return;
967
968 rctx->sample_mask.sample_mask = sample_mask;
Marek Olšákeb65fef2012-10-07 03:47:43 +0200969 rctx->sample_mask.atom.dirty = true;
Marek Olšáka01791a2012-07-22 07:48:52 +0200970}
971
Dave Airlied23aa652012-12-16 10:31:32 +0000972/*
973 * On r600/700 hw we don't have vertex fetch swizzle, though TBO
974 * doesn't require full swizzles it does need masking and setting alpha
975 * to one, so we setup a set of 5 constants with the masks + alpha value
976 * then in the shader, we AND the 4 components with 0xffffffff or 0,
977 * then OR the alpha with the value given here.
978 * We use a 6th constant to store the txq buffer size in
979 */
980static void r600_setup_buffer_constants(struct r600_context *rctx, int shader_type)
981{
982 struct r600_textures_info *samplers = &rctx->samplers[shader_type];
983 int bits;
984 uint32_t array_size;
985 struct pipe_constant_buffer cb;
986 int i, j;
987
988 if (!samplers->views.dirty_buffer_constants)
989 return;
990
991 samplers->views.dirty_buffer_constants = FALSE;
992
993 bits = util_last_bit(samplers->views.enabled_mask);
994 array_size = bits * 8 * sizeof(uint32_t) * 4;
995 samplers->buffer_constants = realloc(samplers->buffer_constants, array_size);
996 memset(samplers->buffer_constants, 0, array_size);
997 for (i = 0; i < bits; i++) {
998 if (samplers->views.enabled_mask & (1 << i)) {
999 int offset = i * 8;
1000 const struct util_format_description *desc;
1001 desc = util_format_description(samplers->views.views[i]->base.format);
1002
1003 for (j = 0; j < 4; j++)
1004 if (j < desc->nr_channels)
1005 samplers->buffer_constants[offset+j] = 0xffffffff;
1006 else
1007 samplers->buffer_constants[offset+j] = 0x0;
1008 if (desc->nr_channels < 4) {
1009 if (desc->channel[0].pure_integer)
1010 samplers->buffer_constants[offset+4] = 1;
1011 else
1012 samplers->buffer_constants[offset+4] = 0x3f800000;
1013 } else
1014 samplers->buffer_constants[offset + 4] = 0;
1015
1016 samplers->buffer_constants[offset + 5] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
1017 }
1018 }
1019
1020 cb.buffer = NULL;
1021 cb.user_buffer = samplers->buffer_constants;
1022 cb.buffer_offset = 0;
1023 cb.buffer_size = array_size;
Marek Olšákd5b23df2013-08-13 21:49:59 +02001024 rctx->b.b.set_constant_buffer(&rctx->b.b, shader_type, R600_BUFFER_INFO_CONST_BUFFER, &cb);
Dave Airlied23aa652012-12-16 10:31:32 +00001025 pipe_resource_reference(&cb.buffer, NULL);
1026}
1027
1028/* On evergreen we only need to store the buffer size for TXQ */
1029static void eg_setup_buffer_constants(struct r600_context *rctx, int shader_type)
1030{
1031 struct r600_textures_info *samplers = &rctx->samplers[shader_type];
1032 int bits;
1033 uint32_t array_size;
1034 struct pipe_constant_buffer cb;
1035 int i;
1036
1037 if (!samplers->views.dirty_buffer_constants)
1038 return;
1039
1040 samplers->views.dirty_buffer_constants = FALSE;
1041
1042 bits = util_last_bit(samplers->views.enabled_mask);
1043 array_size = bits * sizeof(uint32_t) * 4;
1044 samplers->buffer_constants = realloc(samplers->buffer_constants, array_size);
1045 memset(samplers->buffer_constants, 0, array_size);
1046 for (i = 0; i < bits; i++)
1047 if (samplers->views.enabled_mask & (1 << i))
1048 samplers->buffer_constants[i] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
1049
1050 cb.buffer = NULL;
1051 cb.user_buffer = samplers->buffer_constants;
1052 cb.buffer_offset = 0;
1053 cb.buffer_size = array_size;
Marek Olšákd5b23df2013-08-13 21:49:59 +02001054 rctx->b.b.set_constant_buffer(&rctx->b.b, shader_type, R600_BUFFER_INFO_CONST_BUFFER, &cb);
Dave Airlied23aa652012-12-16 10:31:32 +00001055 pipe_resource_reference(&cb.buffer, NULL);
1056}
1057
Dave Airlieeb44c36d2012-11-03 20:53:33 +10001058static void r600_setup_txq_cube_array_constants(struct r600_context *rctx, int shader_type)
1059{
1060 struct r600_textures_info *samplers = &rctx->samplers[shader_type];
1061 int bits;
1062 uint32_t array_size;
1063 struct pipe_constant_buffer cb;
1064 int i;
1065
1066 if (!samplers->views.dirty_txq_constants)
1067 return;
1068
1069 samplers->views.dirty_txq_constants = FALSE;
1070
1071 bits = util_last_bit(samplers->views.enabled_mask);
1072 array_size = bits * sizeof(uint32_t) * 4;
1073 samplers->txq_constants = realloc(samplers->txq_constants, array_size);
1074 memset(samplers->txq_constants, 0, array_size);
1075 for (i = 0; i < bits; i++)
1076 if (samplers->views.enabled_mask & (1 << i))
1077 samplers->txq_constants[i] = samplers->views.views[i]->base.texture->array_size / 6;
1078
1079 cb.buffer = NULL;
1080 cb.user_buffer = samplers->txq_constants;
1081 cb.buffer_offset = 0;
1082 cb.buffer_size = array_size;
Marek Olšákd5b23df2013-08-13 21:49:59 +02001083 rctx->b.b.set_constant_buffer(&rctx->b.b, shader_type, R600_TXQ_CONST_BUFFER, &cb);
Dave Airlieeb44c36d2012-11-03 20:53:33 +10001084 pipe_resource_reference(&cb.buffer, NULL);
1085}
1086
Vadim Girlin1371d652013-08-02 06:38:23 +04001087static void update_shader_atom(struct pipe_context *ctx,
1088 struct r600_shader_state *state,
1089 struct r600_pipe_shader *shader)
1090{
1091 state->shader = shader;
1092 if (shader) {
1093 state->atom.num_dw = shader->command_buffer.num_dw;
1094 state->atom.dirty = true;
1095 r600_context_add_resource_size(ctx, (struct pipe_resource *)shader->bo);
1096 } else {
1097 state->atom.num_dw = 0;
1098 state->atom.dirty = false;
1099 }
1100}
1101
1102static void update_gs_block_state(struct r600_context *rctx, unsigned enable)
1103{
1104 if (rctx->shader_stages.geom_enable != enable) {
1105 rctx->shader_stages.geom_enable = enable;
1106 rctx->shader_stages.atom.dirty = true;
1107 }
1108
1109 if (rctx->gs_rings.enable != enable) {
1110 rctx->gs_rings.enable = enable;
1111 rctx->gs_rings.atom.dirty = true;
1112
1113 if (enable && !rctx->gs_rings.esgs_ring.buffer) {
1114 unsigned size = 0x1C000;
1115 rctx->gs_rings.esgs_ring.buffer =
1116 pipe_buffer_create(rctx->b.b.screen, PIPE_BIND_CUSTOM,
Marek Olšákc3211442014-02-03 03:42:17 +01001117 PIPE_USAGE_DEFAULT, size);
Vadim Girlin1371d652013-08-02 06:38:23 +04001118 rctx->gs_rings.esgs_ring.buffer_size = size;
1119
1120 size = 0x4000000;
1121
1122 rctx->gs_rings.gsvs_ring.buffer =
1123 pipe_buffer_create(rctx->b.b.screen, PIPE_BIND_CUSTOM,
Marek Olšákc3211442014-02-03 03:42:17 +01001124 PIPE_USAGE_DEFAULT, size);
Vadim Girlin1371d652013-08-02 06:38:23 +04001125 rctx->gs_rings.gsvs_ring.buffer_size = size;
1126 }
1127
1128 if (enable) {
1129 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_GEOMETRY,
1130 R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.esgs_ring);
1131 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
1132 R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.gsvs_ring);
1133 } else {
1134 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_GEOMETRY,
1135 R600_GS_RING_CONST_BUFFER, NULL);
1136 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
1137 R600_GS_RING_CONST_BUFFER, NULL);
1138 }
1139 }
1140}
1141
Jerome Glisse470952f2012-10-26 18:59:05 -04001142static bool r600_update_derived_state(struct r600_context *rctx)
Marek Olšák765503b2011-10-25 19:20:14 +02001143{
Vadim Girline532c712011-11-04 21:24:03 +04001144 struct pipe_context * ctx = (struct pipe_context*)rctx;
Vadim Girlin1371d652013-08-02 06:38:23 +04001145 bool ps_dirty = false, vs_dirty = false, gs_dirty = false;
Marek Olšákfaaba522012-10-05 02:45:29 +02001146 bool blend_disable;
Vadim Girline532c712011-11-04 21:24:03 +04001147
Marek Olšáka19e6a82011-10-27 12:27:34 +02001148 if (!rctx->blitter->running) {
Marek Olšákf2eac142012-09-10 04:53:33 +02001149 unsigned i;
1150
Marek Olšák48edfe02012-08-13 19:52:57 +02001151 /* Decompress textures if needed. */
Marek Olšákf2eac142012-09-10 04:53:33 +02001152 for (i = 0; i < PIPE_SHADER_TYPES; i++) {
1153 struct r600_samplerview_state *views = &rctx->samplers[i].views;
1154 if (views->compressed_depthtex_mask) {
1155 r600_decompress_depth_textures(rctx, views);
1156 }
1157 if (views->compressed_colortex_mask) {
1158 r600_decompress_color_textures(rctx, views);
1159 }
Marek Olšáka3d9d7e2012-08-12 20:06:33 +02001160 }
Marek Olšák765503b2011-10-25 19:20:14 +02001161 }
1162
Vadim Girlin1371d652013-08-02 06:38:23 +04001163 update_gs_block_state(rctx, rctx->gs_shader != NULL);
Marek Olšák765503b2011-10-25 19:20:14 +02001164
Vadim Girlin1371d652013-08-02 06:38:23 +04001165 if (rctx->gs_shader) {
1166 r600_shader_select(ctx, rctx->gs_shader, &gs_dirty);
1167 if (unlikely(!rctx->gs_shader->current))
1168 return false;
1169
Dave Airlie79ea0f42014-01-30 04:19:57 +00001170 if (!rctx->shader_stages.geom_enable) {
Vadim Girlin1371d652013-08-02 06:38:23 +04001171 rctx->shader_stages.geom_enable = true;
1172 rctx->shader_stages.atom.dirty = true;
1173 }
1174
1175 /* gs_shader provides GS and VS (copy shader) */
1176 if (unlikely(rctx->geometry_shader.shader != rctx->gs_shader->current)) {
1177 update_shader_atom(ctx, &rctx->geometry_shader, rctx->gs_shader->current);
1178 update_shader_atom(ctx, &rctx->vertex_shader, rctx->gs_shader->current->gs_copy_shader);
Dave Airlie7ec5e882014-01-29 00:17:15 +00001179 /* Update clip misc state. */
1180 if (rctx->gs_shader->current->gs_copy_shader->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
1181 rctx->gs_shader->current->gs_copy_shader->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write) {
1182 rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->gs_shader->current->gs_copy_shader->pa_cl_vs_out_cntl;
1183 rctx->clip_misc_state.clip_dist_write = rctx->gs_shader->current->gs_copy_shader->shader.clip_dist_write;
1184 rctx->clip_misc_state.atom.dirty = true;
1185 }
Vadim Girlin1371d652013-08-02 06:38:23 +04001186 }
1187
1188 r600_shader_select(ctx, rctx->vs_shader, &vs_dirty);
Vadim Girlina144bc22013-07-31 23:09:39 +04001189 if (unlikely(!rctx->vs_shader->current))
1190 return false;
Vadim Girline532c712011-11-04 21:24:03 +04001191
Vadim Girlin1371d652013-08-02 06:38:23 +04001192 /* vs_shader is used as ES */
1193 if (unlikely(vs_dirty || rctx->export_shader.shader != rctx->vs_shader->current)) {
1194 update_shader_atom(ctx, &rctx->export_shader, rctx->vs_shader->current);
1195 }
1196 } else {
1197 if (unlikely(rctx->geometry_shader.shader)) {
1198 update_shader_atom(ctx, &rctx->geometry_shader, NULL);
1199 update_shader_atom(ctx, &rctx->export_shader, NULL);
1200 rctx->shader_stages.geom_enable = false;
1201 rctx->shader_stages.atom.dirty = true;
1202 }
Vadim Girline532c712011-11-04 21:24:03 +04001203
Vadim Girlin1371d652013-08-02 06:38:23 +04001204 r600_shader_select(ctx, rctx->vs_shader, &vs_dirty);
1205 if (unlikely(!rctx->vs_shader->current))
1206 return false;
1207
1208 if (unlikely(vs_dirty || rctx->vertex_shader.shader != rctx->vs_shader->current)) {
1209 update_shader_atom(ctx, &rctx->vertex_shader, rctx->vs_shader->current);
1210
1211 /* Update clip misc state. */
1212 if (rctx->vs_shader->current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
1213 rctx->vs_shader->current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write) {
1214 rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->vs_shader->current->pa_cl_vs_out_cntl;
1215 rctx->clip_misc_state.clip_dist_write = rctx->vs_shader->current->shader.clip_dist_write;
1216 rctx->clip_misc_state.atom.dirty = true;
1217 }
Vadim Girlina144bc22013-07-31 23:09:39 +04001218 }
Vadim Girline532c712011-11-04 21:24:03 +04001219 }
1220
Vadim Girlina144bc22013-07-31 23:09:39 +04001221 r600_shader_select(ctx, rctx->ps_shader, &ps_dirty);
1222 if (unlikely(!rctx->ps_shader->current))
1223 return false;
1224
Vadim Girlin1371d652013-08-02 06:38:23 +04001225 if (unlikely(ps_dirty || rctx->pixel_shader.shader != rctx->ps_shader->current)) {
Vadim Girlina144bc22013-07-31 23:09:39 +04001226
1227 if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
1228 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
1229 rctx->cb_misc_state.atom.dirty = true;
1230 }
1231
1232 if (rctx->b.chip_class <= R700) {
1233 bool multiwrite = rctx->ps_shader->current->shader.fs_write_all;
1234
1235 if (rctx->cb_misc_state.multiwrite != multiwrite) {
1236 rctx->cb_misc_state.multiwrite = multiwrite;
1237 rctx->cb_misc_state.atom.dirty = true;
1238 }
1239 }
1240
1241 if (rctx->b.chip_class >= EVERGREEN) {
1242 evergreen_update_db_shader_control(rctx);
1243 } else {
1244 r600_update_db_shader_control(rctx);
1245 }
1246
Vadim Girlin1371d652013-08-02 06:38:23 +04001247 if (unlikely(!ps_dirty && rctx->ps_shader && rctx->rasterizer &&
Vadim Girlina144bc22013-07-31 23:09:39 +04001248 ((rctx->rasterizer->sprite_coord_enable != rctx->ps_shader->current->sprite_coord_enable) ||
Vadim Girlin1371d652013-08-02 06:38:23 +04001249 (rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade)))) {
Vadim Girlina144bc22013-07-31 23:09:39 +04001250
1251 if (rctx->b.chip_class >= EVERGREEN)
1252 evergreen_update_ps_state(ctx, rctx->ps_shader->current);
1253 else
1254 r600_update_ps_state(ctx, rctx->ps_shader->current);
1255 }
1256
Vadim Girlin1371d652013-08-02 06:38:23 +04001257 update_shader_atom(ctx, &rctx->pixel_shader, rctx->ps_shader->current);
Marek Olšák65cbf892013-03-02 17:14:51 +01001258 }
Vadim Girlin8d1a9a92012-08-21 15:39:25 +04001259
Dave Airlied23aa652012-12-16 10:31:32 +00001260 /* on R600 we stuff masks + txq info into one constant buffer */
1261 /* on evergreen we only need a txq info one */
Marek Olšákd5b23df2013-08-13 21:49:59 +02001262 if (rctx->b.chip_class < EVERGREEN) {
Dave Airlied23aa652012-12-16 10:31:32 +00001263 if (rctx->ps_shader && rctx->ps_shader->current->shader.uses_tex_buffers)
1264 r600_setup_buffer_constants(rctx, PIPE_SHADER_FRAGMENT);
1265 if (rctx->vs_shader && rctx->vs_shader->current->shader.uses_tex_buffers)
1266 r600_setup_buffer_constants(rctx, PIPE_SHADER_VERTEX);
Dave Airlie51919372014-01-28 12:06:49 +10001267 if (rctx->gs_shader && rctx->gs_shader->current->shader.uses_tex_buffers)
1268 r600_setup_buffer_constants(rctx, PIPE_SHADER_GEOMETRY);
Dave Airlied23aa652012-12-16 10:31:32 +00001269 } else {
1270 if (rctx->ps_shader && rctx->ps_shader->current->shader.uses_tex_buffers)
1271 eg_setup_buffer_constants(rctx, PIPE_SHADER_FRAGMENT);
1272 if (rctx->vs_shader && rctx->vs_shader->current->shader.uses_tex_buffers)
1273 eg_setup_buffer_constants(rctx, PIPE_SHADER_VERTEX);
Dave Airlie51919372014-01-28 12:06:49 +10001274 if (rctx->gs_shader && rctx->gs_shader->current->shader.uses_tex_buffers)
1275 eg_setup_buffer_constants(rctx, PIPE_SHADER_GEOMETRY);
Dave Airlied23aa652012-12-16 10:31:32 +00001276 }
1277
1278
Dave Airlieeb44c36d2012-11-03 20:53:33 +10001279 if (rctx->ps_shader && rctx->ps_shader->current->shader.has_txq_cube_array_z_comp)
1280 r600_setup_txq_cube_array_constants(rctx, PIPE_SHADER_FRAGMENT);
1281 if (rctx->vs_shader && rctx->vs_shader->current->shader.has_txq_cube_array_z_comp)
1282 r600_setup_txq_cube_array_constants(rctx, PIPE_SHADER_VERTEX);
Dave Airlie51919372014-01-28 12:06:49 +10001283 if (rctx->gs_shader && rctx->gs_shader->current->shader.has_txq_cube_array_z_comp)
1284 r600_setup_txq_cube_array_constants(rctx, PIPE_SHADER_GEOMETRY);
Dave Airlieeb44c36d2012-11-03 20:53:33 +10001285
Marek Olšákd5b23df2013-08-13 21:49:59 +02001286 if (rctx->b.chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
Jerome Glisse470952f2012-10-26 18:59:05 -04001287 if (!r600_adjust_gprs(rctx)) {
1288 /* discard rendering */
1289 return false;
1290 }
1291 }
1292
Marek Olšákfaaba522012-10-05 02:45:29 +02001293 blend_disable = (rctx->dual_src_blend &&
Vadim Girlin8d1a9a92012-08-21 15:39:25 +04001294 rctx->ps_shader->current->nr_ps_color_outputs < 2);
1295
Marek Olšákfaaba522012-10-05 02:45:29 +02001296 if (blend_disable != rctx->force_blend_disable) {
1297 rctx->force_blend_disable = blend_disable;
Vadim Girlin8d1a9a92012-08-21 15:39:25 +04001298 r600_bind_blend_state_internal(rctx,
Marek Olšákfaaba522012-10-05 02:45:29 +02001299 rctx->blend_state.cso,
1300 blend_disable);
Vadim Girlin8d1a9a92012-08-21 15:39:25 +04001301 }
Vadim Girlin1371d652013-08-02 06:38:23 +04001302
Jerome Glisse470952f2012-10-26 18:59:05 -04001303 return true;
Marek Olšák765503b2011-10-25 19:20:14 +02001304}
1305
Marek Olšákc56dca92012-09-10 21:38:09 +02001306void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1307{
Marek Olšákd5b23df2013-08-13 21:49:59 +02001308 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Marek Olšákc56dca92012-09-10 21:38:09 +02001309 struct r600_clip_misc_state *state = &rctx->clip_misc_state;
1310
1311 r600_write_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
1312 state->pa_cl_clip_cntl |
1313 (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F));
1314 r600_write_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
1315 state->pa_cl_vs_out_cntl |
1316 (state->clip_plane_enable & state->clip_dist_write));
1317}
1318
Marek Olšákf96df322012-09-10 00:28:46 +02001319static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *dinfo)
Marek Olšák2d7738e2011-01-28 22:17:41 +01001320{
Marek Olšáke4340c12012-01-29 23:25:42 +01001321 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák344039d2011-10-26 02:17:52 +02001322 struct pipe_draw_info info = *dinfo;
Marek Olšák344039d2011-10-26 02:17:52 +02001323 struct pipe_index_buffer ib = {};
Marek Olšák150decf2012-09-10 21:59:38 +02001324 unsigned i;
Marek Olšákd5b23df2013-08-13 21:49:59 +02001325 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Marek Olšák2d7738e2011-01-28 22:17:41 +01001326
Marek Olšák150decf2012-09-10 21:59:38 +02001327 if (!info.count && (info.indexed || !info.count_from_stream_output)) {
Marek Olšákf71f5ed2012-02-24 02:08:32 +01001328 assert(0);
Marek Olšákdc651af2011-10-25 16:39:18 +02001329 return;
1330 }
1331
Vadim Girlina144bc22013-07-31 23:09:39 +04001332 if (!rctx->vs_shader || !rctx->ps_shader) {
Marek Olšákf71f5ed2012-02-24 02:08:32 +01001333 assert(0);
Vadim Girline98521e2011-12-02 13:44:29 +04001334 return;
Marek Olšákf71f5ed2012-02-24 02:08:32 +01001335 }
Vadim Girline98521e2011-12-02 13:44:29 +04001336
Jerome Glisse325422c2013-01-07 17:45:59 -05001337 /* make sure that the gfx ring is only one active */
Marek Olšákd5b23df2013-08-13 21:49:59 +02001338 if (rctx->b.rings.dma.cs) {
1339 rctx->b.rings.dma.flush(rctx, RADEON_FLUSH_ASYNC);
Jerome Glisse72916692013-01-28 14:48:46 -05001340 }
Jerome Glisse325422c2013-01-07 17:45:59 -05001341
Jerome Glisse470952f2012-10-26 18:59:05 -04001342 if (!r600_update_derived_state(rctx)) {
1343 /* useless to render because current rendering command
1344 * can't be achieved
1345 */
1346 return;
1347 }
Marek Olšákc4519c32011-09-02 07:35:48 +02001348
Marek Olšák344039d2011-10-26 02:17:52 +02001349 if (info.indexed) {
Marek Olšák344039d2011-10-26 02:17:52 +02001350 /* Initialize the index buffer struct. */
Marek Olšák31714ea2012-03-31 04:56:48 +02001351 pipe_resource_reference(&ib.buffer, rctx->index_buffer.buffer);
Marek Olšákbf469f42012-04-24 21:14:44 +02001352 ib.user_buffer = rctx->index_buffer.user_buffer;
Marek Olšák31714ea2012-03-31 04:56:48 +02001353 ib.index_size = rctx->index_buffer.index_size;
1354 ib.offset = rctx->index_buffer.offset + info.start * ib.index_size;
Marek Olšák344039d2011-10-26 02:17:52 +02001355
Marek Olšák0369fc92012-10-07 22:13:11 +02001356 /* Translate 8-bit indices to 16-bit. */
1357 if (ib.index_size == 1) {
1358 struct pipe_resource *out_buffer = NULL;
1359 unsigned out_offset;
1360 void *ptr;
Marek Olšák344039d2011-10-26 02:17:52 +02001361
Marek Olšák91aca8c2013-11-29 17:28:23 +01001362 u_upload_alloc(rctx->b.uploader, 0, info.count * 2,
Marek Olšák0369fc92012-10-07 22:13:11 +02001363 &out_offset, &out_buffer, &ptr);
1364
1365 util_shorten_ubyte_elts_to_userptr(
Marek Olšákd5b23df2013-08-13 21:49:59 +02001366 &rctx->b.b, &ib, 0, ib.offset, info.count, ptr);
Marek Olšák0369fc92012-10-07 22:13:11 +02001367
1368 pipe_resource_reference(&ib.buffer, NULL);
1369 ib.user_buffer = NULL;
1370 ib.buffer = out_buffer;
1371 ib.offset = out_offset;
1372 ib.index_size = 2;
1373 }
1374
Marek Olšák47b7af62012-10-07 22:47:49 +02001375 /* Upload the index buffer.
1376 * The upload is skipped for small index counts on little-endian machines
1377 * and the indices are emitted via PKT3_DRAW_INDEX_IMMD.
1378 * Note: Instanced rendering in combination with immediate indices hangs. */
1379 if (ib.user_buffer && (R600_BIG_ENDIAN || info.instance_count > 1 ||
1380 info.count*ib.index_size > 20)) {
Marek Olšák91aca8c2013-11-29 17:28:23 +01001381 u_upload_data(rctx->b.uploader, 0, info.count * ib.index_size,
Marek Olšák0369fc92012-10-07 22:13:11 +02001382 ib.user_buffer, &ib.offset, &ib.buffer);
Marek Olšák47b7af62012-10-07 22:47:49 +02001383 ib.user_buffer = NULL;
Marek Olšák344039d2011-10-26 02:17:52 +02001384 }
Marek Olšák344039d2011-10-26 02:17:52 +02001385 } else {
1386 info.index_bias = info.start;
Marek Olšák344039d2011-10-26 02:17:52 +02001387 }
Marek Olšák2d7738e2011-01-28 22:17:41 +01001388
Marek Olšákf0636bc2013-02-27 11:00:14 +01001389 /* Set the index offset and primitive restart. */
Marek Olšák1f5a7562012-09-11 01:16:32 +02001390 if (rctx->vgt_state.vgt_multi_prim_ib_reset_en != info.primitive_restart ||
Marek Olšákf0636bc2013-02-27 11:00:14 +01001391 rctx->vgt_state.vgt_multi_prim_ib_reset_indx != info.restart_index ||
1392 rctx->vgt_state.vgt_indx_offset != info.index_bias) {
Marek Olšák1f5a7562012-09-11 01:16:32 +02001393 rctx->vgt_state.vgt_multi_prim_ib_reset_en = info.primitive_restart;
1394 rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info.restart_index;
Marek Olšákf0636bc2013-02-27 11:00:14 +01001395 rctx->vgt_state.vgt_indx_offset = info.index_bias;
Marek Olšákeb65fef2012-10-07 03:47:43 +02001396 rctx->vgt_state.atom.dirty = true;
Marek Olšák1f5a7562012-09-11 01:16:32 +02001397 }
1398
Alex Deucher8442b672013-02-22 17:04:43 -05001399 /* Workaround for hardware deadlock on certain R600 ASICs: write into a CB register. */
Marek Olšákd5b23df2013-08-13 21:49:59 +02001400 if (rctx->b.chip_class == R600) {
1401 rctx->b.flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
Alex Deucher8442b672013-02-22 17:04:43 -05001402 rctx->cb_misc_state.atom.dirty = true;
1403 }
1404
Marek Olšák47b7af62012-10-07 22:47:49 +02001405 /* Emit states. */
1406 r600_need_cs_space(rctx, ib.user_buffer ? 5 : 0, TRUE);
Marek Olšákfd2e34d2012-09-09 06:08:39 +02001407 r600_flush_emit(rctx);
Marek Olšák3b046712012-01-30 02:00:51 +01001408
Marek Olšák63bf0f92012-09-10 19:10:46 +02001409 for (i = 0; i < R600_NUM_ATOMS; i++) {
Jerome Glisse5ceb8722012-09-05 15:18:24 -04001410 if (rctx->atoms[i] == NULL || !rctx->atoms[i]->dirty) {
1411 continue;
1412 }
1413 r600_emit_atom(rctx, rctx->atoms[i]);
Marek Olšák2fe521f2012-01-30 01:23:14 +01001414 }
Marek Olšák3b046712012-01-30 02:00:51 +01001415
Marek Olšák1f5a7562012-09-11 01:16:32 +02001416 /* Update start instance. */
1417 if (rctx->last_start_instance != info.start_instance) {
1418 r600_write_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
1419 rctx->last_start_instance = info.start_instance;
1420 }
1421
Marek Olšák150decf2012-09-10 21:59:38 +02001422 /* Update the primitive type. */
1423 if (rctx->last_primitive_type != info.mode) {
1424 unsigned ls_mask = 0;
1425
1426 if (info.mode == PIPE_PRIM_LINES)
1427 ls_mask = 1;
1428 else if (info.mode == PIPE_PRIM_LINE_STRIP ||
1429 info.mode == PIPE_PRIM_LINE_LOOP)
1430 ls_mask = 2;
1431
1432 r600_write_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
Marek Olšák9a683d12012-10-05 16:51:41 +02001433 S_028A0C_AUTO_RESET_CNTL(ls_mask) |
1434 (rctx->rasterizer ? rctx->rasterizer->pa_sc_line_stipple : 0));
Marek Olšák150decf2012-09-10 21:59:38 +02001435 r600_write_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
1436 r600_conv_pipe_prim(info.mode));
1437
1438 rctx->last_primitive_type = info.mode;
1439 }
1440
1441 /* Draw packets. */
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001442 cs->buf[cs->cdw++] = PKT3(PKT3_NUM_INSTANCES, 0, rctx->b.predicate_drawing);
Marek Olšák8f5c1722012-02-02 10:04:29 +01001443 cs->buf[cs->cdw++] = info.instance_count;
1444 if (info.indexed) {
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001445 cs->buf[cs->cdw++] = PKT3(PKT3_INDEX_TYPE, 0, rctx->b.predicate_drawing);
Marek Olšákd9ba1b02012-07-18 06:13:34 +02001446 cs->buf[cs->cdw++] = ib.index_size == 4 ?
1447 (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
1448 (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0));
1449
Marek Olšák47b7af62012-10-07 22:47:49 +02001450 if (ib.user_buffer) {
1451 unsigned size_bytes = info.count*ib.index_size;
1452 unsigned size_dw = align(size_bytes, 4) / 4;
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001453 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_IMMD, 1 + size_dw, rctx->b.predicate_drawing);
Marek Olšák47b7af62012-10-07 22:47:49 +02001454 cs->buf[cs->cdw++] = info.count;
1455 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_IMMEDIATE;
1456 memcpy(cs->buf+cs->cdw, ib.user_buffer, size_bytes);
1457 cs->cdw += size_dw;
1458 } else {
1459 uint64_t va = r600_resource_va(ctx->screen, ib.buffer) + ib.offset;
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001460 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX, 3, rctx->b.predicate_drawing);
Marek Olšák47b7af62012-10-07 22:47:49 +02001461 cs->buf[cs->cdw++] = va;
1462 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
1463 cs->buf[cs->cdw++] = info.count;
1464 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001465 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->b.predicate_drawing);
Marek Olšákd5b23df2013-08-13 21:49:59 +02001466 cs->buf[cs->cdw++] = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, (struct r600_resource*)ib.buffer, RADEON_USAGE_READ);
Marek Olšák47b7af62012-10-07 22:47:49 +02001467 }
Marek Olšák8f5c1722012-02-02 10:04:29 +01001468 } else {
Marek Olšákff9a4932012-07-18 06:06:01 +02001469 if (info.count_from_stream_output) {
1470 struct r600_so_target *t = (struct r600_so_target*)info.count_from_stream_output;
Marek Olšákd5b23df2013-08-13 21:49:59 +02001471 uint64_t va = r600_resource_va(&rctx->screen->b.b, (void*)t->buf_filled_size) + t->buf_filled_size_offset;
Marek Olšákff9a4932012-07-18 06:06:01 +02001472
Marek Olšákff9a4932012-07-18 06:06:01 +02001473 r600_write_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
1474
1475 cs->buf[cs->cdw++] = PKT3(PKT3_COPY_DW, 4, 0);
1476 cs->buf[cs->cdw++] = COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG;
1477 cs->buf[cs->cdw++] = va & 0xFFFFFFFFUL; /* src address lo */
1478 cs->buf[cs->cdw++] = (va >> 32UL) & 0xFFUL; /* src address hi */
1479 cs->buf[cs->cdw++] = R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2; /* dst register */
1480 cs->buf[cs->cdw++] = 0; /* unused */
1481
1482 cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
Marek Olšákd5b23df2013-08-13 21:49:59 +02001483 cs->buf[cs->cdw++] = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, t->buf_filled_size, RADEON_USAGE_READ);
Marek Olšákff9a4932012-07-18 06:06:01 +02001484 }
1485
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001486 cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_AUTO, 1, rctx->b.predicate_drawing);
Marek Olšák8f5c1722012-02-02 10:04:29 +01001487 cs->buf[cs->cdw++] = info.count;
1488 cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX |
1489 (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0);
Marek Olšák2d7738e2011-01-28 22:17:41 +01001490 }
1491
Marek Olšáka4c218f2014-01-22 02:02:18 +01001492 if (rctx->screen->b.trace_bo) {
Jerome Glissee8ca1a52012-12-19 12:23:50 -05001493 r600_trace_emit(rctx);
1494 }
Jerome Glissee8ca1a52012-12-19 12:23:50 -05001495
Marek Olšákdee58f92012-07-08 01:54:24 +02001496 /* Set the depth buffer as dirty. */
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001497 if (rctx->framebuffer.state.zsbuf) {
1498 struct pipe_surface *surf = rctx->framebuffer.state.zsbuf;
Marek Olšák951ac462012-08-14 02:29:17 +02001499 struct r600_texture *rtex = (struct r600_texture *)surf->texture;
Marek Olšákdee58f92012-07-08 01:54:24 +02001500
Marek Olšák48edfe02012-08-13 19:52:57 +02001501 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
Henri Verbeet38b54152011-01-30 18:57:39 +01001502 }
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001503 if (rctx->framebuffer.compressed_cb_mask) {
Marek Olšáka3d9d7e2012-08-12 20:06:33 +02001504 struct pipe_surface *surf;
1505 struct r600_texture *rtex;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001506 unsigned mask = rctx->framebuffer.compressed_cb_mask;
Marek Olšáka3d9d7e2012-08-12 20:06:33 +02001507
1508 do {
1509 unsigned i = u_bit_scan(&mask);
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001510 surf = rctx->framebuffer.state.cbufs[i];
Marek Olšáka3d9d7e2012-08-12 20:06:33 +02001511 rtex = (struct r600_texture*)surf->texture;
1512
1513 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
1514
1515 } while (mask);
1516 }
Henri Verbeet38b54152011-01-30 18:57:39 +01001517
Marek Olšák344039d2011-10-26 02:17:52 +02001518 pipe_resource_reference(&ib.buffer, NULL);
Marek Olšák4e5c70e2014-01-21 18:01:01 +01001519 rctx->b.num_draw_calls++;
Marek Olšák2d7738e2011-01-28 22:17:41 +01001520}
Dave Airlie42502b62011-06-02 14:53:15 +10001521
Marek Olšák187d7fb2012-08-24 05:57:22 +02001522void r600_draw_rectangle(struct blitter_context *blitter,
Marek Olšák0b0697e2012-09-12 23:37:17 +02001523 int x1, int y1, int x2, int y2, float depth,
Marek Olšák187d7fb2012-08-24 05:57:22 +02001524 enum blitter_attrib_type type, const union pipe_color_union *attrib)
1525{
1526 struct r600_context *rctx = (struct r600_context*)util_blitter_get_pipe(blitter);
1527 struct pipe_viewport_state viewport;
1528 struct pipe_resource *buf = NULL;
1529 unsigned offset = 0;
1530 float *vb;
1531
1532 if (type == UTIL_BLITTER_ATTRIB_TEXCOORD) {
1533 util_blitter_draw_rectangle(blitter, x1, y1, x2, y2, depth, type, attrib);
1534 return;
1535 }
1536
1537 /* Some operations (like color resolve on r6xx) don't work
1538 * with the conventional primitive types.
1539 * One that works is PT_RECTLIST, which we use here. */
1540
1541 /* setup viewport */
1542 viewport.scale[0] = 1.0f;
1543 viewport.scale[1] = 1.0f;
1544 viewport.scale[2] = 1.0f;
1545 viewport.scale[3] = 1.0f;
1546 viewport.translate[0] = 0.0f;
1547 viewport.translate[1] = 0.0f;
1548 viewport.translate[2] = 0.0f;
1549 viewport.translate[3] = 0.0f;
Marek Olšákd5b23df2013-08-13 21:49:59 +02001550 rctx->b.b.set_viewport_states(&rctx->b.b, 0, 1, &viewport);
Marek Olšák187d7fb2012-08-24 05:57:22 +02001551
1552 /* Upload vertices. The hw rectangle has only 3 vertices,
1553 * I guess the 4th one is derived from the first 3.
1554 * The vertex specification should match u_blitter's vertex element state. */
Marek Olšák91aca8c2013-11-29 17:28:23 +01001555 u_upload_alloc(rctx->b.uploader, 0, sizeof(float) * 24, &offset, &buf, (void**)&vb);
Marek Olšák187d7fb2012-08-24 05:57:22 +02001556 vb[0] = x1;
1557 vb[1] = y1;
1558 vb[2] = depth;
1559 vb[3] = 1;
1560
1561 vb[8] = x1;
1562 vb[9] = y2;
1563 vb[10] = depth;
1564 vb[11] = 1;
1565
1566 vb[16] = x2;
1567 vb[17] = y1;
1568 vb[18] = depth;
1569 vb[19] = 1;
1570
1571 if (attrib) {
1572 memcpy(vb+4, attrib->f, sizeof(float)*4);
1573 memcpy(vb+12, attrib->f, sizeof(float)*4);
1574 memcpy(vb+20, attrib->f, sizeof(float)*4);
1575 }
1576
1577 /* draw */
Marek Olšákd5b23df2013-08-13 21:49:59 +02001578 util_draw_vertex_buffer(&rctx->b.b, NULL, buf, rctx->blitter->vb_slot, offset,
Marek Olšák187d7fb2012-08-24 05:57:22 +02001579 R600_PRIM_RECTANGLE_LIST, 3, 2);
1580 pipe_resource_reference(&buf, NULL);
1581}
1582
Marek Olšák9a201302012-02-14 15:12:49 +01001583uint32_t r600_translate_stencil_op(int s_op)
1584{
1585 switch (s_op) {
1586 case PIPE_STENCIL_OP_KEEP:
1587 return V_028800_STENCIL_KEEP;
1588 case PIPE_STENCIL_OP_ZERO:
1589 return V_028800_STENCIL_ZERO;
1590 case PIPE_STENCIL_OP_REPLACE:
1591 return V_028800_STENCIL_REPLACE;
1592 case PIPE_STENCIL_OP_INCR:
1593 return V_028800_STENCIL_INCR;
1594 case PIPE_STENCIL_OP_DECR:
1595 return V_028800_STENCIL_DECR;
1596 case PIPE_STENCIL_OP_INCR_WRAP:
1597 return V_028800_STENCIL_INCR_WRAP;
1598 case PIPE_STENCIL_OP_DECR_WRAP:
1599 return V_028800_STENCIL_DECR_WRAP;
1600 case PIPE_STENCIL_OP_INVERT:
1601 return V_028800_STENCIL_INVERT;
1602 default:
1603 R600_ERR("Unknown stencil op %d", s_op);
1604 assert(0);
1605 break;
1606 }
1607 return 0;
1608}
1609
1610uint32_t r600_translate_fill(uint32_t func)
1611{
1612 switch(func) {
1613 case PIPE_POLYGON_MODE_FILL:
1614 return 2;
1615 case PIPE_POLYGON_MODE_LINE:
1616 return 1;
1617 case PIPE_POLYGON_MODE_POINT:
1618 return 0;
1619 default:
1620 assert(0);
1621 return 0;
1622 }
1623}
Marek Olšák5cc9aa02012-02-14 15:19:27 +01001624
1625unsigned r600_tex_wrap(unsigned wrap)
1626{
1627 switch (wrap) {
1628 default:
1629 case PIPE_TEX_WRAP_REPEAT:
1630 return V_03C000_SQ_TEX_WRAP;
1631 case PIPE_TEX_WRAP_CLAMP:
1632 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER;
1633 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
1634 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL;
1635 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
1636 return V_03C000_SQ_TEX_CLAMP_BORDER;
1637 case PIPE_TEX_WRAP_MIRROR_REPEAT:
1638 return V_03C000_SQ_TEX_MIRROR;
1639 case PIPE_TEX_WRAP_MIRROR_CLAMP:
1640 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
1641 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
1642 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
1643 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
1644 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER;
1645 }
1646}
1647
1648unsigned r600_tex_filter(unsigned filter)
1649{
1650 switch (filter) {
1651 default:
1652 case PIPE_TEX_FILTER_NEAREST:
1653 return V_03C000_SQ_TEX_XY_FILTER_POINT;
1654 case PIPE_TEX_FILTER_LINEAR:
1655 return V_03C000_SQ_TEX_XY_FILTER_BILINEAR;
1656 }
1657}
1658
1659unsigned r600_tex_mipfilter(unsigned filter)
1660{
1661 switch (filter) {
1662 case PIPE_TEX_MIPFILTER_NEAREST:
1663 return V_03C000_SQ_TEX_Z_FILTER_POINT;
1664 case PIPE_TEX_MIPFILTER_LINEAR:
1665 return V_03C000_SQ_TEX_Z_FILTER_LINEAR;
1666 default:
1667 case PIPE_TEX_MIPFILTER_NONE:
1668 return V_03C000_SQ_TEX_Z_FILTER_NONE;
1669 }
1670}
1671
1672unsigned r600_tex_compare(unsigned compare)
1673{
1674 switch (compare) {
1675 default:
1676 case PIPE_FUNC_NEVER:
1677 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER;
1678 case PIPE_FUNC_LESS:
1679 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS;
1680 case PIPE_FUNC_EQUAL:
1681 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL;
1682 case PIPE_FUNC_LEQUAL:
1683 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
1684 case PIPE_FUNC_GREATER:
1685 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER;
1686 case PIPE_FUNC_NOTEQUAL:
1687 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
1688 case PIPE_FUNC_GEQUAL:
1689 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
1690 case PIPE_FUNC_ALWAYS:
1691 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS;
1692 }
1693}
Marek Olšákf96df322012-09-10 00:28:46 +02001694
Marek Olšák023dae72012-10-14 04:12:32 +02001695static bool wrap_mode_uses_border_color(unsigned wrap, bool linear_filter)
1696{
1697 return wrap == PIPE_TEX_WRAP_CLAMP_TO_BORDER ||
1698 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER ||
1699 (linear_filter &&
1700 (wrap == PIPE_TEX_WRAP_CLAMP ||
1701 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP));
1702}
1703
1704bool sampler_state_needs_border_color(const struct pipe_sampler_state *state)
1705{
1706 bool linear_filter = state->min_img_filter != PIPE_TEX_FILTER_NEAREST ||
1707 state->mag_img_filter != PIPE_TEX_FILTER_NEAREST;
1708
1709 return (state->border_color.ui[0] || state->border_color.ui[1] ||
1710 state->border_color.ui[2] || state->border_color.ui[3]) &&
1711 (wrap_mode_uses_border_color(state->wrap_s, linear_filter) ||
1712 wrap_mode_uses_border_color(state->wrap_t, linear_filter) ||
1713 wrap_mode_uses_border_color(state->wrap_r, linear_filter));
1714}
1715
Marek Olšák63042af2013-02-28 17:27:36 +01001716void r600_emit_shader(struct r600_context *rctx, struct r600_atom *a)
1717{
Vadim Girlin1371d652013-08-02 06:38:23 +04001718
Marek Olšákd5b23df2013-08-13 21:49:59 +02001719 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Vadim Girlin1371d652013-08-02 06:38:23 +04001720 struct r600_pipe_shader *shader = ((struct r600_shader_state*)a)->shader;
1721
1722 if (!shader)
1723 return;
Marek Olšák63042af2013-02-28 17:27:36 +01001724
1725 r600_emit_command_buffer(cs, &shader->command_buffer);
Marek Olšákd5b23df2013-08-13 21:49:59 +02001726 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1727 radeon_emit(cs, r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, shader->bo, RADEON_USAGE_READ));
Marek Olšák63042af2013-02-28 17:27:36 +01001728}
1729
Marek Olšák6f210092013-09-21 20:50:33 +02001730struct pipe_surface *r600_create_surface_custom(struct pipe_context *pipe,
1731 struct pipe_resource *texture,
1732 const struct pipe_surface *templ,
1733 unsigned width, unsigned height)
1734{
1735 struct r600_surface *surface = CALLOC_STRUCT(r600_surface);
1736
1737 assert(templ->u.tex.first_layer <= util_max_layer(texture, templ->u.tex.level));
1738 assert(templ->u.tex.last_layer <= util_max_layer(texture, templ->u.tex.level));
Marek Olšák6f210092013-09-21 20:50:33 +02001739 if (surface == NULL)
1740 return NULL;
1741 pipe_reference_init(&surface->base.reference, 1);
1742 pipe_resource_reference(&surface->base.texture, texture);
1743 surface->base.context = pipe;
1744 surface->base.format = templ->format;
1745 surface->base.width = width;
1746 surface->base.height = height;
1747 surface->base.u = templ->u;
1748 return &surface->base;
1749}
1750
1751static struct pipe_surface *r600_create_surface(struct pipe_context *pipe,
1752 struct pipe_resource *tex,
1753 const struct pipe_surface *templ)
1754{
1755 unsigned level = templ->u.tex.level;
1756
1757 return r600_create_surface_custom(pipe, tex, templ,
1758 u_minify(tex->width0, level),
1759 u_minify(tex->height0, level));
1760}
1761
1762static void r600_surface_destroy(struct pipe_context *pipe,
1763 struct pipe_surface *surface)
1764{
1765 struct r600_surface *surf = (struct r600_surface*)surface;
1766 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_fmask, NULL);
1767 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_cmask, NULL);
1768 pipe_resource_reference(&surface->texture, NULL);
1769 FREE(surface);
1770}
1771
1772unsigned r600_get_swizzle_combined(const unsigned char *swizzle_format,
1773 const unsigned char *swizzle_view,
1774 boolean vtx)
1775{
1776 unsigned i;
1777 unsigned char swizzle[4];
1778 unsigned result = 0;
1779 const uint32_t tex_swizzle_shift[4] = {
1780 16, 19, 22, 25,
1781 };
1782 const uint32_t vtx_swizzle_shift[4] = {
1783 3, 6, 9, 12,
1784 };
1785 const uint32_t swizzle_bit[4] = {
1786 0, 1, 2, 3,
1787 };
1788 const uint32_t *swizzle_shift = tex_swizzle_shift;
1789
1790 if (vtx)
1791 swizzle_shift = vtx_swizzle_shift;
1792
1793 if (swizzle_view) {
1794 util_format_compose_swizzles(swizzle_format, swizzle_view, swizzle);
1795 } else {
1796 memcpy(swizzle, swizzle_format, 4);
1797 }
1798
1799 /* Get swizzle. */
1800 for (i = 0; i < 4; i++) {
1801 switch (swizzle[i]) {
1802 case UTIL_FORMAT_SWIZZLE_Y:
1803 result |= swizzle_bit[1] << swizzle_shift[i];
1804 break;
1805 case UTIL_FORMAT_SWIZZLE_Z:
1806 result |= swizzle_bit[2] << swizzle_shift[i];
1807 break;
1808 case UTIL_FORMAT_SWIZZLE_W:
1809 result |= swizzle_bit[3] << swizzle_shift[i];
1810 break;
1811 case UTIL_FORMAT_SWIZZLE_0:
1812 result |= V_038010_SQ_SEL_0 << swizzle_shift[i];
1813 break;
1814 case UTIL_FORMAT_SWIZZLE_1:
1815 result |= V_038010_SQ_SEL_1 << swizzle_shift[i];
1816 break;
1817 default: /* UTIL_FORMAT_SWIZZLE_X */
1818 result |= swizzle_bit[0] << swizzle_shift[i];
1819 }
1820 }
1821 return result;
1822}
1823
1824/* texture format translate */
1825uint32_t r600_translate_texformat(struct pipe_screen *screen,
1826 enum pipe_format format,
1827 const unsigned char *swizzle_view,
1828 uint32_t *word4_p, uint32_t *yuv_format_p)
1829{
1830 struct r600_screen *rscreen = (struct r600_screen *)screen;
1831 uint32_t result = 0, word4 = 0, yuv_format = 0;
1832 const struct util_format_description *desc;
1833 boolean uniform = TRUE;
1834 bool enable_s3tc = rscreen->b.info.drm_minor >= 9;
1835 bool is_srgb_valid = FALSE;
1836 const unsigned char swizzle_xxxx[4] = {0, 0, 0, 0};
1837 const unsigned char swizzle_yyyy[4] = {1, 1, 1, 1};
1838
1839 int i;
1840 const uint32_t sign_bit[4] = {
1841 S_038010_FORMAT_COMP_X(V_038010_SQ_FORMAT_COMP_SIGNED),
1842 S_038010_FORMAT_COMP_Y(V_038010_SQ_FORMAT_COMP_SIGNED),
1843 S_038010_FORMAT_COMP_Z(V_038010_SQ_FORMAT_COMP_SIGNED),
1844 S_038010_FORMAT_COMP_W(V_038010_SQ_FORMAT_COMP_SIGNED)
1845 };
1846 desc = util_format_description(format);
1847
1848 /* Depth and stencil swizzling is handled separately. */
1849 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS) {
1850 word4 |= r600_get_swizzle_combined(desc->swizzle, swizzle_view, FALSE);
1851 }
1852
1853 /* Colorspace (return non-RGB formats directly). */
1854 switch (desc->colorspace) {
1855 /* Depth stencil formats */
1856 case UTIL_FORMAT_COLORSPACE_ZS:
1857 switch (format) {
1858 /* Depth sampler formats. */
1859 case PIPE_FORMAT_Z16_UNORM:
1860 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
1861 result = FMT_16;
1862 goto out_word4;
1863 case PIPE_FORMAT_Z24X8_UNORM:
1864 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1865 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
1866 result = FMT_8_24;
1867 goto out_word4;
1868 case PIPE_FORMAT_X8Z24_UNORM:
1869 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1870 if (rscreen->b.chip_class < EVERGREEN)
1871 goto out_unknown;
1872 word4 |= r600_get_swizzle_combined(swizzle_yyyy, swizzle_view, FALSE);
1873 result = FMT_24_8;
1874 goto out_word4;
1875 case PIPE_FORMAT_Z32_FLOAT:
1876 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
1877 result = FMT_32_FLOAT;
1878 goto out_word4;
1879 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1880 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
1881 result = FMT_X24_8_32_FLOAT;
1882 goto out_word4;
1883 /* Stencil sampler formats. */
1884 case PIPE_FORMAT_S8_UINT:
1885 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
1886 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
1887 result = FMT_8;
1888 goto out_word4;
1889 case PIPE_FORMAT_X24S8_UINT:
1890 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
1891 word4 |= r600_get_swizzle_combined(swizzle_yyyy, swizzle_view, FALSE);
1892 result = FMT_8_24;
1893 goto out_word4;
1894 case PIPE_FORMAT_S8X24_UINT:
1895 if (rscreen->b.chip_class < EVERGREEN)
1896 goto out_unknown;
1897 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
1898 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
1899 result = FMT_24_8;
1900 goto out_word4;
1901 case PIPE_FORMAT_X32_S8X24_UINT:
1902 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
1903 word4 |= r600_get_swizzle_combined(swizzle_yyyy, swizzle_view, FALSE);
1904 result = FMT_X24_8_32_FLOAT;
1905 goto out_word4;
1906 default:
1907 goto out_unknown;
1908 }
1909
1910 case UTIL_FORMAT_COLORSPACE_YUV:
1911 yuv_format |= (1 << 30);
1912 switch (format) {
1913 case PIPE_FORMAT_UYVY:
1914 case PIPE_FORMAT_YUYV:
1915 default:
1916 break;
1917 }
1918 goto out_unknown; /* XXX */
1919
1920 case UTIL_FORMAT_COLORSPACE_SRGB:
1921 word4 |= S_038010_FORCE_DEGAMMA(1);
1922 break;
1923
1924 default:
1925 break;
1926 }
1927
1928 if (desc->layout == UTIL_FORMAT_LAYOUT_RGTC) {
1929 if (!enable_s3tc)
1930 goto out_unknown;
1931
1932 switch (format) {
1933 case PIPE_FORMAT_RGTC1_SNORM:
1934 case PIPE_FORMAT_LATC1_SNORM:
1935 word4 |= sign_bit[0];
1936 case PIPE_FORMAT_RGTC1_UNORM:
1937 case PIPE_FORMAT_LATC1_UNORM:
1938 result = FMT_BC4;
1939 goto out_word4;
1940 case PIPE_FORMAT_RGTC2_SNORM:
1941 case PIPE_FORMAT_LATC2_SNORM:
1942 word4 |= sign_bit[0] | sign_bit[1];
1943 case PIPE_FORMAT_RGTC2_UNORM:
1944 case PIPE_FORMAT_LATC2_UNORM:
1945 result = FMT_BC5;
1946 goto out_word4;
1947 default:
1948 goto out_unknown;
1949 }
1950 }
1951
1952 if (desc->layout == UTIL_FORMAT_LAYOUT_S3TC) {
1953
1954 if (!enable_s3tc)
1955 goto out_unknown;
1956
1957 if (!util_format_s3tc_enabled) {
1958 goto out_unknown;
1959 }
1960
1961 switch (format) {
1962 case PIPE_FORMAT_DXT1_RGB:
1963 case PIPE_FORMAT_DXT1_RGBA:
1964 case PIPE_FORMAT_DXT1_SRGB:
1965 case PIPE_FORMAT_DXT1_SRGBA:
1966 result = FMT_BC1;
1967 is_srgb_valid = TRUE;
1968 goto out_word4;
1969 case PIPE_FORMAT_DXT3_RGBA:
1970 case PIPE_FORMAT_DXT3_SRGBA:
1971 result = FMT_BC2;
1972 is_srgb_valid = TRUE;
1973 goto out_word4;
1974 case PIPE_FORMAT_DXT5_RGBA:
1975 case PIPE_FORMAT_DXT5_SRGBA:
1976 result = FMT_BC3;
1977 is_srgb_valid = TRUE;
1978 goto out_word4;
1979 default:
1980 goto out_unknown;
1981 }
1982 }
1983
1984 if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED) {
1985 switch (format) {
1986 case PIPE_FORMAT_R8G8_B8G8_UNORM:
1987 case PIPE_FORMAT_G8R8_B8R8_UNORM:
1988 result = FMT_GB_GR;
1989 goto out_word4;
1990 case PIPE_FORMAT_G8R8_G8B8_UNORM:
1991 case PIPE_FORMAT_R8G8_R8B8_UNORM:
1992 result = FMT_BG_RG;
1993 goto out_word4;
1994 default:
1995 goto out_unknown;
1996 }
1997 }
1998
1999 if (format == PIPE_FORMAT_R9G9B9E5_FLOAT) {
2000 result = FMT_5_9_9_9_SHAREDEXP;
2001 goto out_word4;
2002 } else if (format == PIPE_FORMAT_R11G11B10_FLOAT) {
2003 result = FMT_10_11_11_FLOAT;
2004 goto out_word4;
2005 }
2006
2007
2008 for (i = 0; i < desc->nr_channels; i++) {
2009 if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
2010 word4 |= sign_bit[i];
2011 }
2012 }
2013
2014 /* R8G8Bx_SNORM - XXX CxV8U8 */
2015
2016 /* See whether the components are of the same size. */
2017 for (i = 1; i < desc->nr_channels; i++) {
2018 uniform = uniform && desc->channel[0].size == desc->channel[i].size;
2019 }
2020
2021 /* Non-uniform formats. */
2022 if (!uniform) {
2023 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_SRGB &&
2024 desc->channel[0].pure_integer)
2025 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2026 switch(desc->nr_channels) {
2027 case 3:
2028 if (desc->channel[0].size == 5 &&
2029 desc->channel[1].size == 6 &&
2030 desc->channel[2].size == 5) {
2031 result = FMT_5_6_5;
2032 goto out_word4;
2033 }
2034 goto out_unknown;
2035 case 4:
2036 if (desc->channel[0].size == 5 &&
2037 desc->channel[1].size == 5 &&
2038 desc->channel[2].size == 5 &&
2039 desc->channel[3].size == 1) {
2040 result = FMT_1_5_5_5;
2041 goto out_word4;
2042 }
2043 if (desc->channel[0].size == 10 &&
2044 desc->channel[1].size == 10 &&
2045 desc->channel[2].size == 10 &&
2046 desc->channel[3].size == 2) {
2047 result = FMT_2_10_10_10;
2048 goto out_word4;
2049 }
2050 goto out_unknown;
2051 }
2052 goto out_unknown;
2053 }
2054
2055 /* Find the first non-VOID channel. */
2056 for (i = 0; i < 4; i++) {
2057 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
2058 break;
2059 }
2060 }
2061
2062 if (i == 4)
2063 goto out_unknown;
2064
2065 /* uniform formats */
2066 switch (desc->channel[i].type) {
2067 case UTIL_FORMAT_TYPE_UNSIGNED:
2068 case UTIL_FORMAT_TYPE_SIGNED:
2069#if 0
2070 if (!desc->channel[i].normalized &&
2071 desc->colorspace != UTIL_FORMAT_COLORSPACE_SRGB) {
2072 goto out_unknown;
2073 }
2074#endif
2075 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_SRGB &&
2076 desc->channel[i].pure_integer)
2077 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2078
2079 switch (desc->channel[i].size) {
2080 case 4:
2081 switch (desc->nr_channels) {
2082 case 2:
2083 result = FMT_4_4;
2084 goto out_word4;
2085 case 4:
2086 result = FMT_4_4_4_4;
2087 goto out_word4;
2088 }
2089 goto out_unknown;
2090 case 8:
2091 switch (desc->nr_channels) {
2092 case 1:
2093 result = FMT_8;
2094 goto out_word4;
2095 case 2:
2096 result = FMT_8_8;
2097 goto out_word4;
2098 case 4:
2099 result = FMT_8_8_8_8;
2100 is_srgb_valid = TRUE;
2101 goto out_word4;
2102 }
2103 goto out_unknown;
2104 case 16:
2105 switch (desc->nr_channels) {
2106 case 1:
2107 result = FMT_16;
2108 goto out_word4;
2109 case 2:
2110 result = FMT_16_16;
2111 goto out_word4;
2112 case 4:
2113 result = FMT_16_16_16_16;
2114 goto out_word4;
2115 }
2116 goto out_unknown;
2117 case 32:
2118 switch (desc->nr_channels) {
2119 case 1:
2120 result = FMT_32;
2121 goto out_word4;
2122 case 2:
2123 result = FMT_32_32;
2124 goto out_word4;
2125 case 4:
2126 result = FMT_32_32_32_32;
2127 goto out_word4;
2128 }
2129 }
2130 goto out_unknown;
2131
2132 case UTIL_FORMAT_TYPE_FLOAT:
2133 switch (desc->channel[i].size) {
2134 case 16:
2135 switch (desc->nr_channels) {
2136 case 1:
2137 result = FMT_16_FLOAT;
2138 goto out_word4;
2139 case 2:
2140 result = FMT_16_16_FLOAT;
2141 goto out_word4;
2142 case 4:
2143 result = FMT_16_16_16_16_FLOAT;
2144 goto out_word4;
2145 }
2146 goto out_unknown;
2147 case 32:
2148 switch (desc->nr_channels) {
2149 case 1:
2150 result = FMT_32_FLOAT;
2151 goto out_word4;
2152 case 2:
2153 result = FMT_32_32_FLOAT;
2154 goto out_word4;
2155 case 4:
2156 result = FMT_32_32_32_32_FLOAT;
2157 goto out_word4;
2158 }
2159 }
2160 goto out_unknown;
2161 }
2162
2163out_word4:
2164
2165 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB && !is_srgb_valid)
2166 return ~0;
2167 if (word4_p)
2168 *word4_p = word4;
2169 if (yuv_format_p)
2170 *yuv_format_p = yuv_format;
2171 return result;
2172out_unknown:
2173 /* R600_ERR("Unable to handle texformat %d %s\n", format, util_format_name(format)); */
2174 return ~0;
2175}
2176
Marek Olšák12806442013-11-29 16:26:36 +01002177static void r600_invalidate_buffer(struct pipe_context *ctx, struct pipe_resource *buf)
Marek Olšák43ea10e2013-11-29 16:02:12 +01002178{
2179 struct r600_context *rctx = (struct r600_context*)ctx;
2180 struct r600_resource *rbuffer = r600_resource(buf);
2181 unsigned i, shader, mask, alignment = rbuffer->buf->alignment;
2182
2183 /* Discard the buffer. */
2184 pb_reference(&rbuffer->buf, NULL);
2185
2186 /* Create a new one in the same pipe_resource. */
Marek Olšák2be5bbd2014-02-04 18:35:40 +01002187 r600_init_resource(&rctx->screen->b, rbuffer, rbuffer->b.b.width0,
2188 alignment, TRUE);
Marek Olšák43ea10e2013-11-29 16:02:12 +01002189
2190 /* We changed the buffer, now we need to bind it where the old one was bound. */
2191 /* Vertex buffers. */
2192 mask = rctx->vertex_buffer_state.enabled_mask;
2193 while (mask) {
2194 i = u_bit_scan(&mask);
2195 if (rctx->vertex_buffer_state.vb[i].buffer == &rbuffer->b.b) {
2196 rctx->vertex_buffer_state.dirty_mask |= 1 << i;
2197 r600_vertex_buffers_dirty(rctx);
2198 }
2199 }
2200 /* Streamout buffers. */
2201 for (i = 0; i < rctx->b.streamout.num_targets; i++) {
2202 if (rctx->b.streamout.targets[i]->b.buffer == &rbuffer->b.b) {
2203 if (rctx->b.streamout.begin_emitted) {
2204 r600_emit_streamout_end(&rctx->b);
2205 }
2206 rctx->b.streamout.append_bitmask = rctx->b.streamout.enabled_mask;
2207 r600_streamout_buffers_dirty(&rctx->b);
2208 }
2209 }
2210
2211 /* Constant buffers. */
2212 for (shader = 0; shader < PIPE_SHADER_TYPES; shader++) {
2213 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
2214 bool found = false;
2215 uint32_t mask = state->enabled_mask;
2216
2217 while (mask) {
2218 unsigned i = u_bit_scan(&mask);
2219 if (state->cb[i].buffer == &rbuffer->b.b) {
2220 found = true;
2221 state->dirty_mask |= 1 << i;
2222 }
2223 }
2224 if (found) {
2225 r600_constant_buffers_dirty(rctx, state);
2226 }
2227 }
2228
2229 /* XXX TODO: texture buffer objects */
2230}
2231
Marek Olšák4e5c70e2014-01-21 18:01:01 +01002232static void r600_set_occlusion_query_state(struct pipe_context *ctx, bool enable)
2233{
2234 struct r600_context *rctx = (struct r600_context*)ctx;
2235
2236 if (rctx->db_misc_state.occlusion_query_enabled != enable) {
2237 rctx->db_misc_state.occlusion_query_enabled = enable;
2238 rctx->db_misc_state.atom.dirty = true;
2239 }
2240}
2241
2242static void r600_need_gfx_cs_space(struct pipe_context *ctx, unsigned num_dw,
2243 bool include_draw_vbo)
2244{
2245 r600_need_cs_space((struct r600_context*)ctx, num_dw, include_draw_vbo);
2246}
2247
Marek Olšákf96df322012-09-10 00:28:46 +02002248/* keep this at the end of this file, please */
2249void r600_init_common_state_functions(struct r600_context *rctx)
2250{
Marek Olšákd5b23df2013-08-13 21:49:59 +02002251 rctx->b.b.create_fs_state = r600_create_ps_state;
2252 rctx->b.b.create_vs_state = r600_create_vs_state;
Vadim Girlin1371d652013-08-02 06:38:23 +04002253 rctx->b.b.create_gs_state = r600_create_gs_state;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002254 rctx->b.b.create_vertex_elements_state = r600_create_vertex_fetch_shader;
2255 rctx->b.b.bind_blend_state = r600_bind_blend_state;
2256 rctx->b.b.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
Brian Paul8280b292013-09-12 15:09:01 -06002257 rctx->b.b.bind_sampler_states = r600_bind_sampler_states;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002258 rctx->b.b.bind_fs_state = r600_bind_ps_state;
2259 rctx->b.b.bind_rasterizer_state = r600_bind_rs_state;
2260 rctx->b.b.bind_vertex_elements_state = r600_bind_vertex_elements;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002261 rctx->b.b.bind_vs_state = r600_bind_vs_state;
Vadim Girlin1371d652013-08-02 06:38:23 +04002262 rctx->b.b.bind_gs_state = r600_bind_gs_state;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002263 rctx->b.b.delete_blend_state = r600_delete_blend_state;
2264 rctx->b.b.delete_depth_stencil_alpha_state = r600_delete_dsa_state;
2265 rctx->b.b.delete_fs_state = r600_delete_ps_state;
2266 rctx->b.b.delete_rasterizer_state = r600_delete_rs_state;
2267 rctx->b.b.delete_sampler_state = r600_delete_sampler_state;
2268 rctx->b.b.delete_vertex_elements_state = r600_delete_vertex_elements;
2269 rctx->b.b.delete_vs_state = r600_delete_vs_state;
Vadim Girlin1371d652013-08-02 06:38:23 +04002270 rctx->b.b.delete_gs_state = r600_delete_gs_state;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002271 rctx->b.b.set_blend_color = r600_set_blend_color;
2272 rctx->b.b.set_clip_state = r600_set_clip_state;
2273 rctx->b.b.set_constant_buffer = r600_set_constant_buffer;
2274 rctx->b.b.set_sample_mask = r600_set_sample_mask;
2275 rctx->b.b.set_stencil_ref = r600_set_pipe_stencil_ref;
2276 rctx->b.b.set_viewport_states = r600_set_viewport_states;
2277 rctx->b.b.set_vertex_buffers = r600_set_vertex_buffers;
2278 rctx->b.b.set_index_buffer = r600_set_index_buffer;
Brian Paula3ed98f2013-10-07 18:16:22 -06002279 rctx->b.b.set_sampler_views = r600_set_sampler_views;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002280 rctx->b.b.sampler_view_destroy = r600_sampler_view_destroy;
2281 rctx->b.b.texture_barrier = r600_texture_barrier;
2282 rctx->b.b.set_stream_output_targets = r600_set_streamout_targets;
Marek Olšák6f210092013-09-21 20:50:33 +02002283 rctx->b.b.create_surface = r600_create_surface;
2284 rctx->b.b.surface_destroy = r600_surface_destroy;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002285 rctx->b.b.draw_vbo = r600_draw_vbo;
Marek Olšák12806442013-11-29 16:26:36 +01002286 rctx->b.invalidate_buffer = r600_invalidate_buffer;
Marek Olšák4e5c70e2014-01-21 18:01:01 +01002287 rctx->b.set_occlusion_query_state = r600_set_occlusion_query_state;
2288 rctx->b.need_gfx_cs_space = r600_need_gfx_cs_space;
Marek Olšákf96df322012-09-10 00:28:46 +02002289}
Jerome Glissee8ca1a52012-12-19 12:23:50 -05002290
Jerome Glissee8ca1a52012-12-19 12:23:50 -05002291void r600_trace_emit(struct r600_context *rctx)
2292{
2293 struct r600_screen *rscreen = rctx->screen;
Marek Olšákd5b23df2013-08-13 21:49:59 +02002294 struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
Jerome Glissee8ca1a52012-12-19 12:23:50 -05002295 uint64_t va;
2296 uint32_t reloc;
2297
Marek Olšáka4c218f2014-01-22 02:02:18 +01002298 va = r600_resource_va(&rscreen->b.b, (void*)rscreen->b.trace_bo);
2299 reloc = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rscreen->b.trace_bo, RADEON_USAGE_READWRITE);
Marek Olšákd5b23df2013-08-13 21:49:59 +02002300 radeon_emit(cs, PKT3(PKT3_MEM_WRITE, 3, 0));
2301 radeon_emit(cs, va & 0xFFFFFFFFUL);
2302 radeon_emit(cs, (va >> 32UL) & 0xFFUL);
2303 radeon_emit(cs, cs->cdw);
Marek Olšáka4c218f2014-01-22 02:02:18 +01002304 radeon_emit(cs, rscreen->b.cs_count);
Marek Olšákd5b23df2013-08-13 21:49:59 +02002305 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2306 radeon_emit(cs, reloc);
Jerome Glissee8ca1a52012-12-19 12:23:50 -05002307}