blob: 6a6ac05bbdb72797989f2de8934e01517a38a1e6 [file] [log] [blame]
Jerome Glissefd266ec2010-09-17 10:41:50 -04001/*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
Marek Olšák330b6c82012-03-05 15:17:00 +010023#include "r600_formats.h"
24#include "r600d.h"
Jerome Glissefd266ec2010-09-17 10:41:50 -040025
Marek Olšák330b6c82012-03-05 15:17:00 +010026#include "pipe/p_shader_tokens.h"
Kai Wasserbäch8fb7f1a2011-08-27 17:51:51 +020027#include "util/u_pack_color.h"
28#include "util/u_memory.h"
Kai Wasserbäch8fb7f1a2011-08-27 17:51:51 +020029#include "util/u_framebuffer.h"
Dave Airlied1cc87c2012-03-24 13:37:16 +000030#include "util/u_dual_blend.h"
Henri Verbeet3fccc142011-07-05 01:58:47 +020031
32static uint32_t r600_translate_blend_function(int blend_func)
33{
34 switch (blend_func) {
35 case PIPE_BLEND_ADD:
36 return V_028804_COMB_DST_PLUS_SRC;
37 case PIPE_BLEND_SUBTRACT:
38 return V_028804_COMB_SRC_MINUS_DST;
39 case PIPE_BLEND_REVERSE_SUBTRACT:
40 return V_028804_COMB_DST_MINUS_SRC;
41 case PIPE_BLEND_MIN:
42 return V_028804_COMB_MIN_DST_SRC;
43 case PIPE_BLEND_MAX:
44 return V_028804_COMB_MAX_DST_SRC;
45 default:
46 R600_ERR("Unknown blend function %d\n", blend_func);
47 assert(0);
48 break;
49 }
50 return 0;
51}
52
53static uint32_t r600_translate_blend_factor(int blend_fact)
54{
55 switch (blend_fact) {
56 case PIPE_BLENDFACTOR_ONE:
57 return V_028804_BLEND_ONE;
58 case PIPE_BLENDFACTOR_SRC_COLOR:
59 return V_028804_BLEND_SRC_COLOR;
60 case PIPE_BLENDFACTOR_SRC_ALPHA:
61 return V_028804_BLEND_SRC_ALPHA;
62 case PIPE_BLENDFACTOR_DST_ALPHA:
63 return V_028804_BLEND_DST_ALPHA;
64 case PIPE_BLENDFACTOR_DST_COLOR:
65 return V_028804_BLEND_DST_COLOR;
66 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
67 return V_028804_BLEND_SRC_ALPHA_SATURATE;
68 case PIPE_BLENDFACTOR_CONST_COLOR:
69 return V_028804_BLEND_CONST_COLOR;
70 case PIPE_BLENDFACTOR_CONST_ALPHA:
71 return V_028804_BLEND_CONST_ALPHA;
72 case PIPE_BLENDFACTOR_ZERO:
73 return V_028804_BLEND_ZERO;
74 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
75 return V_028804_BLEND_ONE_MINUS_SRC_COLOR;
76 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
77 return V_028804_BLEND_ONE_MINUS_SRC_ALPHA;
78 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
79 return V_028804_BLEND_ONE_MINUS_DST_ALPHA;
80 case PIPE_BLENDFACTOR_INV_DST_COLOR:
81 return V_028804_BLEND_ONE_MINUS_DST_COLOR;
82 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
83 return V_028804_BLEND_ONE_MINUS_CONST_COLOR;
84 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
85 return V_028804_BLEND_ONE_MINUS_CONST_ALPHA;
86 case PIPE_BLENDFACTOR_SRC1_COLOR:
87 return V_028804_BLEND_SRC1_COLOR;
88 case PIPE_BLENDFACTOR_SRC1_ALPHA:
89 return V_028804_BLEND_SRC1_ALPHA;
90 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
91 return V_028804_BLEND_INV_SRC1_COLOR;
92 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
93 return V_028804_BLEND_INV_SRC1_ALPHA;
94 default:
95 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
96 assert(0);
97 break;
98 }
99 return 0;
100}
101
Henri Verbeet3fccc142011-07-05 01:58:47 +0200102static unsigned r600_tex_dim(unsigned dim)
103{
104 switch (dim) {
105 default:
106 case PIPE_TEXTURE_1D:
107 return V_038000_SQ_TEX_DIM_1D;
108 case PIPE_TEXTURE_1D_ARRAY:
109 return V_038000_SQ_TEX_DIM_1D_ARRAY;
110 case PIPE_TEXTURE_2D:
111 case PIPE_TEXTURE_RECT:
112 return V_038000_SQ_TEX_DIM_2D;
113 case PIPE_TEXTURE_2D_ARRAY:
114 return V_038000_SQ_TEX_DIM_2D_ARRAY;
115 case PIPE_TEXTURE_3D:
116 return V_038000_SQ_TEX_DIM_3D;
117 case PIPE_TEXTURE_CUBE:
118 return V_038000_SQ_TEX_DIM_CUBEMAP;
119 }
120}
121
122static uint32_t r600_translate_dbformat(enum pipe_format format)
123{
124 switch (format) {
125 case PIPE_FORMAT_Z16_UNORM:
126 return V_028010_DEPTH_16;
127 case PIPE_FORMAT_Z24X8_UNORM:
128 return V_028010_DEPTH_X8_24;
Dave Airlie866f9b12011-09-11 09:45:10 +0100129 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200130 return V_028010_DEPTH_8_24;
Marek Olšák89954722011-06-20 19:40:41 +0200131 case PIPE_FORMAT_Z32_FLOAT:
132 return V_028010_DEPTH_32_FLOAT;
Dave Airlie866f9b12011-09-11 09:45:10 +0100133 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Marek Olšák89954722011-06-20 19:40:41 +0200134 return V_028010_DEPTH_X24_8_32_FLOAT;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200135 default:
136 return ~0U;
137 }
138}
139
140static uint32_t r600_translate_colorswap(enum pipe_format format)
141{
142 switch (format) {
143 /* 8-bit buffers. */
144 case PIPE_FORMAT_A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100145 case PIPE_FORMAT_A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100146 case PIPE_FORMAT_A8_UINT:
147 case PIPE_FORMAT_A8_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100148 case PIPE_FORMAT_A16_UNORM:
149 case PIPE_FORMAT_A16_SNORM:
150 case PIPE_FORMAT_A16_UINT:
151 case PIPE_FORMAT_A16_SINT:
152 case PIPE_FORMAT_A16_FLOAT:
153 case PIPE_FORMAT_A32_UINT:
154 case PIPE_FORMAT_A32_SINT:
155 case PIPE_FORMAT_A32_FLOAT:
Christian König0d0285b2011-08-30 15:43:03 +0200156 case PIPE_FORMAT_R4A4_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200157 return V_0280A0_SWAP_ALT_REV;
158 case PIPE_FORMAT_I8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100159 case PIPE_FORMAT_I8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100160 case PIPE_FORMAT_I8_UINT:
161 case PIPE_FORMAT_I8_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100162 case PIPE_FORMAT_L8_UNORM:
163 case PIPE_FORMAT_L8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100164 case PIPE_FORMAT_L8_UINT:
165 case PIPE_FORMAT_L8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200166 case PIPE_FORMAT_L8_SRGB:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100167 case PIPE_FORMAT_L16_UNORM:
168 case PIPE_FORMAT_L16_SNORM:
169 case PIPE_FORMAT_L16_UINT:
170 case PIPE_FORMAT_L16_SINT:
171 case PIPE_FORMAT_L16_FLOAT:
172 case PIPE_FORMAT_L32_UINT:
173 case PIPE_FORMAT_L32_SINT:
174 case PIPE_FORMAT_L32_FLOAT:
175 case PIPE_FORMAT_I16_UNORM:
176 case PIPE_FORMAT_I16_SNORM:
177 case PIPE_FORMAT_I16_UINT:
178 case PIPE_FORMAT_I16_SINT:
179 case PIPE_FORMAT_I16_FLOAT:
180 case PIPE_FORMAT_I32_UINT:
181 case PIPE_FORMAT_I32_SINT:
182 case PIPE_FORMAT_I32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200183 case PIPE_FORMAT_R8_UNORM:
184 case PIPE_FORMAT_R8_SNORM:
Dave Airlie77058332012-01-02 20:44:30 +0000185 case PIPE_FORMAT_R8_UINT:
186 case PIPE_FORMAT_R8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200187 return V_0280A0_SWAP_STD;
188
189 case PIPE_FORMAT_L4A4_UNORM:
Christian König0d0285b2011-08-30 15:43:03 +0200190 case PIPE_FORMAT_A4R4_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200191 return V_0280A0_SWAP_ALT;
192
193 /* 16-bit buffers. */
194 case PIPE_FORMAT_B5G6R5_UNORM:
195 return V_0280A0_SWAP_STD_REV;
196
197 case PIPE_FORMAT_B5G5R5A1_UNORM:
198 case PIPE_FORMAT_B5G5R5X1_UNORM:
199 return V_0280A0_SWAP_ALT;
200
201 case PIPE_FORMAT_B4G4R4A4_UNORM:
202 case PIPE_FORMAT_B4G4R4X4_UNORM:
203 return V_0280A0_SWAP_ALT;
204
205 case PIPE_FORMAT_Z16_UNORM:
206 return V_0280A0_SWAP_STD;
207
208 case PIPE_FORMAT_L8A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100209 case PIPE_FORMAT_L8A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100210 case PIPE_FORMAT_L8A8_UINT:
211 case PIPE_FORMAT_L8A8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200212 case PIPE_FORMAT_L8A8_SRGB:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100213 case PIPE_FORMAT_L16A16_UNORM:
214 case PIPE_FORMAT_L16A16_SNORM:
215 case PIPE_FORMAT_L16A16_UINT:
216 case PIPE_FORMAT_L16A16_SINT:
217 case PIPE_FORMAT_L16A16_FLOAT:
218 case PIPE_FORMAT_L32A32_UINT:
219 case PIPE_FORMAT_L32A32_SINT:
220 case PIPE_FORMAT_L32A32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200221 return V_0280A0_SWAP_ALT;
222 case PIPE_FORMAT_R8G8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100223 case PIPE_FORMAT_R8G8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100224 case PIPE_FORMAT_R8G8_UINT:
225 case PIPE_FORMAT_R8G8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200226 return V_0280A0_SWAP_STD;
227
228 case PIPE_FORMAT_R16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100229 case PIPE_FORMAT_R16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100230 case PIPE_FORMAT_R16_UINT:
231 case PIPE_FORMAT_R16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200232 case PIPE_FORMAT_R16_FLOAT:
233 return V_0280A0_SWAP_STD;
234
235 /* 32-bit buffers. */
236
237 case PIPE_FORMAT_A8B8G8R8_SRGB:
238 return V_0280A0_SWAP_STD_REV;
239 case PIPE_FORMAT_B8G8R8A8_SRGB:
240 return V_0280A0_SWAP_ALT;
241
242 case PIPE_FORMAT_B8G8R8A8_UNORM:
243 case PIPE_FORMAT_B8G8R8X8_UNORM:
244 return V_0280A0_SWAP_ALT;
245
246 case PIPE_FORMAT_A8R8G8B8_UNORM:
247 case PIPE_FORMAT_X8R8G8B8_UNORM:
248 return V_0280A0_SWAP_ALT_REV;
249 case PIPE_FORMAT_R8G8B8A8_SNORM:
250 case PIPE_FORMAT_R8G8B8A8_UNORM:
251 case PIPE_FORMAT_R8G8B8X8_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100252 case PIPE_FORMAT_R8G8B8A8_SINT:
253 case PIPE_FORMAT_R8G8B8A8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200254 return V_0280A0_SWAP_STD;
255
256 case PIPE_FORMAT_A8B8G8R8_UNORM:
257 case PIPE_FORMAT_X8B8G8R8_UNORM:
258 /* case PIPE_FORMAT_R8SG8SB8UX8U_NORM: */
259 return V_0280A0_SWAP_STD_REV;
260
261 case PIPE_FORMAT_Z24X8_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100262 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200263 return V_0280A0_SWAP_STD;
264
265 case PIPE_FORMAT_X8Z24_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100266 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200267 return V_0280A0_SWAP_STD;
268
269 case PIPE_FORMAT_R10G10B10A2_UNORM:
270 case PIPE_FORMAT_R10G10B10X2_SNORM:
271 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
272 return V_0280A0_SWAP_STD;
273
274 case PIPE_FORMAT_B10G10R10A2_UNORM:
Dave Airlie9608ef52011-11-27 20:33:37 +0000275 case PIPE_FORMAT_B10G10R10A2_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200276 return V_0280A0_SWAP_ALT;
277
278 case PIPE_FORMAT_R11G11B10_FLOAT:
279 case PIPE_FORMAT_R16G16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100280 case PIPE_FORMAT_R16G16_SNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200281 case PIPE_FORMAT_R16G16_FLOAT:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100282 case PIPE_FORMAT_R16G16_UINT:
283 case PIPE_FORMAT_R16G16_SINT:
Kai Wasserbäch2df2c312012-05-25 16:27:08 +0200284 case PIPE_FORMAT_R16G16B16_FLOAT:
285 case PIPE_FORMAT_R32G32B32_FLOAT:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100286 case PIPE_FORMAT_R32_UINT:
287 case PIPE_FORMAT_R32_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200288 case PIPE_FORMAT_R32_FLOAT:
Marek Olšák89954722011-06-20 19:40:41 +0200289 case PIPE_FORMAT_Z32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200290 return V_0280A0_SWAP_STD;
291
292 /* 64-bit buffers. */
293 case PIPE_FORMAT_R32G32_FLOAT:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100294 case PIPE_FORMAT_R32G32_UINT:
295 case PIPE_FORMAT_R32G32_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200296 case PIPE_FORMAT_R16G16B16A16_UNORM:
297 case PIPE_FORMAT_R16G16B16A16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100298 case PIPE_FORMAT_R16G16B16A16_UINT:
299 case PIPE_FORMAT_R16G16B16A16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200300 case PIPE_FORMAT_R16G16B16A16_FLOAT:
Dave Airlie866f9b12011-09-11 09:45:10 +0100301 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200302
303 /* 128-bit buffers. */
304 case PIPE_FORMAT_R32G32B32A32_FLOAT:
305 case PIPE_FORMAT_R32G32B32A32_SNORM:
306 case PIPE_FORMAT_R32G32B32A32_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100307 case PIPE_FORMAT_R32G32B32A32_SINT:
308 case PIPE_FORMAT_R32G32B32A32_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200309 return V_0280A0_SWAP_STD;
310 default:
311 R600_ERR("unsupported colorswap format %d\n", format);
312 return ~0U;
313 }
314 return ~0U;
315}
316
317static uint32_t r600_translate_colorformat(enum pipe_format format)
318{
319 switch (format) {
320 case PIPE_FORMAT_L4A4_UNORM:
Christian König0d0285b2011-08-30 15:43:03 +0200321 case PIPE_FORMAT_R4A4_UNORM:
322 case PIPE_FORMAT_A4R4_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200323 return V_0280A0_COLOR_4_4;
324
325 /* 8-bit buffers. */
326 case PIPE_FORMAT_A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100327 case PIPE_FORMAT_A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100328 case PIPE_FORMAT_A8_UINT:
329 case PIPE_FORMAT_A8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200330 case PIPE_FORMAT_I8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100331 case PIPE_FORMAT_I8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100332 case PIPE_FORMAT_I8_UINT:
333 case PIPE_FORMAT_I8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200334 case PIPE_FORMAT_L8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100335 case PIPE_FORMAT_L8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100336 case PIPE_FORMAT_L8_UINT:
337 case PIPE_FORMAT_L8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200338 case PIPE_FORMAT_L8_SRGB:
339 case PIPE_FORMAT_R8_UNORM:
340 case PIPE_FORMAT_R8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100341 case PIPE_FORMAT_R8_UINT:
342 case PIPE_FORMAT_R8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200343 return V_0280A0_COLOR_8;
344
345 /* 16-bit buffers. */
346 case PIPE_FORMAT_B5G6R5_UNORM:
347 return V_0280A0_COLOR_5_6_5;
348
349 case PIPE_FORMAT_B5G5R5A1_UNORM:
350 case PIPE_FORMAT_B5G5R5X1_UNORM:
351 return V_0280A0_COLOR_1_5_5_5;
352
353 case PIPE_FORMAT_B4G4R4A4_UNORM:
354 case PIPE_FORMAT_B4G4R4X4_UNORM:
355 return V_0280A0_COLOR_4_4_4_4;
356
357 case PIPE_FORMAT_Z16_UNORM:
358 return V_0280A0_COLOR_16;
359
360 case PIPE_FORMAT_L8A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100361 case PIPE_FORMAT_L8A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100362 case PIPE_FORMAT_L8A8_UINT:
363 case PIPE_FORMAT_L8A8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200364 case PIPE_FORMAT_L8A8_SRGB:
365 case PIPE_FORMAT_R8G8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100366 case PIPE_FORMAT_R8G8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100367 case PIPE_FORMAT_R8G8_UINT:
368 case PIPE_FORMAT_R8G8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200369 return V_0280A0_COLOR_8_8;
370
371 case PIPE_FORMAT_R16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100372 case PIPE_FORMAT_R16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100373 case PIPE_FORMAT_R16_UINT:
374 case PIPE_FORMAT_R16_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100375 case PIPE_FORMAT_A16_UNORM:
376 case PIPE_FORMAT_A16_SNORM:
377 case PIPE_FORMAT_A16_UINT:
378 case PIPE_FORMAT_A16_SINT:
379 case PIPE_FORMAT_L16_UNORM:
380 case PIPE_FORMAT_L16_SNORM:
381 case PIPE_FORMAT_L16_UINT:
382 case PIPE_FORMAT_L16_SINT:
383 case PIPE_FORMAT_I16_UNORM:
384 case PIPE_FORMAT_I16_SNORM:
385 case PIPE_FORMAT_I16_UINT:
386 case PIPE_FORMAT_I16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200387 return V_0280A0_COLOR_16;
388
389 case PIPE_FORMAT_R16_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100390 case PIPE_FORMAT_A16_FLOAT:
391 case PIPE_FORMAT_L16_FLOAT:
392 case PIPE_FORMAT_I16_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200393 return V_0280A0_COLOR_16_FLOAT;
394
395 /* 32-bit buffers. */
396 case PIPE_FORMAT_A8B8G8R8_SRGB:
397 case PIPE_FORMAT_A8B8G8R8_UNORM:
398 case PIPE_FORMAT_A8R8G8B8_UNORM:
399 case PIPE_FORMAT_B8G8R8A8_SRGB:
400 case PIPE_FORMAT_B8G8R8A8_UNORM:
401 case PIPE_FORMAT_B8G8R8X8_UNORM:
402 case PIPE_FORMAT_R8G8B8A8_SNORM:
403 case PIPE_FORMAT_R8G8B8A8_UNORM:
404 case PIPE_FORMAT_R8G8B8X8_UNORM:
405 case PIPE_FORMAT_R8SG8SB8UX8U_NORM:
406 case PIPE_FORMAT_X8B8G8R8_UNORM:
407 case PIPE_FORMAT_X8R8G8B8_UNORM:
408 case PIPE_FORMAT_R8G8B8_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100409 case PIPE_FORMAT_R8G8B8A8_SINT:
410 case PIPE_FORMAT_R8G8B8A8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200411 return V_0280A0_COLOR_8_8_8_8;
412
413 case PIPE_FORMAT_R10G10B10A2_UNORM:
414 case PIPE_FORMAT_R10G10B10X2_SNORM:
415 case PIPE_FORMAT_B10G10R10A2_UNORM:
Dave Airlie9608ef52011-11-27 20:33:37 +0000416 case PIPE_FORMAT_B10G10R10A2_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200417 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
418 return V_0280A0_COLOR_2_10_10_10;
419
420 case PIPE_FORMAT_Z24X8_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100421 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200422 return V_0280A0_COLOR_8_24;
423
424 case PIPE_FORMAT_X8Z24_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100425 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200426 return V_0280A0_COLOR_24_8;
427
Dave Airlie866f9b12011-09-11 09:45:10 +0100428 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Marek Olšák89954722011-06-20 19:40:41 +0200429 return V_0280A0_COLOR_X24_8_32_FLOAT;
430
Dave Airlie5250bd02012-01-14 17:32:14 +0000431 case PIPE_FORMAT_R32_UINT:
432 case PIPE_FORMAT_R32_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100433 case PIPE_FORMAT_A32_UINT:
434 case PIPE_FORMAT_A32_SINT:
435 case PIPE_FORMAT_L32_UINT:
436 case PIPE_FORMAT_L32_SINT:
437 case PIPE_FORMAT_I32_UINT:
438 case PIPE_FORMAT_I32_SINT:
Dave Airlie5250bd02012-01-14 17:32:14 +0000439 return V_0280A0_COLOR_32;
440
Henri Verbeet3fccc142011-07-05 01:58:47 +0200441 case PIPE_FORMAT_R32_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100442 case PIPE_FORMAT_A32_FLOAT:
443 case PIPE_FORMAT_L32_FLOAT:
444 case PIPE_FORMAT_I32_FLOAT:
Marek Olšák89954722011-06-20 19:40:41 +0200445 case PIPE_FORMAT_Z32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200446 return V_0280A0_COLOR_32_FLOAT;
447
448 case PIPE_FORMAT_R16G16_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100449 case PIPE_FORMAT_L16A16_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200450 return V_0280A0_COLOR_16_16_FLOAT;
451
Henri Verbeet3fccc142011-07-05 01:58:47 +0200452 case PIPE_FORMAT_R16G16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100453 case PIPE_FORMAT_R16G16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100454 case PIPE_FORMAT_R16G16_UINT:
455 case PIPE_FORMAT_R16G16_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100456 case PIPE_FORMAT_L16A16_UNORM:
457 case PIPE_FORMAT_L16A16_SNORM:
458 case PIPE_FORMAT_L16A16_UINT:
459 case PIPE_FORMAT_L16A16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200460 return V_0280A0_COLOR_16_16;
461
462 case PIPE_FORMAT_R11G11B10_FLOAT:
463 return V_0280A0_COLOR_10_11_11_FLOAT;
464
465 /* 64-bit buffers. */
Dave Airlie8d3e5052011-10-10 20:27:51 +0100466 case PIPE_FORMAT_R16G16B16A16_UINT:
467 case PIPE_FORMAT_R16G16B16A16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200468 case PIPE_FORMAT_R16G16B16A16_UNORM:
469 case PIPE_FORMAT_R16G16B16A16_SNORM:
470 return V_0280A0_COLOR_16_16_16_16;
471
472 case PIPE_FORMAT_R16G16B16_FLOAT:
473 case PIPE_FORMAT_R16G16B16A16_FLOAT:
474 return V_0280A0_COLOR_16_16_16_16_FLOAT;
475
476 case PIPE_FORMAT_R32G32_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100477 case PIPE_FORMAT_L32A32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200478 return V_0280A0_COLOR_32_32_FLOAT;
479
Dave Airlie8d3e5052011-10-10 20:27:51 +0100480 case PIPE_FORMAT_R32G32_SINT:
481 case PIPE_FORMAT_R32G32_UINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100482 case PIPE_FORMAT_L32A32_UINT:
483 case PIPE_FORMAT_L32A32_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200484 return V_0280A0_COLOR_32_32;
485
486 /* 96-bit buffers. */
487 case PIPE_FORMAT_R32G32B32_FLOAT:
488 return V_0280A0_COLOR_32_32_32_FLOAT;
489
490 /* 128-bit buffers. */
491 case PIPE_FORMAT_R32G32B32A32_FLOAT:
492 return V_0280A0_COLOR_32_32_32_32_FLOAT;
493 case PIPE_FORMAT_R32G32B32A32_SNORM:
494 case PIPE_FORMAT_R32G32B32A32_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100495 case PIPE_FORMAT_R32G32B32A32_SINT:
496 case PIPE_FORMAT_R32G32B32A32_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200497 return V_0280A0_COLOR_32_32_32_32;
498
499 /* YUV buffers. */
500 case PIPE_FORMAT_UYVY:
501 case PIPE_FORMAT_YUYV:
502 default:
503 return ~0U; /* Unsupported. */
504 }
505}
506
507static uint32_t r600_colorformat_endian_swap(uint32_t colorformat)
508{
509 if (R600_BIG_ENDIAN) {
510 switch(colorformat) {
511 case V_0280A0_COLOR_4_4:
Henri Verbeet7e591112011-07-09 17:19:00 +0200512 return ENDIAN_NONE;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200513
514 /* 8-bit buffers. */
515 case V_0280A0_COLOR_8:
Henri Verbeet7e591112011-07-09 17:19:00 +0200516 return ENDIAN_NONE;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200517
518 /* 16-bit buffers. */
519 case V_0280A0_COLOR_5_6_5:
520 case V_0280A0_COLOR_1_5_5_5:
521 case V_0280A0_COLOR_4_4_4_4:
522 case V_0280A0_COLOR_16:
523 case V_0280A0_COLOR_8_8:
Henri Verbeet7e591112011-07-09 17:19:00 +0200524 return ENDIAN_8IN16;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200525
526 /* 32-bit buffers. */
527 case V_0280A0_COLOR_8_8_8_8:
528 case V_0280A0_COLOR_2_10_10_10:
529 case V_0280A0_COLOR_8_24:
530 case V_0280A0_COLOR_24_8:
531 case V_0280A0_COLOR_32_FLOAT:
532 case V_0280A0_COLOR_16_16_FLOAT:
533 case V_0280A0_COLOR_16_16:
Henri Verbeet7e591112011-07-09 17:19:00 +0200534 return ENDIAN_8IN32;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200535
536 /* 64-bit buffers. */
537 case V_0280A0_COLOR_16_16_16_16:
538 case V_0280A0_COLOR_16_16_16_16_FLOAT:
Henri Verbeet7e591112011-07-09 17:19:00 +0200539 return ENDIAN_8IN16;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200540
541 case V_0280A0_COLOR_32_32_FLOAT:
542 case V_0280A0_COLOR_32_32:
Marek Olšák89954722011-06-20 19:40:41 +0200543 case V_0280A0_COLOR_X24_8_32_FLOAT:
Henri Verbeet7e591112011-07-09 17:19:00 +0200544 return ENDIAN_8IN32;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200545
546 /* 128-bit buffers. */
547 case V_0280A0_COLOR_32_32_32_FLOAT:
548 case V_0280A0_COLOR_32_32_32_32_FLOAT:
549 case V_0280A0_COLOR_32_32_32_32:
Henri Verbeet7e591112011-07-09 17:19:00 +0200550 return ENDIAN_8IN32;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200551 default:
552 return ENDIAN_NONE; /* Unsupported. */
553 }
554 } else {
555 return ENDIAN_NONE;
556 }
557}
558
559static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
560{
561 return r600_translate_texformat(screen, format, NULL, NULL, NULL) != ~0U;
562}
563
564static bool r600_is_colorbuffer_format_supported(enum pipe_format format)
565{
566 return r600_translate_colorformat(format) != ~0U &&
567 r600_translate_colorswap(format) != ~0U;
568}
569
570static bool r600_is_zs_format_supported(enum pipe_format format)
571{
572 return r600_translate_dbformat(format) != ~0U;
573}
Jerome Glissefd266ec2010-09-17 10:41:50 -0400574
Henri Verbeet18cdb9c2011-07-05 01:58:46 +0200575boolean r600_is_format_supported(struct pipe_screen *screen,
576 enum pipe_format format,
577 enum pipe_texture_target target,
578 unsigned sample_count,
579 unsigned usage)
580{
581 unsigned retval = 0;
582
583 if (target >= PIPE_MAX_TEXTURE_TYPES) {
584 R600_ERR("r600: unsupported texture type %d\n", target);
585 return FALSE;
586 }
587
588 if (!util_format_is_supported(format, usage))
589 return FALSE;
590
591 /* Multisample */
592 if (sample_count > 1)
593 return FALSE;
594
595 if ((usage & PIPE_BIND_SAMPLER_VIEW) &&
596 r600_is_sampler_format_supported(screen, format)) {
597 retval |= PIPE_BIND_SAMPLER_VIEW;
598 }
599
600 if ((usage & (PIPE_BIND_RENDER_TARGET |
601 PIPE_BIND_DISPLAY_TARGET |
602 PIPE_BIND_SCANOUT |
603 PIPE_BIND_SHARED)) &&
604 r600_is_colorbuffer_format_supported(format)) {
605 retval |= usage &
606 (PIPE_BIND_RENDER_TARGET |
607 PIPE_BIND_DISPLAY_TARGET |
608 PIPE_BIND_SCANOUT |
609 PIPE_BIND_SHARED);
610 }
611
612 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
613 r600_is_zs_format_supported(format)) {
614 retval |= PIPE_BIND_DEPTH_STENCIL;
615 }
616
617 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
618 r600_is_vertex_format_supported(format)) {
619 retval |= PIPE_BIND_VERTEX_BUFFER;
620 }
621
622 if (usage & PIPE_BIND_TRANSFER_READ)
623 retval |= PIPE_BIND_TRANSFER_READ;
624 if (usage & PIPE_BIND_TRANSFER_WRITE)
625 retval |= PIPE_BIND_TRANSFER_WRITE;
626
627 return retval == usage;
628}
629
Marek Olšáke4340c12012-01-29 23:25:42 +0100630void r600_polygon_offset_update(struct r600_context *rctx)
Jerome Glisse0b841b02010-12-03 12:20:40 -0500631{
632 struct r600_pipe_state state;
633
634 state.id = R600_PIPE_STATE_POLYGON_OFFSET;
635 state.nregs = 0;
636 if (rctx->rasterizer && rctx->framebuffer.zsbuf) {
637 float offset_units = rctx->rasterizer->offset_units;
638 unsigned offset_db_fmt_cntl = 0, depth;
639
Marek Olšák6657a7a2012-07-07 18:41:01 +0200640 switch (rctx->framebuffer.zsbuf->format) {
Jerome Glisse0b841b02010-12-03 12:20:40 -0500641 case PIPE_FORMAT_Z24X8_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100642 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Jerome Glisse0b841b02010-12-03 12:20:40 -0500643 depth = -24;
644 offset_units *= 2.0f;
645 break;
646 case PIPE_FORMAT_Z32_FLOAT:
Dave Airlie866f9b12011-09-11 09:45:10 +0100647 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Jerome Glisse0b841b02010-12-03 12:20:40 -0500648 depth = -23;
649 offset_units *= 1.0f;
650 offset_db_fmt_cntl |= S_028DF8_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
651 break;
652 case PIPE_FORMAT_Z16_UNORM:
653 depth = -16;
654 offset_units *= 4.0f;
655 break;
656 default:
657 return;
658 }
Marek Olšák370c8b52012-02-24 16:36:05 +0100659 /* XXX some of those reg can be computed with cso */
Jerome Glisse0b841b02010-12-03 12:20:40 -0500660 offset_db_fmt_cntl |= S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS(depth);
661 r600_pipe_state_add_reg(&state,
662 R_028E00_PA_SU_POLY_OFFSET_FRONT_SCALE,
Dave Airlie62b03232012-04-23 10:20:10 +0100663 fui(rctx->rasterizer->offset_scale));
Jerome Glisse0b841b02010-12-03 12:20:40 -0500664 r600_pipe_state_add_reg(&state,
665 R_028E04_PA_SU_POLY_OFFSET_FRONT_OFFSET,
Dave Airlie62b03232012-04-23 10:20:10 +0100666 fui(offset_units));
Jerome Glisse0b841b02010-12-03 12:20:40 -0500667 r600_pipe_state_add_reg(&state,
668 R_028E08_PA_SU_POLY_OFFSET_BACK_SCALE,
Dave Airlie62b03232012-04-23 10:20:10 +0100669 fui(rctx->rasterizer->offset_scale));
Jerome Glisse0b841b02010-12-03 12:20:40 -0500670 r600_pipe_state_add_reg(&state,
671 R_028E0C_PA_SU_POLY_OFFSET_BACK_OFFSET,
Dave Airlie62b03232012-04-23 10:20:10 +0100672 fui(offset_units));
Jerome Glisse0b841b02010-12-03 12:20:40 -0500673 r600_pipe_state_add_reg(&state,
674 R_028DF8_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
Dave Airlie62b03232012-04-23 10:20:10 +0100675 offset_db_fmt_cntl);
Marek Olšáke4340c12012-01-29 23:25:42 +0100676 r600_context_pipe_state_set(rctx, &state);
Jerome Glisse0b841b02010-12-03 12:20:40 -0500677 }
678}
679
Jerome Glissefd266ec2010-09-17 10:41:50 -0400680static void *r600_create_blend_state(struct pipe_context *ctx,
681 const struct pipe_blend_state *state)
682{
Marek Olšáke4340c12012-01-29 23:25:42 +0100683 struct r600_context *rctx = (struct r600_context *)ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400684 struct r600_pipe_blend *blend = CALLOC_STRUCT(r600_pipe_blend);
685 struct r600_pipe_state *rstate;
Marek Olšák78293b92012-01-29 23:13:39 +0100686 uint32_t color_control = 0, target_mask;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400687
688 if (blend == NULL) {
689 return NULL;
690 }
691 rstate = &blend->rstate;
692
693 rstate->id = R600_PIPE_STATE_BLEND;
694
695 target_mask = 0;
Alex Deucher3e301482011-03-14 17:53:00 -0400696
697 /* R600 does not support per-MRT blends */
698 if (rctx->family > CHIP_R600)
699 color_control |= S_028808_PER_MRT_BLEND(1);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400700 if (state->logicop_enable) {
701 color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
702 } else {
703 color_control |= (0xcc << 16);
704 }
705 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
706 if (state->independent_blend_enable) {
707 for (int i = 0; i < 8; i++) {
708 if (state->rt[i].blend_enable) {
709 color_control |= S_028808_TARGET_BLEND_ENABLE(1 << i);
710 }
711 target_mask |= (state->rt[i].colormask << (4 * i));
712 }
713 } else {
714 for (int i = 0; i < 8; i++) {
715 if (state->rt[0].blend_enable) {
716 color_control |= S_028808_TARGET_BLEND_ENABLE(1 << i);
717 }
718 target_mask |= (state->rt[0].colormask << (4 * i));
719 }
720 }
Marek Olšák43e3f192012-07-07 17:11:32 +0200721
722 if (target_mask)
723 color_control |= S_028808_SPECIAL_OP(V_028808_NORMAL);
724 else
725 color_control |= S_028808_SPECIAL_OP(V_028808_DISABLE);
726
Jerome Glissefd266ec2010-09-17 10:41:50 -0400727 blend->cb_target_mask = target_mask;
Marek Olšák84b4b2a2012-01-29 04:17:30 +0100728 blend->cb_color_control = color_control;
Dave Airlied1cc87c2012-03-24 13:37:16 +0000729 /* only MRT0 has dual src blend */
730 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400731 for (int i = 0; i < 8; i++) {
Julian Adams3f8455d2011-04-06 21:04:08 +0200732 /* state->rt entries > 0 only written if independent blending */
733 const int j = state->independent_blend_enable ? i : 0;
Jerome Glisse7ffd4e92010-11-17 17:20:59 -0500734
Julian Adams3f8455d2011-04-06 21:04:08 +0200735 unsigned eqRGB = state->rt[j].rgb_func;
736 unsigned srcRGB = state->rt[j].rgb_src_factor;
737 unsigned dstRGB = state->rt[j].rgb_dst_factor;
738
739 unsigned eqA = state->rt[j].alpha_func;
740 unsigned srcA = state->rt[j].alpha_src_factor;
741 unsigned dstA = state->rt[j].alpha_dst_factor;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400742 uint32_t bc = 0;
743
Julian Adams3f8455d2011-04-06 21:04:08 +0200744 if (!state->rt[j].blend_enable)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400745 continue;
746
747 bc |= S_028804_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
748 bc |= S_028804_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
749 bc |= S_028804_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
750
751 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
752 bc |= S_028804_SEPARATE_ALPHA_BLEND(1);
753 bc |= S_028804_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
754 bc |= S_028804_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
755 bc |= S_028804_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
756 }
757
Alex Deucher3e301482011-03-14 17:53:00 -0400758 /* R600 does not support per-MRT blends */
759 if (rctx->family > CHIP_R600)
Dave Airlie62b03232012-04-23 10:20:10 +0100760 r600_pipe_state_add_reg(rstate, R_028780_CB_BLEND0_CONTROL + i * 4, bc);
Alex Deucher3e301482011-03-14 17:53:00 -0400761 if (i == 0)
Dave Airlie62b03232012-04-23 10:20:10 +0100762 r600_pipe_state_add_reg(rstate, R_028804_CB_BLEND_CONTROL, bc);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400763 }
764 return rstate;
765}
766
Jerome Glissefd266ec2010-09-17 10:41:50 -0400767static void *r600_create_dsa_state(struct pipe_context *ctx,
768 const struct pipe_depth_stencil_alpha_state *state)
769{
Marek Olšáke4340c12012-01-29 23:25:42 +0100770 struct r600_context *rctx = (struct r600_context *)ctx;
Henri Verbeetf60235e2011-05-05 20:54:36 +0200771 struct r600_pipe_dsa *dsa = CALLOC_STRUCT(r600_pipe_dsa);
Marek Olšák3d061ca2012-01-28 06:03:53 +0100772 unsigned db_depth_control, alpha_test_control, alpha_ref;
Henri Verbeetf60235e2011-05-05 20:54:36 +0200773 struct r600_pipe_state *rstate;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400774
Henri Verbeetf60235e2011-05-05 20:54:36 +0200775 if (dsa == NULL) {
Jerome Glissefd266ec2010-09-17 10:41:50 -0400776 return NULL;
777 }
778
Marek Olšáka2361942012-01-28 05:50:00 +0100779 dsa->valuemask[0] = state->stencil[0].valuemask;
780 dsa->valuemask[1] = state->stencil[1].valuemask;
781 dsa->writemask[0] = state->stencil[0].writemask;
782 dsa->writemask[1] = state->stencil[1].writemask;
783
Henri Verbeetf60235e2011-05-05 20:54:36 +0200784 rstate = &dsa->rstate;
785
Jerome Glissefd266ec2010-09-17 10:41:50 -0400786 rstate->id = R600_PIPE_STATE_DSA;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400787 db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
788 S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
789 S_028800_ZFUNC(state->depth.func);
790
791 /* stencil */
792 if (state->stencil[0].enabled) {
793 db_depth_control |= S_028800_STENCIL_ENABLE(1);
Marek Olšákd2142752012-02-14 15:14:58 +0100794 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
Jerome Glissefd266ec2010-09-17 10:41:50 -0400795 db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
796 db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
797 db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
798
Jerome Glissefd266ec2010-09-17 10:41:50 -0400799 if (state->stencil[1].enabled) {
800 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
Marek Olšákd2142752012-02-14 15:14:58 +0100801 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
Jerome Glissefd266ec2010-09-17 10:41:50 -0400802 db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
803 db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
804 db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
Jerome Glissefd266ec2010-09-17 10:41:50 -0400805 }
806 }
807
808 /* alpha */
809 alpha_test_control = 0;
810 alpha_ref = 0;
811 if (state->alpha.enabled) {
812 alpha_test_control = S_028410_ALPHA_FUNC(state->alpha.func);
813 alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
814 alpha_ref = fui(state->alpha.ref_value);
815 }
Dave Airlie4a264542012-04-22 20:51:43 +0100816 dsa->sx_alpha_test_control = alpha_test_control & 0xff;
Henri Verbeetf60235e2011-05-05 20:54:36 +0200817 dsa->alpha_ref = alpha_ref;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400818
Dave Airlie62b03232012-04-23 10:20:10 +0100819 r600_pipe_state_add_reg(rstate, R_028800_DB_DEPTH_CONTROL, db_depth_control);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400820 return rstate;
821}
822
823static void *r600_create_rs_state(struct pipe_context *ctx,
Marek Olšák543b2332011-11-08 21:58:27 +0100824 const struct pipe_rasterizer_state *state)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400825{
Marek Olšáke4340c12012-01-29 23:25:42 +0100826 struct r600_context *rctx = (struct r600_context *)ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400827 struct r600_pipe_rasterizer *rs = CALLOC_STRUCT(r600_pipe_rasterizer);
828 struct r600_pipe_state *rstate;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400829 unsigned tmp;
Jerome Glisseb534eb12010-09-28 11:07:20 -0400830 unsigned prov_vtx = 1, polygon_dual_mode;
Dave Airlie391e33f2011-11-06 12:49:21 +0000831 unsigned sc_mode_cntl;
Marek Olšákf183cc92012-01-27 21:20:27 +0100832 float psize_min, psize_max;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400833
834 if (rs == NULL) {
835 return NULL;
836 }
837
Marek Olšáka652cc42012-01-29 05:48:28 +0100838 polygon_dual_mode = (state->fill_front != PIPE_POLYGON_MODE_FILL ||
839 state->fill_back != PIPE_POLYGON_MODE_FILL);
840
841 if (state->flatshade_first)
842 prov_vtx = 0;
843
Jerome Glissefd266ec2010-09-17 10:41:50 -0400844 rstate = &rs->rstate;
845 rs->flatshade = state->flatshade;
846 rs->sprite_coord_enable = state->sprite_coord_enable;
Vadim Girlin725a8202012-01-06 08:13:18 +0400847 rs->two_side = state->light_twoside;
Vadim Girlin91d47292012-01-15 09:29:50 -0500848 rs->clip_plane_enable = state->clip_plane_enable;
Marek Olšák20000862012-01-29 05:22:00 +0100849 rs->pa_sc_line_stipple = state->line_stipple_enable ?
850 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
851 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
Marek Olšáka4943012012-01-29 07:16:10 +0100852 rs->pa_cl_clip_cntl =
853 S_028810_PS_UCP_MODE(3) |
854 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip) |
855 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip) |
856 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400857
Jerome Glisse58c24392010-09-24 21:34:56 -0400858 /* offset */
859 rs->offset_units = state->offset_units;
860 rs->offset_scale = state->offset_scale * 12.0f;
861
Jerome Glissefd266ec2010-09-17 10:41:50 -0400862 rstate->id = R600_PIPE_STATE_RASTERIZER;
Vadim Girlin1a9d2b72012-01-24 23:32:50 +0400863 tmp = S_0286D4_FLAT_SHADE_ENA(1);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400864 if (state->sprite_coord_enable) {
865 tmp |= S_0286D4_PNT_SPRITE_ENA(1) |
866 S_0286D4_PNT_SPRITE_OVRD_X(2) |
867 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
868 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
869 S_0286D4_PNT_SPRITE_OVRD_W(1);
870 if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
871 tmp |= S_0286D4_PNT_SPRITE_TOP_1(1);
872 }
873 }
Dave Airlie62b03232012-04-23 10:20:10 +0100874 r600_pipe_state_add_reg(rstate, R_0286D4_SPI_INTERP_CONTROL_0, tmp);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400875
Jerome Glissefd266ec2010-09-17 10:41:50 -0400876 /* point size 12.4 fixed point */
Marek Olšáka2e76292012-03-19 02:59:43 +0100877 tmp = r600_pack_float_12p4(state->point_size/2);
Dave Airlie62b03232012-04-23 10:20:10 +0100878 r600_pipe_state_add_reg(rstate, R_028A00_PA_SU_POINT_SIZE, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
Marek Olšákf183cc92012-01-27 21:20:27 +0100879
Marek Olšákc7eaf2742012-03-08 11:15:32 +0100880 if (state->point_size_per_vertex) {
Marek Olšáke3032a02012-01-28 15:05:06 +0100881 psize_min = util_get_min_point_size(state);
882 psize_max = 8192;
883 } else {
884 /* Force the point size to be as if the vertex output was disabled. */
885 psize_min = state->point_size;
886 psize_max = state->point_size;
887 }
Marek Olšákf183cc92012-01-27 21:20:27 +0100888 /* Divide by two, because 0.5 = 1 pixel. */
889 r600_pipe_state_add_reg(rstate, R_028A04_PA_SU_POINT_MINMAX,
890 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
Dave Airlie62b03232012-04-23 10:20:10 +0100891 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
Keith Whitwellc28f7642010-10-14 16:42:39 +0100892
Marek Olšákc7eaf2742012-03-08 11:15:32 +0100893 tmp = r600_pack_float_12p4(state->line_width/2);
Dave Airlie62b03232012-04-23 10:20:10 +0100894 r600_pipe_state_add_reg(rstate, R_028A08_PA_SU_LINE_CNTL, S_028A08_WIDTH(tmp));
Keith Whitwellc28f7642010-10-14 16:42:39 +0100895
Marek Olšákaacd6532012-02-26 13:17:53 +0100896 if (rctx->chip_class >= R700) {
897 sc_mode_cntl =
898 S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
899 S_028A4C_FORCE_EOV_REZ_ENABLE(1) |
900 S_028A4C_R700_ZMM_LINE_OFFSET(1) |
901 S_028A4C_R700_VPORT_SCISSOR_ENABLE(state->scissor);
902 } else {
903 sc_mode_cntl =
904 S_028A4C_WALK_ALIGN8_PRIM_FITS_ST(1) |
905 S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1);
906 rs->scissor_enable = state->scissor;
907 }
Dave Airlie391e33f2011-11-06 12:49:21 +0000908 sc_mode_cntl |= S_028A4C_LINE_STIPPLE_ENABLE(state->line_stipple_enable);
909
Dave Airlie62b03232012-04-23 10:20:10 +0100910 r600_pipe_state_add_reg(rstate, R_028A4C_PA_SC_MODE_CNTL, sc_mode_cntl);
Jerome Glisse7ffd4e92010-11-17 17:20:59 -0500911
Keith Whitwellc3974dc2010-10-17 11:45:49 -0700912 r600_pipe_state_add_reg(rstate, R_028C08_PA_SU_VTX_CNTL,
Dave Airlie62b03232012-04-23 10:20:10 +0100913 S_028C08_PIX_CENTER_HALF(state->gl_rasterization_rules));
Keith Whitwellc3974dc2010-10-17 11:45:49 -0700914
Dave Airlie62b03232012-04-23 10:20:10 +0100915 r600_pipe_state_add_reg(rstate, R_028DFC_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
Marek Olšákb0b81212012-02-16 14:45:35 +0100916 r600_pipe_state_add_reg(rstate, R_028814_PA_SU_SC_MODE_CNTL,
917 S_028814_PROVOKING_VTX_LAST(prov_vtx) |
Marek Olšákf6546532012-03-07 17:15:23 +0100918 S_028814_CULL_FRONT(state->cull_face & PIPE_FACE_FRONT ? 1 : 0) |
919 S_028814_CULL_BACK(state->cull_face & PIPE_FACE_BACK ? 1 : 0) |
Marek Olšákb0b81212012-02-16 14:45:35 +0100920 S_028814_FACE(!state->front_ccw) |
921 S_028814_POLY_OFFSET_FRONT_ENABLE(state->offset_tri) |
922 S_028814_POLY_OFFSET_BACK_ENABLE(state->offset_tri) |
923 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_tri) |
924 S_028814_POLY_MODE(polygon_dual_mode) |
925 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
Dave Airlie62b03232012-04-23 10:20:10 +0100926 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
927 r600_pipe_state_add_reg(rstate, R_028350_SX_MISC, S_028350_MULTIPASS(state->rasterizer_discard));
Jerome Glissefd266ec2010-09-17 10:41:50 -0400928 return rstate;
929}
930
Jerome Glissefd266ec2010-09-17 10:41:50 -0400931static void *r600_create_sampler_state(struct pipe_context *ctx,
932 const struct pipe_sampler_state *state)
933{
Marek Olšákbadf0332011-06-19 23:41:02 +0200934 struct r600_pipe_sampler_state *ss = CALLOC_STRUCT(r600_pipe_sampler_state);
935 struct r600_pipe_state *rstate;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400936 union util_color uc;
Jerome Glisseb9e8ea62011-05-09 12:09:51 -0400937 unsigned aniso_flag_offset = state->max_anisotropy > 1 ? 4 : 0;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400938
Marek Olšákbadf0332011-06-19 23:41:02 +0200939 if (ss == NULL) {
Jerome Glissefd266ec2010-09-17 10:41:50 -0400940 return NULL;
941 }
942
Marek Olšákbadf0332011-06-19 23:41:02 +0200943 ss->seamless_cube_map = state->seamless_cube_map;
944 rstate = &ss->rstate;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400945 rstate->id = R600_PIPE_STATE_SAMPLER;
Dave Airlie9f61e432011-09-27 10:08:34 +0100946 util_pack_color(state->border_color.f, PIPE_FORMAT_B8G8R8A8_UNORM, &uc);
Dave Airlie51d08922011-06-03 08:50:58 +1000947 r600_pipe_state_add_reg_noblock(rstate, R_03C000_SQ_TEX_SAMPLER_WORD0_0,
948 S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
949 S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
950 S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
951 S_03C000_XY_MAG_FILTER(r600_tex_filter(state->mag_img_filter) | aniso_flag_offset) |
952 S_03C000_XY_MIN_FILTER(r600_tex_filter(state->min_img_filter) | aniso_flag_offset) |
953 S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
954 S_03C000_MAX_ANISO(r600_tex_aniso_filter(state->max_anisotropy)) |
955 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
Marek Olšák4a058ae2012-01-29 07:34:25 +0100956 S_03C000_BORDER_COLOR_TYPE(uc.ui ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0), NULL, 0);
Dave Airlie51d08922011-06-03 08:50:58 +1000957 r600_pipe_state_add_reg_noblock(rstate, R_03C004_SQ_TEX_SAMPLER_WORD1_0,
958 S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 6)) |
959 S_03C004_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 6)) |
Marek Olšák4a058ae2012-01-29 07:34:25 +0100960 S_03C004_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 6)), NULL, 0);
961 r600_pipe_state_add_reg_noblock(rstate, R_03C008_SQ_TEX_SAMPLER_WORD2_0, S_03C008_TYPE(1), NULL, 0);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400962 if (uc.ui) {
Marek Olšák4a058ae2012-01-29 07:34:25 +0100963 r600_pipe_state_add_reg_noblock(rstate, R_00A400_TD_PS_SAMPLER0_BORDER_RED, fui(state->border_color.f[0]), NULL, 0);
964 r600_pipe_state_add_reg_noblock(rstate, R_00A404_TD_PS_SAMPLER0_BORDER_GREEN, fui(state->border_color.f[1]), NULL, 0);
965 r600_pipe_state_add_reg_noblock(rstate, R_00A408_TD_PS_SAMPLER0_BORDER_BLUE, fui(state->border_color.f[2]), NULL, 0);
966 r600_pipe_state_add_reg_noblock(rstate, R_00A40C_TD_PS_SAMPLER0_BORDER_ALPHA, fui(state->border_color.f[3]), NULL, 0);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400967 }
968 return rstate;
969}
970
Jerome Glissefd266ec2010-09-17 10:41:50 -0400971static struct pipe_sampler_view *r600_create_sampler_view(struct pipe_context *ctx,
972 struct pipe_resource *texture,
973 const struct pipe_sampler_view *state)
974{
Marek Olšák565f39b2011-08-19 22:27:00 +0200975 struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
Marek Olšák565f39b2011-08-19 22:27:00 +0200976 struct r600_resource_texture *tmp = (struct r600_resource_texture*)texture;
Cédric Cano843dfe32011-04-19 13:02:14 -0400977 unsigned format, endian;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400978 uint32_t word4 = 0, yuv_format = 0, pitch = 0;
979 unsigned char swizzle[4], array_mode = 0, tile_type = 0;
Marek Olšák677a4402011-06-15 02:24:03 +0200980 unsigned width, height, depth, offset_level, last_level;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400981
Marek Olšák565f39b2011-08-19 22:27:00 +0200982 if (view == NULL)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400983 return NULL;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400984
985 /* initialize base object */
Marek Olšák565f39b2011-08-19 22:27:00 +0200986 view->base = *state;
987 view->base.texture = NULL;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400988 pipe_reference(NULL, &texture->reference);
Marek Olšák565f39b2011-08-19 22:27:00 +0200989 view->base.texture = texture;
990 view->base.reference.count = 1;
991 view->base.context = ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400992
993 swizzle[0] = state->swizzle_r;
994 swizzle[1] = state->swizzle_g;
995 swizzle[2] = state->swizzle_b;
996 swizzle[3] = state->swizzle_a;
Marek Olšák565f39b2011-08-19 22:27:00 +0200997
Dave Airlie929be6e2011-03-01 14:55:35 +1000998 format = r600_translate_texformat(ctx->screen, state->format,
Jerome Glissefd266ec2010-09-17 10:41:50 -0400999 swizzle,
1000 &word4, &yuv_format);
Marek Olšáka460df92012-07-08 00:23:41 +02001001 assert(format != ~0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001002 if (format == ~0) {
Marek Olšáka460df92012-07-08 00:23:41 +02001003 FREE(view);
1004 return NULL;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001005 }
Marek Olšák565f39b2011-08-19 22:27:00 +02001006
Marek Olšákd334d592012-02-24 17:13:19 +01001007 if (tmp->is_depth && !tmp->is_flushing_texture) {
Marek Olšák611dd522012-07-18 00:05:14 +02001008 if (!r600_init_flushed_depth_texture(ctx, texture, NULL)) {
Marek Olšákda98bb62012-06-25 12:45:32 +02001009 FREE(view);
1010 return NULL;
1011 }
Marek Olšák611dd522012-07-18 00:05:14 +02001012 tmp = tmp->flushed_depth_texture;
Henri Verbeetd171ae02011-02-01 01:17:02 +01001013 }
Marek Olšák565f39b2011-08-19 22:27:00 +02001014
Cédric Cano843dfe32011-04-19 13:02:14 -04001015 endian = r600_colorformat_endian_swap(format);
Dave Airlie231bf882011-02-17 10:25:57 +10001016
Marek Olšák677a4402011-06-15 02:24:03 +02001017 offset_level = state->u.tex.first_level;
1018 last_level = state->u.tex.last_level - offset_level;
Marek Olšák581f7e32012-07-29 18:53:19 +02001019 width = tmp->surface.level[offset_level].npix_x;
1020 height = tmp->surface.level[offset_level].npix_y;
1021 depth = tmp->surface.level[offset_level].npix_z;
1022 pitch = tmp->surface.level[offset_level].nblk_x * util_format_get_blockwidth(state->format);
1023 tile_type = tmp->tile_type;
Marek Olšák677a4402011-06-15 02:24:03 +02001024
Marek Olšák581f7e32012-07-29 18:53:19 +02001025 if (texture->target == PIPE_TEXTURE_1D_ARRAY) {
1026 height = 1;
1027 depth = texture->array_size;
1028 } else if (texture->target == PIPE_TEXTURE_2D_ARRAY) {
1029 depth = texture->array_size;
Dave Airlie69d969e2011-02-17 15:07:57 +10001030 }
Marek Olšák581f7e32012-07-29 18:53:19 +02001031 switch (tmp->surface.level[offset_level].mode) {
1032 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1033 array_mode = V_038000_ARRAY_LINEAR_ALIGNED;
1034 break;
1035 case RADEON_SURF_MODE_1D:
1036 array_mode = V_038000_ARRAY_1D_TILED_THIN1;
1037 break;
1038 case RADEON_SURF_MODE_2D:
1039 array_mode = V_038000_ARRAY_2D_TILED_THIN1;
1040 break;
1041 case RADEON_SURF_MODE_LINEAR:
1042 default:
1043 array_mode = V_038000_ARRAY_LINEAR_GENERAL;
1044 break;
1045 }
1046
1047 view->tex_resource = &tmp->resource;
1048 view->tex_resource_words[0] = (S_038000_DIM(r600_tex_dim(texture->target)) |
1049 S_038000_TILE_MODE(array_mode) |
1050 S_038000_TILE_TYPE(tile_type) |
1051 S_038000_PITCH((pitch / 8) - 1) |
1052 S_038000_TEX_WIDTH(width - 1));
1053 view->tex_resource_words[1] = (S_038004_TEX_HEIGHT(height - 1) |
1054 S_038004_TEX_DEPTH(depth - 1) |
1055 S_038004_DATA_FORMAT(format));
1056 view->tex_resource_words[2] = tmp->surface.level[offset_level].offset >> 8;
1057 if (offset_level >= tmp->surface.last_level) {
1058 view->tex_resource_words[3] = tmp->surface.level[offset_level].offset >> 8;
1059 } else {
1060 view->tex_resource_words[3] = tmp->surface.level[offset_level + 1].offset >> 8;
1061 }
1062 view->tex_resource_words[4] = (word4 |
1063 S_038010_SRF_MODE_ALL(V_038010_SRF_MODE_ZERO_CLAMP_MINUS_ONE) |
1064 S_038010_REQUEST_SIZE(1) |
1065 S_038010_ENDIAN_SWAP(endian) |
1066 S_038010_BASE_LEVEL(0));
1067 view->tex_resource_words[5] = (S_038014_LAST_LEVEL(last_level) |
1068 S_038014_BASE_ARRAY(state->u.tex.first_layer) |
1069 S_038014_LAST_ARRAY(state->u.tex.last_layer));
1070 view->tex_resource_words[6] = (S_038018_TYPE(V_038010_SQ_TEX_VTX_VALID_TEXTURE) |
1071 S_038018_MAX_ANISO(4 /* max 16 samples */));
Marek Olšák565f39b2011-08-19 22:27:00 +02001072 return &view->base;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001073}
1074
Marek Olšákc4519c32011-09-02 07:35:48 +02001075static void r600_set_vs_sampler_views(struct pipe_context *ctx, unsigned count,
1076 struct pipe_sampler_view **views)
1077{
Marek Olšáke4340c12012-01-29 23:25:42 +01001078 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák5d8d4252012-07-14 15:26:59 +02001079 r600_set_sampler_views(rctx, &rctx->vs_samplers, count, views);
Marek Olšákc4519c32011-09-02 07:35:48 +02001080}
1081
1082static void r600_set_ps_sampler_views(struct pipe_context *ctx, unsigned count,
1083 struct pipe_sampler_view **views)
1084{
Marek Olšáke4340c12012-01-29 23:25:42 +01001085 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák5d8d4252012-07-14 15:26:59 +02001086 r600_set_sampler_views(rctx, &rctx->ps_samplers, count, views);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001087}
1088
Marek Olšáke4340c12012-01-29 23:25:42 +01001089static void r600_set_seamless_cubemap(struct r600_context *rctx, boolean enable)
Marek Olšákbadf0332011-06-19 23:41:02 +02001090{
1091 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
1092 if (rstate == NULL)
1093 return;
1094
1095 rstate->id = R600_PIPE_STATE_SEAMLESS_CUBEMAP;
1096 r600_pipe_state_add_reg(rstate, R_009508_TA_CNTL_AUX,
Marek Olšák0569f132012-01-29 07:21:03 +01001097 (enable ? 0 : S_009508_DISABLE_CUBE_WRAP(1)) |
1098 S_009508_DISABLE_CUBE_ANISO(1) |
1099 S_009508_SYNC_GRADIENT(1) |
1100 S_009508_SYNC_WALKER(1) |
Dave Airlie62b03232012-04-23 10:20:10 +01001101 S_009508_SYNC_ALIGNER(1));
Marek Olšákbadf0332011-06-19 23:41:02 +02001102
1103 free(rctx->states[R600_PIPE_STATE_SEAMLESS_CUBEMAP]);
1104 rctx->states[R600_PIPE_STATE_SEAMLESS_CUBEMAP] = rstate;
Marek Olšáke4340c12012-01-29 23:25:42 +01001105 r600_context_pipe_state_set(rctx, rstate);
Marek Olšákbadf0332011-06-19 23:41:02 +02001106}
1107
Marek Olšáke4340c12012-01-29 23:25:42 +01001108static void r600_bind_samplers(struct r600_context *rctx,
Marek Olšákc4519c32011-09-02 07:35:48 +02001109 struct r600_textures_info *dst,
1110 unsigned count, void **states)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001111{
Marek Olšákc4519c32011-09-02 07:35:48 +02001112 memcpy(dst->samplers, states, sizeof(void*) * count);
1113 dst->n_samplers = count;
1114 dst->samplers_dirty = true;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001115}
1116
Marek Olšákc4519c32011-09-02 07:35:48 +02001117static void r600_bind_vs_samplers(struct pipe_context *ctx, unsigned count, void **states)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001118{
Marek Olšáke4340c12012-01-29 23:25:42 +01001119 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákc4519c32011-09-02 07:35:48 +02001120 r600_bind_samplers(rctx, &rctx->vs_samplers, count, states);
1121}
Jerome Glissefd266ec2010-09-17 10:41:50 -04001122
Marek Olšákc4519c32011-09-02 07:35:48 +02001123static void r600_bind_ps_samplers(struct pipe_context *ctx, unsigned count, void **states)
1124{
Marek Olšáke4340c12012-01-29 23:25:42 +01001125 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšákc4519c32011-09-02 07:35:48 +02001126 r600_bind_samplers(rctx, &rctx->ps_samplers, count, states);
1127}
Marek Olšákbadf0332011-06-19 23:41:02 +02001128
Marek Olšáke4340c12012-01-29 23:25:42 +01001129static void r600_update_samplers(struct r600_context *rctx,
Marek Olšákc4519c32011-09-02 07:35:48 +02001130 struct r600_textures_info *tex,
1131 void (*set_sampler)(struct r600_context*, struct r600_pipe_state*, unsigned))
1132{
1133 unsigned i;
1134
1135 if (tex->samplers_dirty) {
1136 int seamless = -1;
1137 for (i = 0; i < tex->n_samplers; i++) {
1138 if (!tex->samplers[i])
1139 continue;
1140
1141 /* TEX_ARRAY_OVERRIDE must be set for array textures to disable
1142 * filtering between layers.
1143 * Don't update TEX_ARRAY_OVERRIDE if we don't have the sampler view. */
Marek Olšák5d8d4252012-07-14 15:26:59 +02001144 if (tex->views.views[i]) {
1145 if (tex->views.views[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
1146 tex->views.views[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) {
Marek Olšákc4519c32011-09-02 07:35:48 +02001147 tex->samplers[i]->rstate.regs[0].value |= S_03C000_TEX_ARRAY_OVERRIDE(1);
1148 tex->is_array_sampler[i] = true;
1149 } else {
1150 tex->samplers[i]->rstate.regs[0].value &= C_03C000_TEX_ARRAY_OVERRIDE;
1151 tex->is_array_sampler[i] = false;
1152 }
1153 }
1154
Marek Olšáke4340c12012-01-29 23:25:42 +01001155 set_sampler(rctx, &tex->samplers[i]->rstate, i);
Marek Olšákc4519c32011-09-02 07:35:48 +02001156
1157 if (tex->samplers[i])
1158 seamless = tex->samplers[i]->seamless_cube_map;
1159 }
1160
1161 if (seamless != -1)
1162 r600_set_seamless_cubemap(rctx, seamless);
1163
1164 tex->samplers_dirty = false;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001165 }
Marek Olšákc4519c32011-09-02 07:35:48 +02001166}
Marek Olšákbadf0332011-06-19 23:41:02 +02001167
Marek Olšáke4340c12012-01-29 23:25:42 +01001168void r600_update_sampler_states(struct r600_context *rctx)
Marek Olšákc4519c32011-09-02 07:35:48 +02001169{
1170 r600_update_samplers(rctx, &rctx->vs_samplers,
1171 r600_context_pipe_state_set_vs_sampler);
1172 r600_update_samplers(rctx, &rctx->ps_samplers,
1173 r600_context_pipe_state_set_ps_sampler);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001174}
1175
Jerome Glissefd266ec2010-09-17 10:41:50 -04001176static void r600_set_clip_state(struct pipe_context *ctx,
1177 const struct pipe_clip_state *state)
1178{
Marek Olšáke4340c12012-01-29 23:25:42 +01001179 struct r600_context *rctx = (struct r600_context *)ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001180 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
Marek Olšák50733782012-04-24 19:52:26 +02001181 struct pipe_constant_buffer cb;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001182
1183 if (rstate == NULL)
1184 return;
1185
1186 rctx->clip = *state;
1187 rstate->id = R600_PIPE_STATE_CLIP;
Marek Olšákdc4c8212012-01-10 00:19:00 +01001188 for (int i = 0; i < 6; i++) {
Jerome Glisse56469642010-09-28 17:37:56 -04001189 r600_pipe_state_add_reg(rstate,
Owen W. Taylorc63a86e2010-11-20 12:18:56 -05001190 R_028E20_PA_CL_UCP0_X + i * 16,
Dave Airlie62b03232012-04-23 10:20:10 +01001191 fui(state->ucp[i][0]));
Jerome Glisse56469642010-09-28 17:37:56 -04001192 r600_pipe_state_add_reg(rstate,
Owen W. Taylorc63a86e2010-11-20 12:18:56 -05001193 R_028E24_PA_CL_UCP0_Y + i * 16,
Dave Airlie62b03232012-04-23 10:20:10 +01001194 fui(state->ucp[i][1]) );
Jerome Glisse56469642010-09-28 17:37:56 -04001195 r600_pipe_state_add_reg(rstate,
Owen W. Taylorc63a86e2010-11-20 12:18:56 -05001196 R_028E28_PA_CL_UCP0_Z + i * 16,
Dave Airlie62b03232012-04-23 10:20:10 +01001197 fui(state->ucp[i][2]));
Jerome Glisse56469642010-09-28 17:37:56 -04001198 r600_pipe_state_add_reg(rstate,
Owen W. Taylorc63a86e2010-11-20 12:18:56 -05001199 R_028E2C_PA_CL_UCP0_W + i * 16,
Dave Airlie62b03232012-04-23 10:20:10 +01001200 fui(state->ucp[i][3]));
Jerome Glissefd266ec2010-09-17 10:41:50 -04001201 }
Jerome Glissefd266ec2010-09-17 10:41:50 -04001202
1203 free(rctx->states[R600_PIPE_STATE_CLIP]);
1204 rctx->states[R600_PIPE_STATE_CLIP] = rstate;
Marek Olšáke4340c12012-01-29 23:25:42 +01001205 r600_context_pipe_state_set(rctx, rstate);
Vadim Girlin54e8dca2012-01-21 01:37:48 +04001206
Marek Olšák0b7d48c2012-04-24 22:53:05 +02001207 cb.buffer = NULL;
1208 cb.user_buffer = state->ucp;
Marek Olšák50733782012-04-24 19:52:26 +02001209 cb.buffer_offset = 0;
1210 cb.buffer_size = 4*4*8;
1211 r600_set_constant_buffer(ctx, PIPE_SHADER_VERTEX, 1, &cb);
1212 pipe_resource_reference(&cb.buffer, NULL);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001213}
1214
Jerome Glissefd266ec2010-09-17 10:41:50 -04001215static void r600_set_polygon_stipple(struct pipe_context *ctx,
1216 const struct pipe_poly_stipple *state)
1217{
1218}
1219
1220static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1221{
1222}
1223
Marek Olšákaacd6532012-02-26 13:17:53 +01001224void r600_set_scissor_state(struct r600_context *rctx,
1225 const struct pipe_scissor_state *state)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001226{
Jerome Glissefd266ec2010-09-17 10:41:50 -04001227 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
Marek Olšák78293b92012-01-29 23:13:39 +01001228 uint32_t tl, br;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001229
1230 if (rstate == NULL)
1231 return;
1232
1233 rstate->id = R600_PIPE_STATE_SCISSOR;
1234 tl = S_028240_TL_X(state->minx) | S_028240_TL_Y(state->miny) | S_028240_WINDOW_OFFSET_DISABLE(1);
1235 br = S_028244_BR_X(state->maxx) | S_028244_BR_Y(state->maxy);
Jerome Glisse56469642010-09-28 17:37:56 -04001236 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01001237 R_028250_PA_SC_VPORT_SCISSOR_0_TL, tl);
Jerome Glisse56469642010-09-28 17:37:56 -04001238 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01001239 R_028254_PA_SC_VPORT_SCISSOR_0_BR, br);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001240
1241 free(rctx->states[R600_PIPE_STATE_SCISSOR]);
1242 rctx->states[R600_PIPE_STATE_SCISSOR] = rstate;
Marek Olšáke4340c12012-01-29 23:25:42 +01001243 r600_context_pipe_state_set(rctx, rstate);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001244}
1245
Marek Olšákaacd6532012-02-26 13:17:53 +01001246static void r600_pipe_set_scissor_state(struct pipe_context *ctx,
1247 const struct pipe_scissor_state *state)
1248{
1249 struct r600_context *rctx = (struct r600_context *)ctx;
1250
1251 if (rctx->chip_class == R600) {
1252 rctx->scissor_state = *state;
1253
1254 if (!rctx->scissor_enable)
1255 return;
1256 }
1257
1258 r600_set_scissor_state(rctx, state);
1259}
1260
Jerome Glissefd266ec2010-09-17 10:41:50 -04001261static void r600_set_viewport_state(struct pipe_context *ctx,
1262 const struct pipe_viewport_state *state)
1263{
Marek Olšáke4340c12012-01-29 23:25:42 +01001264 struct r600_context *rctx = (struct r600_context *)ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001265 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
1266
1267 if (rstate == NULL)
1268 return;
1269
1270 rctx->viewport = *state;
1271 rstate->id = R600_PIPE_STATE_VIEWPORT;
Dave Airlie62b03232012-04-23 10:20:10 +01001272 r600_pipe_state_add_reg(rstate, R_02843C_PA_CL_VPORT_XSCALE_0, fui(state->scale[0]));
1273 r600_pipe_state_add_reg(rstate, R_028444_PA_CL_VPORT_YSCALE_0, fui(state->scale[1]));
1274 r600_pipe_state_add_reg(rstate, R_02844C_PA_CL_VPORT_ZSCALE_0, fui(state->scale[2]));
1275 r600_pipe_state_add_reg(rstate, R_028440_PA_CL_VPORT_XOFFSET_0, fui(state->translate[0]));
1276 r600_pipe_state_add_reg(rstate, R_028448_PA_CL_VPORT_YOFFSET_0, fui(state->translate[1]));
1277 r600_pipe_state_add_reg(rstate, R_028450_PA_CL_VPORT_ZOFFSET_0, fui(state->translate[2]));
Jerome Glissefd266ec2010-09-17 10:41:50 -04001278
1279 free(rctx->states[R600_PIPE_STATE_VIEWPORT]);
1280 rctx->states[R600_PIPE_STATE_VIEWPORT] = rstate;
Marek Olšáke4340c12012-01-29 23:25:42 +01001281 r600_context_pipe_state_set(rctx, rstate);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001282}
1283
Marek Olšáke4340c12012-01-29 23:25:42 +01001284static void r600_cb(struct r600_context *rctx, struct r600_pipe_state *rstate,
Jerome Glissefd266ec2010-09-17 10:41:50 -04001285 const struct pipe_framebuffer_state *state, int cb)
1286{
1287 struct r600_resource_texture *rtex;
Dave Airlie91e51302010-10-21 13:31:27 +10001288 struct r600_surface *surf;
Roland Scheidegger4c700142010-12-02 04:33:43 +01001289 unsigned level = state->cbufs[cb]->u.tex.level;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001290 unsigned pitch, slice;
1291 unsigned color_info;
Cédric Cano843dfe32011-04-19 13:02:14 -04001292 unsigned format, swap, ntype, endian;
Roland Scheidegger4c700142010-12-02 04:33:43 +01001293 unsigned offset;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001294 const struct util_format_description *desc;
Dave Airlie0d851f62011-02-10 14:07:06 +10001295 int i;
Marek Olšákbc2f5fc2012-07-18 03:45:25 +02001296 bool blend_bypass = 0, blend_clamp = 1, alphatest_bypass;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001297
Dave Airlie91e51302010-10-21 13:31:27 +10001298 surf = (struct r600_surface *)state->cbufs[cb];
Jerome Glissefd266ec2010-09-17 10:41:50 -04001299 rtex = (struct r600_resource_texture*)state->cbufs[cb]->texture;
Dave Airlie3e9bc432011-02-04 09:07:08 +10001300
Marek Olšákd334d592012-02-24 17:13:19 +01001301 if (rtex->is_depth && !rtex->is_flushing_texture) {
Dave Airlie3e9bc432011-02-04 09:07:08 +10001302 rtex = rtex->flushed_depth_texture;
1303 }
1304
Marek Olšák581f7e32012-07-29 18:53:19 +02001305 offset = rtex->surface.level[level].offset;
1306 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1307 offset += rtex->surface.level[level].slice_size *
1308 state->cbufs[cb]->u.tex.first_layer;
Jerome Glissec0c979e2012-01-30 17:22:13 -05001309 }
Marek Olšák581f7e32012-07-29 18:53:19 +02001310 pitch = rtex->surface.level[level].nblk_x / 8 - 1;
1311 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1312 if (slice) {
1313 slice = slice - 1;
1314 }
1315 color_info = 0;
1316 switch (rtex->surface.level[level].mode) {
1317 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1318 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_LINEAR_ALIGNED);
1319 break;
1320 case RADEON_SURF_MODE_1D:
1321 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1322 break;
1323 case RADEON_SURF_MODE_2D:
1324 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1325 break;
1326 case RADEON_SURF_MODE_LINEAR:
1327 default:
1328 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_LINEAR_GENERAL);
1329 break;
1330 }
1331
Dave Airlie780c1832011-02-06 18:57:11 +10001332 desc = util_format_description(surf->base.format);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001333
Dave Airlie0d851f62011-02-10 14:07:06 +10001334 for (i = 0; i < 4; i++) {
1335 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
1336 break;
1337 }
1338 }
Dave Airlie8d3e5052011-10-10 20:27:51 +01001339
Dave Airlie66866d62011-04-19 20:42:48 +10001340 ntype = V_0280A0_NUMBER_UNORM;
1341 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1342 ntype = V_0280A0_NUMBER_SRGB;
Dave Airlie8d3e5052011-10-10 20:27:51 +01001343 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1344 if (desc->channel[i].normalized)
1345 ntype = V_0280A0_NUMBER_SNORM;
1346 else if (desc->channel[i].pure_integer)
1347 ntype = V_0280A0_NUMBER_SINT;
1348 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1349 if (desc->channel[i].normalized)
1350 ntype = V_0280A0_NUMBER_UNORM;
1351 else if (desc->channel[i].pure_integer)
1352 ntype = V_0280A0_NUMBER_UINT;
1353 }
Dave Airlie0d851f62011-02-10 14:07:06 +10001354
Dave Airlie780c1832011-02-06 18:57:11 +10001355 format = r600_translate_colorformat(surf->base.format);
Marek Olšáka460df92012-07-08 00:23:41 +02001356 assert(format != ~0);
1357
Dave Airlie780c1832011-02-06 18:57:11 +10001358 swap = r600_translate_colorswap(surf->base.format);
Marek Olšáka460df92012-07-08 00:23:41 +02001359 assert(swap != ~0);
1360
1361 if (rtex->resource.b.b.usage == PIPE_USAGE_STAGING) {
Cédric Cano843dfe32011-04-19 13:02:14 -04001362 endian = ENDIAN_NONE;
1363 } else {
1364 endian = r600_colorformat_endian_swap(format);
1365 }
Dave Airlie231bf882011-02-17 10:25:57 +10001366
Dave Airliea33937d2012-01-29 19:38:28 +00001367 /* set blend bypass according to docs if SINT/UINT or
1368 8/24 COLOR variants */
1369 if (ntype == V_0280A0_NUMBER_UINT || ntype == V_0280A0_NUMBER_SINT ||
1370 format == V_0280A0_COLOR_8_24 || format == V_0280A0_COLOR_24_8 ||
1371 format == V_0280A0_COLOR_X24_8_32_FLOAT) {
1372 blend_clamp = 0;
1373 blend_bypass = 1;
1374 }
1375
Marek Olšákde4fd082012-07-18 04:17:11 +02001376 /* Alpha-test is done on the first colorbuffer only. */
1377 if (cb == 0) {
1378 alphatest_bypass = ntype == V_0280A0_NUMBER_UINT || ntype == V_0280A0_NUMBER_SINT;
1379 if (rctx->alphatest_state.bypass != alphatest_bypass) {
1380 rctx->alphatest_state.bypass = alphatest_bypass;
1381 r600_atom_dirty(rctx, &rctx->alphatest_state.atom);
1382 }
Marek Olšákbc2f5fc2012-07-18 03:45:25 +02001383 }
Dave Airlie4a264542012-04-22 20:51:43 +01001384
Jerome Glissec0c979e2012-01-30 17:22:13 -05001385 color_info |= S_0280A0_FORMAT(format) |
Jerome Glissefd266ec2010-09-17 10:41:50 -04001386 S_0280A0_COMP_SWAP(swap) |
Dave Airliea33937d2012-01-29 19:38:28 +00001387 S_0280A0_BLEND_BYPASS(blend_bypass) |
1388 S_0280A0_BLEND_CLAMP(blend_clamp) |
Cédric Cano843dfe32011-04-19 13:02:14 -04001389 S_0280A0_NUMBER_TYPE(ntype) |
1390 S_0280A0_ENDIAN(endian);
Dave Airlie0d851f62011-02-10 14:07:06 +10001391
Alex Deucher5939bc02011-05-05 18:54:03 -04001392 /* EXPORT_NORM is an optimzation that can be enabled for better
1393 * performance in certain cases
1394 */
Henri Verbeetb3b946b2011-07-09 17:18:59 +02001395 if (rctx->chip_class == R600) {
Alex Deucher5939bc02011-05-05 18:54:03 -04001396 /* EXPORT_NORM can be enabled if:
1397 * - 11-bit or smaller UNORM/SNORM/SRGB
1398 * - BLEND_CLAMP is enabled
1399 * - BLEND_FLOAT32 is disabled
1400 */
1401 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1402 (desc->channel[i].size < 12 &&
1403 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1404 ntype != V_0280A0_NUMBER_UINT &&
1405 ntype != V_0280A0_NUMBER_SINT) &&
1406 G_0280A0_BLEND_CLAMP(color_info) &&
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001407 !G_0280A0_BLEND_FLOAT32(color_info)) {
Alex Deucher5939bc02011-05-05 18:54:03 -04001408 color_info |= S_0280A0_SOURCE_FORMAT(V_0280A0_EXPORT_NORM);
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001409 } else {
1410 rctx->export_16bpc = false;
1411 }
Alex Deucher5939bc02011-05-05 18:54:03 -04001412 } else {
1413 /* EXPORT_NORM can be enabled if:
1414 * - 11-bit or smaller UNORM/SNORM/SRGB
1415 * - 16-bit or smaller FLOAT
1416 */
1417 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1418 ((desc->channel[i].size < 12 &&
1419 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1420 ntype != V_0280A0_NUMBER_UINT && ntype != V_0280A0_NUMBER_SINT) ||
1421 (desc->channel[i].size < 17 &&
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001422 desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
Alex Deucher5939bc02011-05-05 18:54:03 -04001423 color_info |= S_0280A0_SOURCE_FORMAT(V_0280A0_EXPORT_NORM);
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001424 } else {
1425 rctx->export_16bpc = false;
1426 }
Alex Deucher5939bc02011-05-05 18:54:03 -04001427 }
Jerome Glissefd266ec2010-09-17 10:41:50 -04001428
Dave Airlie31a25da2012-04-27 09:38:46 +01001429 /* for possible dual-src MRT write color info 1 */
1430 if (cb == 0 && rctx->framebuffer.nr_cbufs == 1) {
1431 r600_pipe_state_add_reg_bo(rstate,
1432 R_0280A0_CB_COLOR0_INFO + 1 * 4,
1433 color_info, &rtex->resource, RADEON_USAGE_READWRITE);
1434 }
Dave Airlied1cc87c2012-03-24 13:37:16 +00001435
Dave Airlie62b03232012-04-23 10:20:10 +01001436 r600_pipe_state_add_reg_bo(rstate,
Jerome Glissefd266ec2010-09-17 10:41:50 -04001437 R_028040_CB_COLOR0_BASE + cb * 4,
Marek Olšák4a058ae2012-01-29 07:34:25 +01001438 offset >> 8, &rtex->resource, RADEON_USAGE_READWRITE);
Dave Airlie62b03232012-04-23 10:20:10 +01001439 r600_pipe_state_add_reg_bo(rstate,
Jerome Glissefd266ec2010-09-17 10:41:50 -04001440 R_0280A0_CB_COLOR0_INFO + cb * 4,
Marek Olšák4a058ae2012-01-29 07:34:25 +01001441 color_info, &rtex->resource, RADEON_USAGE_READWRITE);
Jerome Glisse56469642010-09-28 17:37:56 -04001442 r600_pipe_state_add_reg(rstate,
Jerome Glissefd266ec2010-09-17 10:41:50 -04001443 R_028060_CB_COLOR0_SIZE + cb * 4,
1444 S_028060_PITCH_TILE_MAX(pitch) |
Dave Airlie62b03232012-04-23 10:20:10 +01001445 S_028060_SLICE_TILE_MAX(slice));
Marek Olšák581f7e32012-07-29 18:53:19 +02001446 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
Jerome Glissec0c979e2012-01-30 17:22:13 -05001447 r600_pipe_state_add_reg(rstate,
1448 R_028080_CB_COLOR0_VIEW + cb * 4,
Dave Airlie62b03232012-04-23 10:20:10 +01001449 0x00000000);
Jerome Glissec0c979e2012-01-30 17:22:13 -05001450 } else {
Marek Olšák581f7e32012-07-29 18:53:19 +02001451 r600_pipe_state_add_reg(rstate,
1452 R_028080_CB_COLOR0_VIEW + cb * 4,
1453 S_028080_SLICE_START(state->cbufs[cb]->u.tex.first_layer) |
1454 S_028080_SLICE_MAX(state->cbufs[cb]->u.tex.last_layer));
Jerome Glissec0c979e2012-01-30 17:22:13 -05001455 }
Dave Airlie62b03232012-04-23 10:20:10 +01001456 r600_pipe_state_add_reg_bo(rstate,
1457 R_0280E0_CB_COLOR0_FRAG + cb * 4,
1458 0, &rtex->resource, RADEON_USAGE_READWRITE);
1459 r600_pipe_state_add_reg_bo(rstate,
1460 R_0280C0_CB_COLOR0_TILE + cb * 4,
1461 0, &rtex->resource, RADEON_USAGE_READWRITE);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001462}
1463
Marek Olšákcdc681c2012-08-02 01:43:01 +02001464static void r600_init_depth_surface(struct r600_context *rctx,
1465 struct r600_surface *surf)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001466{
Marek Olšákcdc681c2012-08-02 01:43:01 +02001467 struct r600_resource_texture *rtex = (struct r600_resource_texture*)surf->base.texture;
Marek Olšákfaa16dc2011-10-25 01:28:39 +02001468 unsigned level, pitch, slice, format, offset, array_mode;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001469
Marek Olšákcdc681c2012-08-02 01:43:01 +02001470 level = surf->base.u.tex.level;
Marek Olšák581f7e32012-07-29 18:53:19 +02001471 offset = rtex->surface.level[level].offset;
1472 pitch = rtex->surface.level[level].nblk_x / 8 - 1;
1473 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1474 if (slice) {
1475 slice = slice - 1;
1476 }
1477 switch (rtex->surface.level[level].mode) {
1478 case RADEON_SURF_MODE_2D:
1479 array_mode = V_0280A0_ARRAY_2D_TILED_THIN1;
1480 break;
1481 case RADEON_SURF_MODE_1D:
1482 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1483 case RADEON_SURF_MODE_LINEAR:
1484 default:
1485 array_mode = V_0280A0_ARRAY_1D_TILED_THIN1;
1486 break;
Jerome Glissec0c979e2012-01-30 17:22:13 -05001487 }
1488
Marek Olšákcdc681c2012-08-02 01:43:01 +02001489 format = r600_translate_dbformat(surf->base.format);
Marek Olšáka460df92012-07-08 00:23:41 +02001490 assert(format != ~0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001491
Marek Olšákcdc681c2012-08-02 01:43:01 +02001492 surf->db_depth_info = S_028010_ARRAY_MODE(array_mode) | S_028010_FORMAT(format);
1493 surf->db_depth_base = offset >> 8;
1494 surf->db_depth_view = S_028004_SLICE_START(surf->base.u.tex.first_layer) |
1495 S_028004_SLICE_MAX(surf->base.u.tex.last_layer);
1496 surf->db_depth_size = S_028000_PITCH_TILE_MAX(pitch) | S_028000_SLICE_TILE_MAX(slice);
1497 surf->db_prefetch_limit = (rtex->surface.level[level].nblk_y / 8) - 1;
1498
1499 surf->depth_initialized = true;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001500}
1501
1502static void r600_set_framebuffer_state(struct pipe_context *ctx,
1503 const struct pipe_framebuffer_state *state)
1504{
Marek Olšáke4340c12012-01-29 23:25:42 +01001505 struct r600_context *rctx = (struct r600_context *)ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001506 struct r600_pipe_state *rstate = CALLOC_STRUCT(r600_pipe_state);
Marek Olšákcdc681c2012-08-02 01:43:01 +02001507 struct r600_surface *surf;
1508 struct r600_resource *res;
Marek Olšák82a1d242012-07-18 04:31:56 +02001509 uint32_t tl, br;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001510
1511 if (rstate == NULL)
1512 return;
1513
Marek Olšák0813e582012-01-30 06:21:07 +01001514 r600_flush_framebuffer(rctx, false);
Fredrik Höglund6067a2a2011-04-20 00:21:42 +02001515
Jerome Glissefd266ec2010-09-17 10:41:50 -04001516 /* unreference old buffer and reference new one */
1517 rstate->id = R600_PIPE_STATE_FRAMEBUFFER;
Dave Airliec8d41082010-10-12 13:24:01 +10001518
1519 util_copy_framebuffer_state(&rctx->framebuffer, state);
Jerome Glisse7ffd4e92010-11-17 17:20:59 -05001520
Jerome Glissefd266ec2010-09-17 10:41:50 -04001521 /* build states */
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001522 rctx->export_16bpc = true;
Vadim Girlin0c47d9d2012-06-26 22:47:27 +04001523 rctx->nr_cbufs = state->nr_cbufs;
1524
Jerome Glissefd266ec2010-09-17 10:41:50 -04001525 for (int i = 0; i < state->nr_cbufs; i++) {
1526 r600_cb(rctx, rstate, state, i);
1527 }
1528 if (state->zsbuf) {
Marek Olšákcdc681c2012-08-02 01:43:01 +02001529 surf = (struct r600_surface*)state->zsbuf;
1530 res = (struct r600_resource*)surf->base.texture;
1531
1532 if (!surf->depth_initialized) {
1533 r600_init_depth_surface(rctx, surf);
1534 }
1535
1536 r600_pipe_state_add_reg_bo(rstate, R_02800C_DB_DEPTH_BASE, surf->db_depth_base,
1537 res, RADEON_USAGE_READWRITE);
1538 r600_pipe_state_add_reg(rstate, R_028000_DB_DEPTH_SIZE, surf->db_depth_size);
1539 r600_pipe_state_add_reg(rstate, R_028004_DB_DEPTH_VIEW, surf->db_depth_view);
1540 r600_pipe_state_add_reg_bo(rstate, R_028010_DB_DEPTH_INFO, surf->db_depth_info,
1541 res, RADEON_USAGE_READWRITE);
1542 r600_pipe_state_add_reg(rstate, R_028D34_DB_PREFETCH_LIMIT, surf->db_prefetch_limit);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001543 }
1544
Jerome Glissefd266ec2010-09-17 10:41:50 -04001545 tl = S_028240_TL_X(0) | S_028240_TL_Y(0) | S_028240_WINDOW_OFFSET_DISABLE(1);
1546 br = S_028244_BR_X(state->width) | S_028244_BR_Y(state->height);
1547
Jerome Glisse56469642010-09-28 17:37:56 -04001548 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01001549 R_028204_PA_SC_WINDOW_SCISSOR_TL, tl);
Dave Airlie33224162010-10-11 16:20:56 +10001550 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01001551 R_028208_PA_SC_WINDOW_SCISSOR_BR, br);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001552
Marek Olšák82a1d242012-07-18 04:31:56 +02001553 /* Always enable the first colorbuffer in CB_SHADER_CONTROL. This
1554 * will assure that the alpha-test will work even if there is
1555 * no colorbuffer bound. */
Jerome Glisse56469642010-09-28 17:37:56 -04001556 r600_pipe_state_add_reg(rstate, R_0287A0_CB_SHADER_CONTROL,
Marek Olšák82a1d242012-07-18 04:31:56 +02001557 (1ull << MAX2(state->nr_cbufs, 1)) - 1);
1558
1559 if (state->nr_cbufs == 0 && rctx->alphatest_state.bypass) {
1560 rctx->alphatest_state.bypass = false;
1561 r600_atom_dirty(rctx, &rctx->alphatest_state.atom);
1562 }
Jerome Glissefd266ec2010-09-17 10:41:50 -04001563
1564 free(rctx->states[R600_PIPE_STATE_FRAMEBUFFER]);
1565 rctx->states[R600_PIPE_STATE_FRAMEBUFFER] = rstate;
Marek Olšáke4340c12012-01-29 23:25:42 +01001566 r600_context_pipe_state_set(rctx, rstate);
Jerome Glisse0b841b02010-12-03 12:20:40 -05001567
1568 if (state->zsbuf) {
1569 r600_polygon_offset_update(rctx);
1570 }
Marek Olšák0ea76912012-07-07 07:15:04 +02001571
1572 if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs) {
1573 rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
1574 r600_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1575 }
1576}
1577
1578static void r600_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1579{
1580 struct radeon_winsys_cs *cs = rctx->cs;
1581 struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
1582 unsigned fb_colormask = (1ULL << ((unsigned)a->nr_cbufs * 4)) - 1;
Marek Olšák4fe74412012-07-07 09:01:38 +02001583 unsigned ps_colormask = (1ULL << ((unsigned)a->nr_ps_color_outputs * 4)) - 1;
Marek Olšáka1a1ff52012-07-07 07:40:36 +02001584 unsigned multiwrite = a->multiwrite && a->nr_cbufs > 1;
Marek Olšák0ea76912012-07-07 07:15:04 +02001585
Marek Olšák4fe74412012-07-07 09:01:38 +02001586 r600_write_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
1587 r600_write_value(cs, a->blend_colormask & fb_colormask); /* R_028238_CB_TARGET_MASK */
1588 r600_write_value(cs, (a->dual_src_blend ? ps_colormask : 0) | fb_colormask); /* R_02823C_CB_SHADER_MASK */
Marek Olšáka1a1ff52012-07-07 07:40:36 +02001589 r600_write_context_reg(cs, R_028808_CB_COLOR_CONTROL,
1590 a->cb_color_control |
1591 S_028808_MULTIWRITE_ENABLE(multiwrite));
Jerome Glissefd266ec2010-09-17 10:41:50 -04001592}
1593
Marek Olšáke2809842012-02-02 14:01:12 +01001594static void r600_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1595{
1596 struct radeon_winsys_cs *cs = rctx->cs;
Marek Olšáke363dd52012-03-05 16:20:05 +01001597 struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
Marek Olšáke2809842012-02-02 14:01:12 +01001598 unsigned db_render_control = 0;
1599 unsigned db_render_override =
1600 S_028D10_FORCE_HIZ_ENABLE(V_028D10_FORCE_DISABLE) |
1601 S_028D10_FORCE_HIS_ENABLE0(V_028D10_FORCE_DISABLE) |
1602 S_028D10_FORCE_HIS_ENABLE1(V_028D10_FORCE_DISABLE);
1603
1604 if (a->occlusion_query_enabled) {
1605 if (rctx->chip_class >= R700) {
1606 db_render_control |= S_028D0C_R700_PERFECT_ZPASS_COUNTS(1);
1607 }
1608 db_render_override |= S_028D10_NOOP_CULL_DISABLE(1);
1609 }
Marek Olšákdf79eb52012-07-07 19:33:11 +02001610 if (a->flush_depthstencil_through_cb) {
Marek Olšáke2f623f2012-07-28 13:55:59 +02001611 assert(a->copy_depth || a->copy_stencil);
1612
1613 db_render_control |= S_028D0C_DEPTH_COPY_ENABLE(a->copy_depth) |
1614 S_028D0C_STENCIL_COPY_ENABLE(a->copy_stencil) |
Marek Olšáke2809842012-02-02 14:01:12 +01001615 S_028D0C_COPY_CENTROID(1);
1616 }
1617
1618 r600_write_context_reg_seq(cs, R_028D0C_DB_RENDER_CONTROL, 2);
1619 r600_write_value(cs, db_render_control); /* R_028D0C_DB_RENDER_CONTROL */
1620 r600_write_value(cs, db_render_override); /* R_028D10_DB_RENDER_OVERRIDE */
1621}
1622
Marek Olšákc76462b2012-03-30 23:52:45 +02001623static void r600_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom *atom)
1624{
1625 struct radeon_winsys_cs *cs = rctx->cs;
Marek Olšák585baac2012-07-06 03:18:06 +02001626 uint32_t dirty_mask = rctx->vertex_buffer_state.dirty_mask;
Marek Olšákc76462b2012-03-30 23:52:45 +02001627
Marek Olšák585baac2012-07-06 03:18:06 +02001628 while (dirty_mask) {
1629 struct pipe_vertex_buffer *vb;
1630 struct r600_resource *rbuffer;
1631 unsigned offset;
1632 unsigned buffer_index = u_bit_scan(&dirty_mask);
Marek Olšákc76462b2012-03-30 23:52:45 +02001633
Marek Olšák585baac2012-07-06 03:18:06 +02001634 vb = &rctx->vertex_buffer_state.vb[buffer_index];
1635 rbuffer = (struct r600_resource*)vb->buffer;
1636 assert(rbuffer);
Marek Olšákc76462b2012-03-30 23:52:45 +02001637
Marek Olšák585baac2012-07-06 03:18:06 +02001638 offset = vb->buffer_offset;
Marek Olšákc76462b2012-03-30 23:52:45 +02001639
1640 /* fetch resources start at index 320 */
1641 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
Marek Olšák585baac2012-07-06 03:18:06 +02001642 r600_write_value(cs, (320 + buffer_index) * 7);
Marek Olšákc76462b2012-03-30 23:52:45 +02001643 r600_write_value(cs, offset); /* RESOURCEi_WORD0 */
1644 r600_write_value(cs, rbuffer->buf->size - offset - 1); /* RESOURCEi_WORD1 */
1645 r600_write_value(cs, /* RESOURCEi_WORD2 */
1646 S_038008_ENDIAN_SWAP(r600_endian_swap(32)) |
Marek Olšák585baac2012-07-06 03:18:06 +02001647 S_038008_STRIDE(vb->stride));
Marek Olšákc76462b2012-03-30 23:52:45 +02001648 r600_write_value(cs, 0); /* RESOURCEi_WORD3 */
1649 r600_write_value(cs, 0); /* RESOURCEi_WORD4 */
1650 r600_write_value(cs, 0); /* RESOURCEi_WORD5 */
1651 r600_write_value(cs, 0xc0000000); /* RESOURCEi_WORD6 */
1652
1653 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1654 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1655 }
1656}
1657
Marek Olšák68bbfc12012-04-01 22:03:15 +02001658static void r600_emit_constant_buffers(struct r600_context *rctx,
1659 struct r600_constbuf_state *state,
1660 unsigned buffer_id_base,
1661 unsigned reg_alu_constbuf_size,
1662 unsigned reg_alu_const_cache)
1663{
1664 struct radeon_winsys_cs *cs = rctx->cs;
1665 uint32_t dirty_mask = state->dirty_mask;
1666
1667 while (dirty_mask) {
Marek Olšák50733782012-04-24 19:52:26 +02001668 struct pipe_constant_buffer *cb;
Marek Olšák68bbfc12012-04-01 22:03:15 +02001669 struct r600_resource *rbuffer;
1670 unsigned offset;
1671 unsigned buffer_index = ffs(dirty_mask) - 1;
1672
1673 cb = &state->cb[buffer_index];
1674 rbuffer = (struct r600_resource*)cb->buffer;
1675 assert(rbuffer);
1676
1677 offset = cb->buffer_offset;
1678
1679 r600_write_context_reg(cs, reg_alu_constbuf_size + buffer_index * 4,
1680 ALIGN_DIVUP(cb->buffer_size >> 4, 16));
1681 r600_write_context_reg(cs, reg_alu_const_cache + buffer_index * 4, offset >> 8);
1682
1683 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1684 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1685
1686 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
1687 r600_write_value(cs, (buffer_id_base + buffer_index) * 7);
1688 r600_write_value(cs, offset); /* RESOURCEi_WORD0 */
1689 r600_write_value(cs, rbuffer->buf->size - offset - 1); /* RESOURCEi_WORD1 */
1690 r600_write_value(cs, /* RESOURCEi_WORD2 */
1691 S_038008_ENDIAN_SWAP(r600_endian_swap(32)) |
1692 S_038008_STRIDE(16));
1693 r600_write_value(cs, 0); /* RESOURCEi_WORD3 */
1694 r600_write_value(cs, 0); /* RESOURCEi_WORD4 */
1695 r600_write_value(cs, 0); /* RESOURCEi_WORD5 */
1696 r600_write_value(cs, 0xc0000000); /* RESOURCEi_WORD6 */
1697
1698 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1699 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1700
1701 dirty_mask &= ~(1 << buffer_index);
1702 }
1703 state->dirty_mask = 0;
1704}
1705
Marek Olšák0b4c5db2012-07-14 18:14:16 +02001706static void r600_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
Marek Olšák68bbfc12012-04-01 22:03:15 +02001707{
1708 r600_emit_constant_buffers(rctx, &rctx->vs_constbuf_state, 160,
1709 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
1710 R_028980_ALU_CONST_CACHE_VS_0);
1711}
1712
Marek Olšák0b4c5db2012-07-14 18:14:16 +02001713static void r600_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
Marek Olšák68bbfc12012-04-01 22:03:15 +02001714{
1715 r600_emit_constant_buffers(rctx, &rctx->ps_constbuf_state, 0,
1716 R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
1717 R_028940_ALU_CONST_CACHE_PS_0);
1718}
1719
Marek Olšák5d8d4252012-07-14 15:26:59 +02001720static void r600_emit_sampler_views(struct r600_context *rctx,
1721 struct r600_samplerview_state *state,
1722 unsigned resource_id_base)
1723{
1724 struct radeon_winsys_cs *cs = rctx->cs;
1725 uint32_t dirty_mask = state->dirty_mask;
1726
1727 while (dirty_mask) {
1728 struct r600_pipe_sampler_view *rview;
1729 unsigned resource_index = u_bit_scan(&dirty_mask);
1730 unsigned reloc;
1731
1732 rview = state->views[resource_index];
1733 assert(rview);
1734
1735 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
1736 r600_write_value(cs, (resource_id_base + resource_index) * 7);
1737 r600_write_array(cs, 7, rview->tex_resource_words);
1738
1739 /* XXX The kernel needs two relocations. This is stupid. */
1740 reloc = r600_context_bo_reloc(rctx, rview->tex_resource,
1741 RADEON_USAGE_READ);
1742 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1743 r600_write_value(cs, reloc);
1744 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1745 r600_write_value(cs, reloc);
1746 }
1747 state->dirty_mask = 0;
1748}
1749
1750static void r600_emit_vs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
1751{
1752 r600_emit_sampler_views(rctx, &rctx->vs_samplers.views, 160 + R600_MAX_CONST_BUFFERS);
1753}
1754
1755static void r600_emit_ps_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
1756{
1757 r600_emit_sampler_views(rctx, &rctx->ps_samplers.views, R600_MAX_CONST_BUFFERS);
1758}
1759
Marek Olšáke4340c12012-01-29 23:25:42 +01001760void r600_init_state_functions(struct r600_context *rctx)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001761{
Marek Olšák0ea76912012-07-07 07:15:04 +02001762 r600_init_atom(&rctx->cb_misc_state.atom, r600_emit_cb_misc_state, 0, 0);
1763 r600_atom_dirty(rctx, &rctx->cb_misc_state.atom);
Marek Olšáke363dd52012-03-05 16:20:05 +01001764 r600_init_atom(&rctx->db_misc_state.atom, r600_emit_db_misc_state, 4, 0);
1765 r600_atom_dirty(rctx, &rctx->db_misc_state.atom);
Tom Stellardc2f444c2012-07-12 19:50:28 +00001766 r600_init_atom(&rctx->vertex_buffer_state.atom, r600_emit_vertex_buffers, 0, 0);
Marek Olšák0b4c5db2012-07-14 18:14:16 +02001767 r600_init_atom(&rctx->vs_constbuf_state.atom, r600_emit_vs_constant_buffers, 0, 0);
1768 r600_init_atom(&rctx->ps_constbuf_state.atom, r600_emit_ps_constant_buffers, 0, 0);
Marek Olšák5d8d4252012-07-14 15:26:59 +02001769 r600_init_atom(&rctx->vs_samplers.views.atom, r600_emit_vs_sampler_views, 0, 0);
1770 r600_init_atom(&rctx->ps_samplers.views.atom, r600_emit_ps_sampler_views, 0, 0);
Marek Olšáke2809842012-02-02 14:01:12 +01001771
Jerome Glissefd266ec2010-09-17 10:41:50 -04001772 rctx->context.create_blend_state = r600_create_blend_state;
1773 rctx->context.create_depth_stencil_alpha_state = r600_create_dsa_state;
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001774 rctx->context.create_fs_state = r600_create_shader_state_ps;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001775 rctx->context.create_rasterizer_state = r600_create_rs_state;
1776 rctx->context.create_sampler_state = r600_create_sampler_state;
1777 rctx->context.create_sampler_view = r600_create_sampler_view;
1778 rctx->context.create_vertex_elements_state = r600_create_vertex_elements;
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001779 rctx->context.create_vs_state = r600_create_shader_state_vs;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001780 rctx->context.bind_blend_state = r600_bind_blend_state;
Henri Verbeetf60235e2011-05-05 20:54:36 +02001781 rctx->context.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
Marek Olšákc4519c32011-09-02 07:35:48 +02001782 rctx->context.bind_fragment_sampler_states = r600_bind_ps_samplers;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001783 rctx->context.bind_fs_state = r600_bind_ps_shader;
1784 rctx->context.bind_rasterizer_state = r600_bind_rs_state;
1785 rctx->context.bind_vertex_elements_state = r600_bind_vertex_elements;
Marek Olšákc4519c32011-09-02 07:35:48 +02001786 rctx->context.bind_vertex_sampler_states = r600_bind_vs_samplers;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001787 rctx->context.bind_vs_state = r600_bind_vs_shader;
1788 rctx->context.delete_blend_state = r600_delete_state;
1789 rctx->context.delete_depth_stencil_alpha_state = r600_delete_state;
1790 rctx->context.delete_fs_state = r600_delete_ps_shader;
1791 rctx->context.delete_rasterizer_state = r600_delete_rs_state;
1792 rctx->context.delete_sampler_state = r600_delete_state;
1793 rctx->context.delete_vertex_elements_state = r600_delete_vertex_element;
1794 rctx->context.delete_vs_state = r600_delete_vs_shader;
1795 rctx->context.set_blend_color = r600_set_blend_color;
1796 rctx->context.set_clip_state = r600_set_clip_state;
1797 rctx->context.set_constant_buffer = r600_set_constant_buffer;
Marek Olšákc4519c32011-09-02 07:35:48 +02001798 rctx->context.set_fragment_sampler_views = r600_set_ps_sampler_views;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001799 rctx->context.set_framebuffer_state = r600_set_framebuffer_state;
1800 rctx->context.set_polygon_stipple = r600_set_polygon_stipple;
1801 rctx->context.set_sample_mask = r600_set_sample_mask;
Marek Olšákaacd6532012-02-26 13:17:53 +01001802 rctx->context.set_scissor_state = r600_pipe_set_scissor_state;
Marek Olšáka2361942012-01-28 05:50:00 +01001803 rctx->context.set_stencil_ref = r600_set_pipe_stencil_ref;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001804 rctx->context.set_vertex_buffers = r600_set_vertex_buffers;
1805 rctx->context.set_index_buffer = r600_set_index_buffer;
Marek Olšákc4519c32011-09-02 07:35:48 +02001806 rctx->context.set_vertex_sampler_views = r600_set_vs_sampler_views;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001807 rctx->context.set_viewport_state = r600_set_viewport_state;
1808 rctx->context.sampler_view_destroy = r600_sampler_view_destroy;
Fredrik Höglundd04ab392011-03-29 19:52:03 +02001809 rctx->context.texture_barrier = r600_texture_barrier;
Marek Olšák543b2332011-11-08 21:58:27 +01001810 rctx->context.create_stream_output_target = r600_create_so_target;
1811 rctx->context.stream_output_target_destroy = r600_so_target_destroy;
1812 rctx->context.set_stream_output_targets = r600_set_so_targets;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001813}
1814
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001815/* Adjust GPR allocation on R6xx/R7xx */
Marek Olšáke4340c12012-01-29 23:25:42 +01001816void r600_adjust_gprs(struct r600_context *rctx)
Dave Airlie04554c72011-06-08 14:35:00 +10001817{
Dave Airlie04554c72011-06-08 14:35:00 +10001818 struct r600_pipe_state rstate;
1819 unsigned num_ps_gprs = rctx->default_ps_gprs;
1820 unsigned num_vs_gprs = rctx->default_vs_gprs;
1821 unsigned tmp;
1822 int diff;
1823
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001824 /* XXX: Following call moved from r600_bind_[ps|vs]_shader,
1825 * it seems eg+ doesn't need it, r6xx/7xx probably need it only for
1826 * adjusting the GPR allocation?
1827 * Do we need this if we aren't really changing config below? */
1828 r600_inval_shader_cache(rctx);
Dave Airlie04554c72011-06-08 14:35:00 +10001829
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001830 if (rctx->ps_shader->current->shader.bc.ngpr > rctx->default_ps_gprs)
Dave Airlie04554c72011-06-08 14:35:00 +10001831 {
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001832 diff = rctx->ps_shader->current->shader.bc.ngpr - rctx->default_ps_gprs;
Dave Airlie04554c72011-06-08 14:35:00 +10001833 num_vs_gprs -= diff;
1834 num_ps_gprs += diff;
1835 }
1836
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001837 if (rctx->vs_shader->current->shader.bc.ngpr > rctx->default_vs_gprs)
Dave Airlie04554c72011-06-08 14:35:00 +10001838 {
Vadim Girlin4acf71f2012-06-11 13:11:47 +04001839 diff = rctx->vs_shader->current->shader.bc.ngpr - rctx->default_vs_gprs;
Dave Airlie04554c72011-06-08 14:35:00 +10001840 num_ps_gprs -= diff;
1841 num_vs_gprs += diff;
1842 }
1843
1844 tmp = 0;
1845 tmp |= S_008C04_NUM_PS_GPRS(num_ps_gprs);
1846 tmp |= S_008C04_NUM_VS_GPRS(num_vs_gprs);
Marek Olšák5345e3e2012-01-28 04:25:31 +01001847 tmp |= S_008C04_NUM_CLAUSE_TEMP_GPRS(rctx->r6xx_num_clause_temp_gprs);
Dave Airlie04554c72011-06-08 14:35:00 +10001848 rstate.nregs = 0;
Dave Airlie62b03232012-04-23 10:20:10 +01001849 r600_pipe_state_add_reg(&rstate, R_008C04_SQ_GPR_RESOURCE_MGMT_1, tmp);
Dave Airlie04554c72011-06-08 14:35:00 +10001850
Marek Olšáke4340c12012-01-29 23:25:42 +01001851 r600_context_pipe_state_set(rctx, &rstate);
Dave Airlie04554c72011-06-08 14:35:00 +10001852}
1853
Marek Olšákf1262532012-01-31 10:50:51 +01001854void r600_init_atom_start_cs(struct r600_context *rctx)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001855{
1856 int ps_prio;
1857 int vs_prio;
1858 int gs_prio;
1859 int es_prio;
1860 int num_ps_gprs;
1861 int num_vs_gprs;
1862 int num_gs_gprs;
1863 int num_es_gprs;
1864 int num_temp_gprs;
1865 int num_ps_threads;
1866 int num_vs_threads;
1867 int num_gs_threads;
1868 int num_es_threads;
1869 int num_ps_stack_entries;
1870 int num_vs_stack_entries;
1871 int num_gs_stack_entries;
1872 int num_es_stack_entries;
1873 enum radeon_family family;
Marek Olšáke363dd52012-03-05 16:20:05 +01001874 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
Marek Olšák78293b92012-01-29 23:13:39 +01001875 uint32_t tmp;
Marek Olšákfbebd432012-02-03 05:05:31 +01001876 unsigned i;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001877
Marek Olšákf1262532012-01-31 10:50:51 +01001878 r600_init_command_buffer(cb, 256, EMIT_EARLY);
1879
1880 /* R6xx requires this packet at the start of each command buffer */
1881 if (rctx->chip_class == R600) {
1882 r600_store_value(cb, PKT3(PKT3_START_3D_CMDBUF, 0, 0));
1883 r600_store_value(cb, 0);
1884 }
1885 /* All asics require this one */
1886 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
1887 r600_store_value(cb, 0x80000000);
1888 r600_store_value(cb, 0x80000000);
1889
Henri Verbeetb3b946b2011-07-09 17:18:59 +02001890 family = rctx->family;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001891 ps_prio = 0;
1892 vs_prio = 1;
1893 gs_prio = 2;
1894 es_prio = 3;
1895 switch (family) {
1896 case CHIP_R600:
1897 num_ps_gprs = 192;
1898 num_vs_gprs = 56;
1899 num_temp_gprs = 4;
1900 num_gs_gprs = 0;
1901 num_es_gprs = 0;
1902 num_ps_threads = 136;
1903 num_vs_threads = 48;
1904 num_gs_threads = 4;
1905 num_es_threads = 4;
1906 num_ps_stack_entries = 128;
1907 num_vs_stack_entries = 128;
1908 num_gs_stack_entries = 0;
1909 num_es_stack_entries = 0;
1910 break;
1911 case CHIP_RV630:
1912 case CHIP_RV635:
1913 num_ps_gprs = 84;
1914 num_vs_gprs = 36;
1915 num_temp_gprs = 4;
1916 num_gs_gprs = 0;
1917 num_es_gprs = 0;
1918 num_ps_threads = 144;
1919 num_vs_threads = 40;
1920 num_gs_threads = 4;
1921 num_es_threads = 4;
1922 num_ps_stack_entries = 40;
1923 num_vs_stack_entries = 40;
1924 num_gs_stack_entries = 32;
1925 num_es_stack_entries = 16;
1926 break;
1927 case CHIP_RV610:
1928 case CHIP_RV620:
1929 case CHIP_RS780:
1930 case CHIP_RS880:
1931 default:
1932 num_ps_gprs = 84;
1933 num_vs_gprs = 36;
1934 num_temp_gprs = 4;
1935 num_gs_gprs = 0;
1936 num_es_gprs = 0;
1937 num_ps_threads = 136;
1938 num_vs_threads = 48;
1939 num_gs_threads = 4;
1940 num_es_threads = 4;
1941 num_ps_stack_entries = 40;
1942 num_vs_stack_entries = 40;
1943 num_gs_stack_entries = 32;
1944 num_es_stack_entries = 16;
1945 break;
1946 case CHIP_RV670:
1947 num_ps_gprs = 144;
1948 num_vs_gprs = 40;
1949 num_temp_gprs = 4;
1950 num_gs_gprs = 0;
1951 num_es_gprs = 0;
1952 num_ps_threads = 136;
1953 num_vs_threads = 48;
1954 num_gs_threads = 4;
1955 num_es_threads = 4;
1956 num_ps_stack_entries = 40;
1957 num_vs_stack_entries = 40;
1958 num_gs_stack_entries = 32;
1959 num_es_stack_entries = 16;
1960 break;
1961 case CHIP_RV770:
1962 num_ps_gprs = 192;
1963 num_vs_gprs = 56;
1964 num_temp_gprs = 4;
1965 num_gs_gprs = 0;
1966 num_es_gprs = 0;
1967 num_ps_threads = 188;
1968 num_vs_threads = 60;
1969 num_gs_threads = 0;
1970 num_es_threads = 0;
1971 num_ps_stack_entries = 256;
1972 num_vs_stack_entries = 256;
1973 num_gs_stack_entries = 0;
1974 num_es_stack_entries = 0;
1975 break;
1976 case CHIP_RV730:
1977 case CHIP_RV740:
1978 num_ps_gprs = 84;
1979 num_vs_gprs = 36;
1980 num_temp_gprs = 4;
1981 num_gs_gprs = 0;
1982 num_es_gprs = 0;
1983 num_ps_threads = 188;
1984 num_vs_threads = 60;
1985 num_gs_threads = 0;
1986 num_es_threads = 0;
1987 num_ps_stack_entries = 128;
1988 num_vs_stack_entries = 128;
1989 num_gs_stack_entries = 0;
1990 num_es_stack_entries = 0;
1991 break;
1992 case CHIP_RV710:
1993 num_ps_gprs = 192;
1994 num_vs_gprs = 56;
1995 num_temp_gprs = 4;
1996 num_gs_gprs = 0;
1997 num_es_gprs = 0;
1998 num_ps_threads = 144;
1999 num_vs_threads = 48;
2000 num_gs_threads = 0;
2001 num_es_threads = 0;
2002 num_ps_stack_entries = 128;
2003 num_vs_stack_entries = 128;
2004 num_gs_stack_entries = 0;
2005 num_es_stack_entries = 0;
2006 break;
2007 }
2008
Dave Airlie04554c72011-06-08 14:35:00 +10002009 rctx->default_ps_gprs = num_ps_gprs;
2010 rctx->default_vs_gprs = num_vs_gprs;
Marek Olšákf1262532012-01-31 10:50:51 +01002011 rctx->r6xx_num_clause_temp_gprs = num_temp_gprs;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002012
2013 /* SQ_CONFIG */
2014 tmp = 0;
2015 switch (family) {
2016 case CHIP_RV610:
2017 case CHIP_RV620:
2018 case CHIP_RS780:
2019 case CHIP_RS880:
2020 case CHIP_RV710:
2021 break;
2022 default:
2023 tmp |= S_008C00_VC_ENABLE(1);
2024 break;
2025 }
Jerome Glisse153105c2010-09-30 10:43:26 -04002026 tmp |= S_008C00_DX9_CONSTS(0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002027 tmp |= S_008C00_ALU_INST_PREFER_VECTOR(1);
2028 tmp |= S_008C00_PS_PRIO(ps_prio);
2029 tmp |= S_008C00_VS_PRIO(vs_prio);
2030 tmp |= S_008C00_GS_PRIO(gs_prio);
2031 tmp |= S_008C00_ES_PRIO(es_prio);
Marek Olšákf1262532012-01-31 10:50:51 +01002032 r600_store_config_reg(cb, R_008C00_SQ_CONFIG, tmp);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002033
2034 /* SQ_GPR_RESOURCE_MGMT_2 */
Marek Olšákf1262532012-01-31 10:50:51 +01002035 tmp = S_008C08_NUM_GS_GPRS(num_gs_gprs);
Mathias Fröhliche2529442011-06-08 17:33:57 +02002036 tmp |= S_008C08_NUM_ES_GPRS(num_es_gprs);
Marek Olšákf1262532012-01-31 10:50:51 +01002037 r600_store_config_reg_seq(cb, R_008C08_SQ_GPR_RESOURCE_MGMT_2, 4);
2038 r600_store_value(cb, tmp);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002039
2040 /* SQ_THREAD_RESOURCE_MGMT */
Marek Olšákf1262532012-01-31 10:50:51 +01002041 tmp = S_008C0C_NUM_PS_THREADS(num_ps_threads);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002042 tmp |= S_008C0C_NUM_VS_THREADS(num_vs_threads);
2043 tmp |= S_008C0C_NUM_GS_THREADS(num_gs_threads);
2044 tmp |= S_008C0C_NUM_ES_THREADS(num_es_threads);
Marek Olšákf1262532012-01-31 10:50:51 +01002045 r600_store_value(cb, tmp); /* R_008C0C_SQ_THREAD_RESOURCE_MGMT */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002046
2047 /* SQ_STACK_RESOURCE_MGMT_1 */
Marek Olšákf1262532012-01-31 10:50:51 +01002048 tmp = S_008C10_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002049 tmp |= S_008C10_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
Marek Olšákf1262532012-01-31 10:50:51 +01002050 r600_store_value(cb, tmp); /* R_008C10_SQ_STACK_RESOURCE_MGMT_1 */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002051
2052 /* SQ_STACK_RESOURCE_MGMT_2 */
Marek Olšákf1262532012-01-31 10:50:51 +01002053 tmp = S_008C14_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002054 tmp |= S_008C14_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
Marek Olšákf1262532012-01-31 10:50:51 +01002055 r600_store_value(cb, tmp); /* R_008C14_SQ_STACK_RESOURCE_MGMT_2 */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002056
Marek Olšákf1262532012-01-31 10:50:51 +01002057 r600_store_config_reg(cb, R_009714_VC_ENHANCE, 0);
2058
Henri Verbeetb3b946b2011-07-09 17:18:59 +02002059 if (rctx->chip_class >= R700) {
Marek Olšákf1262532012-01-31 10:50:51 +01002060 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0x00004000);
2061 r600_store_config_reg(cb, R_009830_DB_DEBUG, 0);
2062 r600_store_config_reg(cb, R_009838_DB_WATERMARKS, 0x00420204);
2063 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002064 } else {
Marek Olšákf1262532012-01-31 10:50:51 +01002065 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2066 r600_store_config_reg(cb, R_009830_DB_DEBUG, 0x82000000);
2067 r600_store_config_reg(cb, R_009838_DB_WATERMARKS, 0x01020204);
2068 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 1);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002069 }
Marek Olšákf1262532012-01-31 10:50:51 +01002070 r600_store_context_reg_seq(cb, R_0288A8_SQ_ESGS_RING_ITEMSIZE, 9);
2071 r600_store_value(cb, 0); /* R_0288A8_SQ_ESGS_RING_ITEMSIZE */
2072 r600_store_value(cb, 0); /* R_0288AC_SQ_GSVS_RING_ITEMSIZE */
2073 r600_store_value(cb, 0); /* R_0288B0_SQ_ESTMP_RING_ITEMSIZE */
2074 r600_store_value(cb, 0); /* R_0288B4_SQ_GSTMP_RING_ITEMSIZE */
2075 r600_store_value(cb, 0); /* R_0288B8_SQ_VSTMP_RING_ITEMSIZE */
2076 r600_store_value(cb, 0); /* R_0288BC_SQ_PSTMP_RING_ITEMSIZE */
2077 r600_store_value(cb, 0); /* R_0288C0_SQ_FBUF_RING_ITEMSIZE */
2078 r600_store_value(cb, 0); /* R_0288C4_SQ_REDUC_RING_ITEMSIZE */
2079 r600_store_value(cb, 0); /* R_0288C8_SQ_GS_VERT_ITEMSIZE */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002080
Marek Olšákf1262532012-01-31 10:50:51 +01002081 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2082 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2083 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2084 r600_store_value(cb, 0); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2085 r600_store_value(cb, 0); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2086 r600_store_value(cb, 0); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2087 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2088 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2089 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2090 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2091 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2092 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2093 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2094 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE, 0); */
Marek Olšák0569f132012-01-29 07:21:03 +01002095
Marek Olšákf1262532012-01-31 10:50:51 +01002096 r600_store_context_reg(cb, R_028A84_VGT_PRIMITIVEID_EN, 0);
2097 r600_store_context_reg(cb, R_028AA0_VGT_INSTANCE_STEP_RATE_0, 0);
2098 r600_store_context_reg(cb, R_028AA4_VGT_INSTANCE_STEP_RATE_1, 0);
2099
2100 r600_store_context_reg_seq(cb, R_028AB0_VGT_STRMOUT_EN, 3);
2101 r600_store_value(cb, 0); /* R_028AB0_VGT_STRMOUT_EN */
2102 r600_store_value(cb, 1); /* R_028AB4_VGT_REUSE_OFF */
2103 r600_store_value(cb, 0); /* R_028AB8_VGT_VTX_CNT_EN */
2104
2105 r600_store_context_reg(cb, R_028B20_VGT_STRMOUT_BUFFER_EN, 0);
Marek Olšák182fd4c2012-02-02 08:27:01 +01002106
2107 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
2108 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2109 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2110
2111 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
Marek Olšákfbebd432012-02-03 05:05:31 +01002112
2113 r600_store_context_reg_seq(cb, R_028028_DB_STENCIL_CLEAR, 2);
2114 r600_store_value(cb, 0); /* R_028028_DB_STENCIL_CLEAR */
2115 r600_store_value(cb, 0x3F800000); /* R_02802C_DB_DEPTH_CLEAR */
2116
2117 r600_store_context_reg_seq(cb, R_0286DC_SPI_FOG_CNTL, 3);
2118 r600_store_value(cb, 0); /* R_0286DC_SPI_FOG_CNTL */
2119 r600_store_value(cb, 0); /* R_0286E0_SPI_FOG_FUNC_SCALE */
2120 r600_store_value(cb, 0); /* R_0286E4_SPI_FOG_FUNC_BIAS */
2121
2122 r600_store_context_reg_seq(cb, R_028D2C_DB_SRESULTS_COMPARE_STATE1, 2);
2123 r600_store_value(cb, 0); /* R_028D2C_DB_SRESULTS_COMPARE_STATE1 */
2124 r600_store_value(cb, 0); /* R_028D30_DB_PRELOAD_CONTROL */
2125
2126 r600_store_context_reg(cb, R_028D44_DB_ALPHA_TO_MASK, 0xAA00);
2127
2128 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2129 r600_store_context_reg(cb, R_028A48_PA_SC_MPASS_PS_CNTL, 0);
2130
2131 r600_store_context_reg_seq(cb, R_028C00_PA_SC_LINE_CNTL, 2);
2132 r600_store_value(cb, 0x400); /* R_028C00_PA_SC_LINE_CNTL */
2133 r600_store_value(cb, 0); /* R_028C04_PA_SC_AA_CONFIG */
2134
2135 r600_store_context_reg_seq(cb, R_028C0C_PA_CL_GB_VERT_CLIP_ADJ, 6);
2136 r600_store_value(cb, 0x3F800000); /* R_028C0C_PA_CL_GB_VERT_CLIP_ADJ */
2137 r600_store_value(cb, 0x3F800000); /* R_028C10_PA_CL_GB_VERT_DISC_ADJ */
2138 r600_store_value(cb, 0x3F800000); /* R_028C14_PA_CL_GB_HORZ_CLIP_ADJ */
2139 r600_store_value(cb, 0x3F800000); /* R_028C18_PA_CL_GB_HORZ_DISC_ADJ */
2140 r600_store_value(cb, 0); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
2141 r600_store_value(cb, 0); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8S_WD1_MCTX */
2142
2143 r600_store_context_reg_seq(cb, R_0282D0_PA_SC_VPORT_ZMIN_0, 2);
2144 r600_store_value(cb, 0); /* R_0282D0_PA_SC_VPORT_ZMIN_0 */
2145 r600_store_value(cb, 0x3F800000); /* R_0282D4_PA_SC_VPORT_ZMAX_0 */
2146
2147 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL, 0x43F);
2148
2149 r600_store_context_reg_seq(cb, R_028100_CB_COLOR0_MASK, 8);
2150 for (i = 0; i < 8; i++) {
2151 r600_store_value(cb, 0);
2152 }
2153
2154 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
Marek Olšákaacd6532012-02-26 13:17:53 +01002155 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
Marek Olšákfbebd432012-02-03 05:05:31 +01002156
2157 if (rctx->chip_class >= R700) {
2158 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2159 }
2160
2161 r600_store_context_reg_seq(cb, R_028C30_CB_CLRCMP_CONTROL, 4);
2162 r600_store_value(cb, 0x1000000); /* R_028C30_CB_CLRCMP_CONTROL */
2163 r600_store_value(cb, 0); /* R_028C34_CB_CLRCMP_SRC */
2164 r600_store_value(cb, 0xFF); /* R_028C38_CB_CLRCMP_DST */
2165 r600_store_value(cb, 0xFFFFFFFF); /* R_028C3C_CB_CLRCMP_MSK */
2166
2167 r600_store_context_reg(cb, R_028C48_PA_SC_AA_MASK, 0xFFFFFFFF);
2168
Marek Olšákc7eaf2742012-03-08 11:15:32 +01002169 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2170 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2171 r600_store_value(cb, S_028034_BR_X(8192) | S_028034_BR_Y(8192)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
Marek Olšákca78a472012-02-26 14:05:35 +01002172
2173 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2174 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2175 r600_store_value(cb, S_028244_BR_X(8192) | S_028244_BR_Y(8192)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2176
Marek Olšákfbebd432012-02-03 05:05:31 +01002177 r600_store_context_reg_seq(cb, R_0288CC_SQ_PGM_CF_OFFSET_PS, 2);
2178 r600_store_value(cb, 0); /* R_0288CC_SQ_PGM_CF_OFFSET_PS */
2179 r600_store_value(cb, 0); /* R_0288D0_SQ_PGM_CF_OFFSET_VS */
2180
2181 r600_store_context_reg(cb, R_0288A4_SQ_PGM_RESOURCES_FS, 0);
2182 r600_store_context_reg(cb, R_0288DC_SQ_PGM_CF_OFFSET_FS, 0);
2183
Marek Olšák6e7756d2012-06-17 17:54:38 +02002184 if (rctx->chip_class == R700 && rctx->screen->has_streamout)
Marek Olšák61875032012-02-27 13:55:27 +01002185 r600_store_context_reg(cb, R_028354_SX_SURFACE_SYNC, S_028354_SURFACE_SYNC_MASK(0xf));
Marek Olšák96ef4dd2012-02-27 14:34:52 +01002186 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
Jerome Glisseb7b5a772012-07-23 11:26:24 -04002187 if (rctx->screen->has_streamout) {
2188 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
2189 }
Marek Olšák61875032012-02-27 13:55:27 +01002190
Marek Olšákfbebd432012-02-03 05:05:31 +01002191 r600_store_loop_const(cb, R_03E200_SQ_LOOP_CONST_0, 0x1000FFF);
2192 r600_store_loop_const(cb, R_03E200_SQ_LOOP_CONST_0 + (32 * 4), 0x1000FFF);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002193}
Dave Airlie084c29b2010-10-01 10:13:04 +10002194
Henri Verbeetf262ba22011-03-14 22:07:44 +01002195void r600_pipe_shader_ps(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2196{
Marek Olšáke4340c12012-01-29 23:25:42 +01002197 struct r600_context *rctx = (struct r600_context *)ctx;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002198 struct r600_pipe_state *rstate = &shader->rstate;
2199 struct r600_shader *rshader = &shader->shader;
2200 unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control;
2201 int pos_index = -1, face_index = -1;
Alex Deucher46ce2572012-01-17 18:44:47 -05002202 unsigned tmp, sid, ufi = 0;
Dave Airlie1fc001e2012-01-18 19:33:21 +10002203 int need_linear = 0;
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002204 unsigned z_export = 0, stencil_export = 0;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002205
2206 rstate->nregs = 0;
2207
2208 for (i = 0; i < rshader->ninput; i++) {
2209 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION)
2210 pos_index = i;
2211 if (rshader->input[i].name == TGSI_SEMANTIC_FACE)
2212 face_index = i;
Vadim Girline532c712011-11-04 21:24:03 +04002213
2214 sid = rshader->input[i].spi_sid;
2215
2216 tmp = S_028644_SEMANTIC(sid);
2217
Vadim Girlin1a9d2b72012-01-24 23:32:50 +04002218 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION ||
2219 rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
2220 (rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR &&
2221 rctx->rasterizer && rctx->rasterizer->flatshade))
Dave Airlie1fc001e2012-01-18 19:33:21 +10002222 tmp |= S_028644_FLAT_SHADE(1);
Vadim Girline532c712011-11-04 21:24:03 +04002223
2224 if (rshader->input[i].name == TGSI_SEMANTIC_GENERIC &&
2225 rctx->sprite_coord_enable & (1 << rshader->input[i].sid)) {
2226 tmp |= S_028644_PT_SPRITE_TEX(1);
2227 }
2228
2229 if (rshader->input[i].centroid)
2230 tmp |= S_028644_SEL_CENTROID(1);
2231
Dave Airlie1fc001e2012-01-18 19:33:21 +10002232 if (rshader->input[i].interpolate == TGSI_INTERPOLATE_LINEAR) {
2233 need_linear = 1;
Vadim Girline532c712011-11-04 21:24:03 +04002234 tmp |= S_028644_SEL_LINEAR(1);
Dave Airlie1fc001e2012-01-18 19:33:21 +10002235 }
Vadim Girline532c712011-11-04 21:24:03 +04002236
2237 r600_pipe_state_add_reg(rstate, R_028644_SPI_PS_INPUT_CNTL_0 + i * 4,
Dave Airlie62b03232012-04-23 10:20:10 +01002238 tmp);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002239 }
2240
Marek Olšák3d061ca2012-01-28 06:03:53 +01002241 db_shader_control = S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002242 for (i = 0; i < rshader->noutput; i++) {
2243 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION)
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002244 z_export = 1;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002245 if (rshader->output[i].name == TGSI_SEMANTIC_STENCIL)
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002246 stencil_export = 1;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002247 }
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002248 db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
2249 db_shader_control |= S_02880C_STENCIL_REF_EXPORT_ENABLE(stencil_export);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002250 if (rshader->uses_kill)
2251 db_shader_control |= S_02880C_KILL_ENABLE(1);
2252
2253 exports_ps = 0;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002254 for (i = 0; i < rshader->noutput; i++) {
2255 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION ||
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002256 rshader->output[i].name == TGSI_SEMANTIC_STENCIL) {
Henri Verbeetf262ba22011-03-14 22:07:44 +01002257 exports_ps |= 1;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002258 }
2259 }
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002260 num_cout = rshader->nr_ps_color_exports;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002261 exports_ps |= S_028854_EXPORT_COLORS(num_cout);
2262 if (!exports_ps) {
2263 /* always at least export 1 component per pixel */
2264 exports_ps = 2;
2265 }
2266
Marek Olšák4fe74412012-07-07 09:01:38 +02002267 shader->nr_ps_color_outputs = num_cout;
Dave Airlied1cc87c2012-03-24 13:37:16 +00002268
Henri Verbeetf262ba22011-03-14 22:07:44 +01002269 spi_ps_in_control_0 = S_0286CC_NUM_INTERP(rshader->ninput) |
Dave Airlie1fc001e2012-01-18 19:33:21 +10002270 S_0286CC_PERSP_GRADIENT_ENA(1)|
2271 S_0286CC_LINEAR_GRADIENT_ENA(need_linear);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002272 spi_input_z = 0;
2273 if (pos_index != -1) {
2274 spi_ps_in_control_0 |= (S_0286CC_POSITION_ENA(1) |
2275 S_0286CC_POSITION_CENTROID(rshader->input[pos_index].centroid) |
2276 S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr) |
2277 S_0286CC_BARYC_SAMPLE_CNTL(1));
2278 spi_input_z |= 1;
2279 }
2280
2281 spi_ps_in_control_1 = 0;
2282 if (face_index != -1) {
2283 spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
2284 S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
2285 }
2286
Alex Deucher46ce2572012-01-17 18:44:47 -05002287 /* HW bug in original R600 */
2288 if (rctx->family == CHIP_R600)
2289 ufi = 1;
2290
Dave Airlie62b03232012-04-23 10:20:10 +01002291 r600_pipe_state_add_reg(rstate, R_0286CC_SPI_PS_IN_CONTROL_0, spi_ps_in_control_0);
2292 r600_pipe_state_add_reg(rstate, R_0286D0_SPI_PS_IN_CONTROL_1, spi_ps_in_control_1);
2293 r600_pipe_state_add_reg(rstate, R_0286D8_SPI_INPUT_Z, spi_input_z);
2294 r600_pipe_state_add_reg_bo(rstate,
2295 R_028840_SQ_PGM_START_PS,
2296 0, shader->bo, RADEON_USAGE_READ);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002297 r600_pipe_state_add_reg(rstate,
2298 R_028850_SQ_PGM_RESOURCES_PS,
Mathias Fröhliche5569832011-09-23 19:43:31 +02002299 S_028850_NUM_GPRS(rshader->bc.ngpr) |
Alex Deucher46ce2572012-01-17 18:44:47 -05002300 S_028850_STACK_SIZE(rshader->bc.nstack) |
Dave Airlie62b03232012-04-23 10:20:10 +01002301 S_028850_UNCACHED_FIRST_INST(ufi));
Henri Verbeetf262ba22011-03-14 22:07:44 +01002302 r600_pipe_state_add_reg(rstate,
2303 R_028854_SQ_PGM_EXPORTS_PS,
Dave Airlie62b03232012-04-23 10:20:10 +01002304 exports_ps);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002305 /* only set some bits here, the other bits are set in the dsa state */
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002306 shader->db_shader_control = db_shader_control;
2307 shader->ps_depth_export = z_export | stencil_export;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002308
Vadim Girline532c712011-11-04 21:24:03 +04002309 shader->sprite_coord_enable = rctx->sprite_coord_enable;
Vadim Girlin1a9d2b72012-01-24 23:32:50 +04002310 if (rctx->rasterizer)
2311 shader->flatshade = rctx->rasterizer->flatshade;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002312}
2313
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002314void r600_pipe_shader_vs(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2315{
Marek Olšáke4340c12012-01-29 23:25:42 +01002316 struct r600_context *rctx = (struct r600_context *)ctx;
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002317 struct r600_pipe_state *rstate = &shader->rstate;
2318 struct r600_shader *rshader = &shader->shader;
Vadim Girlin5b27b632011-11-05 08:48:02 +04002319 unsigned spi_vs_out_id[10] = {};
2320 unsigned i, tmp, nparams = 0;
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002321
2322 /* clear previous register */
2323 rstate->nregs = 0;
2324
Vadim Girlin5b27b632011-11-05 08:48:02 +04002325 for (i = 0; i < rshader->noutput; i++) {
2326 if (rshader->output[i].spi_sid) {
2327 tmp = rshader->output[i].spi_sid << ((nparams & 3) * 8);
2328 spi_vs_out_id[nparams / 4] |= tmp;
2329 nparams++;
2330 }
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002331 }
Vadim Girlin5b27b632011-11-05 08:48:02 +04002332
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002333 for (i = 0; i < 10; i++) {
2334 r600_pipe_state_add_reg(rstate,
2335 R_028614_SPI_VS_OUT_ID_0 + i * 4,
Dave Airlie62b03232012-04-23 10:20:10 +01002336 spi_vs_out_id[i]);
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002337 }
2338
Alex Deucherdc1c0ca2011-07-29 11:29:53 -04002339 /* Certain attributes (position, psize, etc.) don't count as params.
2340 * VS is required to export at least one param and r600_shader_from_tgsi()
2341 * takes care of adding a dummy export.
2342 */
Alex Deucherdc1c0ca2011-07-29 11:29:53 -04002343 if (nparams < 1)
2344 nparams = 1;
2345
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002346 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01002347 R_0286C4_SPI_VS_OUT_CONFIG,
2348 S_0286C4_VS_EXPORT_COUNT(nparams - 1));
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002349 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01002350 R_028868_SQ_PGM_RESOURCES_VS,
2351 S_028868_NUM_GPRS(rshader->bc.ngpr) |
2352 S_028868_STACK_SIZE(rshader->bc.nstack));
2353 r600_pipe_state_add_reg_bo(rstate,
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002354 R_028858_SQ_PGM_START_VS,
Marek Olšák4a058ae2012-01-29 07:34:25 +01002355 0, shader->bo, RADEON_USAGE_READ);
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002356
Marek Olšák97acf2c2012-01-29 06:31:47 +01002357 shader->pa_cl_vs_out_cntl =
2358 S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->clip_dist_write & 0x0F) != 0) |
2359 S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->clip_dist_write & 0xF0) != 0) |
2360 S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
2361 S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size);
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002362}
2363
Dave Airlie7f6672f2011-06-02 14:48:06 +10002364void r600_fetch_shader(struct pipe_context *ctx,
2365 struct r600_vertex_element *ve)
Henri Verbeeta2ef3832011-03-14 22:07:44 +01002366{
2367 struct r600_pipe_state *rstate;
Marek Olšáke4340c12012-01-29 23:25:42 +01002368 struct r600_context *rctx = (struct r600_context *)ctx;
Henri Verbeeta2ef3832011-03-14 22:07:44 +01002369
2370 rstate = &ve->rstate;
2371 rstate->id = R600_PIPE_STATE_FETCH_SHADER;
2372 rstate->nregs = 0;
Dave Airlie62b03232012-04-23 10:20:10 +01002373 r600_pipe_state_add_reg_bo(rstate, R_028894_SQ_PGM_START_FS,
Marek Olšáke69dde52011-07-23 04:29:59 +02002374 0,
Marek Olšák4a058ae2012-01-29 07:34:25 +01002375 ve->fetch_shader, RADEON_USAGE_READ);
Henri Verbeeta2ef3832011-03-14 22:07:44 +01002376}
2377
Marek Olšáke4340c12012-01-29 23:25:42 +01002378void *r600_create_db_flush_dsa(struct r600_context *rctx)
Dave Airlie084c29b2010-10-01 10:13:04 +10002379{
2380 struct pipe_depth_stencil_alpha_state dsa;
Dave Airlie084c29b2010-10-01 10:13:04 +10002381 boolean quirk = false;
2382
2383 if (rctx->family == CHIP_RV610 || rctx->family == CHIP_RV630 ||
2384 rctx->family == CHIP_RV620 || rctx->family == CHIP_RV635)
2385 quirk = true;
2386
2387 memset(&dsa, 0, sizeof(dsa));
2388
2389 if (quirk) {
2390 dsa.depth.enabled = 1;
2391 dsa.depth.func = PIPE_FUNC_LEQUAL;
2392 dsa.stencil[0].enabled = 1;
2393 dsa.stencil[0].func = PIPE_FUNC_ALWAYS;
2394 dsa.stencil[0].zpass_op = PIPE_STENCIL_OP_KEEP;
2395 dsa.stencil[0].zfail_op = PIPE_STENCIL_OP_INCR;
2396 dsa.stencil[0].writemask = 0xff;
2397 }
2398
Marek Olšákdf79eb52012-07-07 19:33:11 +02002399 return rctx->context.create_depth_stencil_alpha_state(&rctx->context, &dsa);
Dave Airlie084c29b2010-10-01 10:13:04 +10002400}
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002401
2402void r600_update_dual_export_state(struct r600_context * rctx)
2403{
2404 unsigned dual_export = rctx->export_16bpc && rctx->nr_cbufs &&
2405 !rctx->ps_shader->current->ps_depth_export;
2406 unsigned db_shader_control = rctx->ps_shader->current->db_shader_control |
2407 S_02880C_DUAL_EXPORT_ENABLE(dual_export);
2408
2409 if (db_shader_control != rctx->db_shader_control) {
2410 struct r600_pipe_state rstate;
2411
2412 rctx->db_shader_control = db_shader_control;
2413 rstate.nregs = 0;
2414 r600_pipe_state_add_reg(&rstate, R_02880C_DB_SHADER_CONTROL, db_shader_control);
2415 r600_context_pipe_state_set(rctx, &rstate);
2416 }
2417}