blob: 395a657584f2dc8b5736c2a08a51befb88146bc1 [file] [log] [blame]
Tom Warrenefc05ae2011-01-27 10:58:07 +00001/*
Tom Warren52a8b822012-05-22 12:19:25 +00002 * (C) Copyright 2010-2012
Tom Warrenefc05ae2011-01-27 10:58:07 +00003 * NVIDIA Corporation <www.nvidia.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
Tom Warrenf01b6312012-12-11 13:34:18 +000024#ifndef _TEGRA20_COMMON_H_
25#define _TEGRA20_COMMON_H_
26#include "tegra-common.h"
27
28/*
Stephen Warrenc44bb3a2013-02-26 12:28:28 +000029 * Errata configuration
30 */
Stephen Warren53612132013-03-04 13:29:41 +000031#define CONFIG_ARM_ERRATA_716044
Stephen Warrenc44bb3a2013-02-26 12:28:28 +000032#define CONFIG_ARM_ERRATA_742230
33#define CONFIG_ARM_ERRATA_751472
34
35/*
Tom Warrenf01b6312012-12-11 13:34:18 +000036 * NS16550 Configuration
37 */
38#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
Simon Glass649d0ff2012-04-02 13:19:03 +000039
40/*
Tom Warrenefc05ae2011-01-27 10:58:07 +000041 * High Level Configuration Options
42 */
Tom Warrenf01b6312012-12-11 13:34:18 +000043#define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */
Tom Warrenefc05ae2011-01-27 10:58:07 +000044
Tom Warrenf01b6312012-12-11 13:34:18 +000045/* Environment information, boards can override if required */
46#define CONFIG_LOADADDR 0x00408000 /* def. location for kernel */
Anton staaf96d21232011-10-03 13:54:58 +000047
Tom Warrenf01b6312012-12-11 13:34:18 +000048/*
49 * Miscellaneous configurable options
50 */
51#define CONFIG_SYS_LOAD_ADDR 0x00A00800 /* default */
52#define CONFIG_STACKBASE 0x02800000 /* 40MB */
53
54/*-----------------------------------------------------------------------
55 * Physical Memory Map
56 */
57#define CONFIG_SYS_TEXT_BASE 0x0010E000
58
59/*
60 * Memory layout for where various images get loaded by boot scripts:
61 *
62 * scriptaddr can be pretty much anywhere that doesn't conflict with something
63 * else. Put it above BOOTMAPSZ to eliminate conflicts.
64 *
65 * kernel_addr_r must be within the first 128M of RAM in order for the
66 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
67 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
68 * should not overlap that area, or the kernel will have to copy itself
69 * somewhere else before decompression. Similarly, the address of any other
70 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
71 * this up to 16M allows for a sizable kernel to be decompressed below the
72 * compressed load address.
73 *
74 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
75 * the compressed kernel to be up to 16M too.
76 *
77 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
78 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
79 */
80#define MEM_LAYOUT_ENV_SETTINGS \
81 "scriptaddr=0x10000000\0" \
82 "kernel_addr_r=0x01000000\0" \
83 "fdt_addr_r=0x02000000\0" \
84 "ramdisk_addr_r=0x02100000\0"
85
86/* Defines for SPL */
87#define CONFIG_SPL_TEXT_BASE 0x00108000
88#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
89#define CONFIG_SPL_STACK 0x000ffffc
90
91#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/tegra20/u-boot-spl.lds"
Tom Warrenefc05ae2011-01-27 10:58:07 +000092
Simon Glassad166172012-10-17 13:24:56 +000093/* Align LCD to 1MB boundary */
94#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
95
Tom Warren29f3e3f2012-09-04 17:00:24 -070096#ifdef CONFIG_TEGRA_LP0
Simon Glass649d0ff2012-04-02 13:19:03 +000097#define TEGRA_LP0_ADDR 0x1C406000
98#define TEGRA_LP0_SIZE 0x2000
99#define TEGRA_LP0_VEC \
Tom Warrenf01b6312012-12-11 13:34:18 +0000100 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
Marek Vasut51926d52012-09-23 17:41:25 +0200101 "@" __stringify(TEGRA_LP0_ADDR) " "
Simon Glass649d0ff2012-04-02 13:19:03 +0000102#else
103#define TEGRA_LP0_VEC
104#endif
105
Simon Glass02910912012-02-27 10:52:51 +0000106/*
107 * This parameter affects a TXFILLTUNING field that controls how much data is
108 * sent to the latency fifo before it is sent to the wire. Without this
109 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
110 * packets depending on the buffer address and size.
111 */
112#define CONFIG_USB_EHCI_TXFIFO_THRESH 10
113#define CONFIG_EHCI_IS_TDI
Simon Glass02910912012-02-27 10:52:51 +0000114
Allen Martin00a27492012-08-31 08:30:00 +0000115/* Total I2C ports on Tegra20 */
Simon Glassc3600332012-02-03 15:13:59 +0000116#define TEGRA_I2C_NUM_CONTROLLERS 4
117
Simon Glass0dd84082012-07-29 20:53:30 +0000118#define CONFIG_SYS_NAND_SELF_INIT
Lucas Stacha833b952012-10-07 11:29:38 +0000119#define CONFIG_SYS_NAND_ONFI_DETECTION
Simon Glass0dd84082012-07-29 20:53:30 +0000120
Tom Warrenf01b6312012-12-11 13:34:18 +0000121#endif /* _TEGRA20_COMMON_H_ */