blob: c2e5aeebcbfa70b15ee9c1f9dec2535b0ba11059 [file] [log] [blame]
Kumar Gala58e5e9a2008-08-26 15:01:29 -05001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#ifndef FSL_DDR_MEMCTL_H
10#define FSL_DDR_MEMCTL_H
11
12/*
13 * Pick a basic DDR Technology.
14 */
15#include <ddr_spd.h>
16
17#define SDRAM_TYPE_DDR1 2
18#define SDRAM_TYPE_DDR2 3
19#define SDRAM_TYPE_LPDDR1 6
20#define SDRAM_TYPE_DDR3 7
21
Dave Liuc360cea2009-03-14 12:48:30 +080022#define DDR_BL4 4 /* burst length 4 */
23#define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
24#define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
25#define DDR_BL8 8 /* burst length 8 */
26
Kumar Gala58e5e9a2008-08-26 15:01:29 -050027#if defined(CONFIG_FSL_DDR1)
28#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
29typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
30#ifndef CONFIG_FSL_SDRAM_TYPE
31#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
32#endif
33#elif defined(CONFIG_FSL_DDR2)
34#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
35typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
36#ifndef CONFIG_FSL_SDRAM_TYPE
37#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
38#endif
39#elif defined(CONFIG_FSL_DDR3)
40#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
41typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
Dave Liu22ff3d02008-11-21 16:31:29 +080042#ifndef CONFIG_FSL_SDRAM_TYPE
43#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
Kumar Gala58e5e9a2008-08-26 15:01:29 -050044#endif
Dave Liu22ff3d02008-11-21 16:31:29 +080045#endif /* #if defined(CONFIG_FSL_DDR1) */
Kumar Gala58e5e9a2008-08-26 15:01:29 -050046
Haiying Wangdbbbb3a2008-10-03 12:36:39 -040047/* define bank(chip select) interleaving mode */
48#define FSL_DDR_CS0_CS1 0x40
49#define FSL_DDR_CS2_CS3 0x20
50#define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
51#define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
52
53/* define memory controller interleaving mode */
54#define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
55#define FSL_DDR_PAGE_INTERLEAVING 0x1
56#define FSL_DDR_BANK_INTERLEAVING 0x2
57#define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
58
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +053059/* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
60 */
61#define SDRAM_CFG_MEM_EN 0x80000000
62#define SDRAM_CFG_SREN 0x40000000
63#define SDRAM_CFG_ECC_EN 0x20000000
64#define SDRAM_CFG_RD_EN 0x10000000
65#define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
66#define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
67#define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
68#define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
69#define SDRAM_CFG_DYN_PWR 0x00200000
70#define SDRAM_CFG_32_BE 0x00080000
71#define SDRAM_CFG_8_BE 0x00040000
72#define SDRAM_CFG_NCAP 0x00020000
73#define SDRAM_CFG_2T_EN 0x00008000
74#define SDRAM_CFG_BI 0x00000001
75
Dave Liuc360cea2009-03-14 12:48:30 +080076#if defined(CONFIG_P4080)
77#define RD_TO_PRE_MASK 0xf
78#define RD_TO_PRE_SHIFT 13
79#define WR_DATA_DELAY_MASK 0xf
80#define WR_DATA_DELAY_SHIFT 9
81#else
82#define RD_TO_PRE_MASK 0x7
83#define RD_TO_PRE_SHIFT 13
84#define WR_DATA_DELAY_MASK 0x7
85#define WR_DATA_DELAY_SHIFT 10
86#endif
87
Kumar Gala58e5e9a2008-08-26 15:01:29 -050088/* Record of register values computed */
89typedef struct fsl_ddr_cfg_regs_s {
90 struct {
91 unsigned int bnds;
92 unsigned int config;
93 unsigned int config_2;
94 } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
95 unsigned int timing_cfg_3;
96 unsigned int timing_cfg_0;
97 unsigned int timing_cfg_1;
98 unsigned int timing_cfg_2;
99 unsigned int ddr_sdram_cfg;
100 unsigned int ddr_sdram_cfg_2;
101 unsigned int ddr_sdram_mode;
102 unsigned int ddr_sdram_mode_2;
103 unsigned int ddr_sdram_md_cntl;
104 unsigned int ddr_sdram_interval;
105 unsigned int ddr_data_init;
106 unsigned int ddr_sdram_clk_cntl;
107 unsigned int ddr_init_addr;
108 unsigned int ddr_init_ext_addr;
109 unsigned int timing_cfg_4;
110 unsigned int timing_cfg_5;
111 unsigned int ddr_zq_cntl;
112 unsigned int ddr_wrlvl_cntl;
113 unsigned int ddr_pd_cntl;
114 unsigned int ddr_sr_cntr;
115 unsigned int ddr_sdram_rcw_1;
116 unsigned int ddr_sdram_rcw_2;
117} fsl_ddr_cfg_regs_t;
118
119typedef struct memctl_options_partial_s {
120 unsigned int all_DIMMs_ECC_capable;
121 unsigned int all_DIMMs_tCKmax_ps;
122 unsigned int all_DIMMs_burst_lengths_bitmask;
123 unsigned int all_DIMMs_registered;
124 unsigned int all_DIMMs_unbuffered;
125 /* unsigned int lowest_common_SPD_caslat; */
126 unsigned int all_DIMMs_minimum_tRCD_ps;
127} memctl_options_partial_t;
128
129/*
130 * Generalized parameters for memory controller configuration,
131 * might be a little specific to the FSL memory controller
132 */
133typedef struct memctl_options_s {
134 /*
135 * Memory organization parameters
136 *
137 * if DIMM is present in the system
138 * where DIMMs are with respect to chip select
139 * where chip selects are with respect to memory boundaries
140 */
141 unsigned int registered_dimm_en; /* use registered DIMM support */
142
143 /* Options local to a Chip Select */
144 struct cs_local_opts_s {
145 unsigned int auto_precharge;
146 unsigned int odt_rd_cfg;
147 unsigned int odt_wr_cfg;
148 } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
149
150 /* Special configurations for chip select */
151 unsigned int memctl_interleaving;
152 unsigned int memctl_interleaving_mode;
153 unsigned int ba_intlv_ctl;
154
155 /* Operational mode parameters */
156 unsigned int ECC_mode; /* Use ECC? */
157 /* Initialize ECC using memory controller? */
158 unsigned int ECC_init_using_memctl;
159 unsigned int DQS_config; /* Use DQS? maybe only with DDR2? */
160 /* SREN - self-refresh during sleep */
161 unsigned int self_refresh_in_sleep;
162 unsigned int dynamic_power; /* DYN_PWR */
163 /* memory data width to use (16-bit, 32-bit, 64-bit) */
164 unsigned int data_bus_width;
Dave Liuc360cea2009-03-14 12:48:30 +0800165 unsigned int burst_length; /* BL4, OTF and BL8 */
166 /* On-The-Fly Burst Chop enable */
167 unsigned int OTF_burst_chop_en;
168 /* mirrior DIMMs for DDR3 */
169 unsigned int mirrored_dimm;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500170
171 /* Global Timing Parameters */
172 unsigned int cas_latency_override;
173 unsigned int cas_latency_override_value;
174 unsigned int use_derated_caslat;
175 unsigned int additive_latency_override;
176 unsigned int additive_latency_override_value;
177
178 unsigned int clk_adjust; /* */
179 unsigned int cpo_override;
180 unsigned int write_data_delay; /* DQS adjust */
181 unsigned int half_strength_driver_enable;
182 unsigned int twoT_en;
183 unsigned int threeT_en;
184 unsigned int bstopre;
185 unsigned int tCKE_clock_pulse_width_ps; /* tCKE */
186 unsigned int tFAW_window_four_activates_ps; /* tFAW -- FOUR_ACT */
Dave Liu22cca7e2008-11-21 16:31:35 +0800187
Dave Liuc360cea2009-03-14 12:48:30 +0800188 /* Rtt impedance */
189 unsigned int rtt_override; /* rtt_override enable */
190 unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
191
Dave Liu22cca7e2008-11-21 16:31:35 +0800192 /* Automatic self refresh */
193 unsigned int auto_self_refresh_en;
194 unsigned int sr_it;
Dave Liuc360cea2009-03-14 12:48:30 +0800195 /* ZQ calibration */
196 unsigned int zq_en;
197 /* Write leveling */
198 unsigned int wrlvl_en;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500199} memctl_options_t;
200
201extern phys_size_t fsl_ddr_sdram(void);
202#endif