blob: 3db287784da8ba5f3449771273a49df0d91293bc [file] [log] [blame]
Michal Simek76316a32007-03-11 13:42:58 +01001/*
2 * (C) Copyright 2007 Czech Technical University.
3 *
4 * Michal SIMEK <monstr@seznam.cz>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28#include "../board/xilinx/ml401/xparameters.h"
29
30#define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
Michal Simek1a50f1642007-05-08 14:52:52 +020031#define MICROBLAZE_V5 1
Michal Simek76316a32007-03-11 13:42:58 +010032#define CONFIG_ML401 1 /* ML401 Board */
33
34/* uart */
Michal Simek17980492007-03-26 01:39:07 +020035#define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
36#define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
Michal Simek76316a32007-03-11 13:42:58 +010037#define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
38
39/* setting reset address */
Wolfgang Denkd62f64c2007-05-16 00:13:33 +020040/*#define CFG_RESET_ADDRESS TEXT_BASE*/
Michal Simek76316a32007-03-11 13:42:58 +010041
Michal Simek17980492007-03-26 01:39:07 +020042/* ethernet */
43#define CONFIG_EMACLITE 1
Michal Simek144876a2007-04-24 23:01:02 +020044#define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
Michal Simek17980492007-03-26 01:39:07 +020045
Michal Simek76316a32007-03-11 13:42:58 +010046/* gpio */
47#define CFG_GPIO_0 1
Michal Simek17980492007-03-26 01:39:07 +020048#define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
Michal Simek76316a32007-03-11 13:42:58 +010049
50/* interrupt controller */
51#define CFG_INTC_0 1
Michal Simek17980492007-03-26 01:39:07 +020052#define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
53#define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
Michal Simek76316a32007-03-11 13:42:58 +010054
55/* timer */
56#define CFG_TIMER_0 1
Michal Simek17980492007-03-26 01:39:07 +020057#define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
58#define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
59#define FREQUENCE XILINX_CLOCK_FREQ
Michal Simek76316a32007-03-11 13:42:58 +010060#define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
61
Michal Simek19bf1fb2007-05-07 19:33:51 +020062/* FSL */
63#define CFG_FSL_2
64#define FSL_INTR_2 1
65
Michal Simek76316a32007-03-11 13:42:58 +010066/*
67 * memory layout - Example
68 * TEXT_BASE = 0x1200_0000;
69 * CFG_SRAM_BASE = 0x1000_0000;
70 * CFG_SRAM_SIZE = 0x0400_0000;
71 *
72 * CFG_GBL_DATA_OFFSET = 0x1000_0000 + 0x0400_0000 - 0x1000 = 0x13FF_F000
73 * CFG_MONITOR_BASE = 0x13FF_F000 - 0x40000 = 0x13FB_F000
Michal Simek32556442007-04-21 21:07:22 +020074 * CFG_MALLOC_BASE = 0x13FB_F000 - 0x40000 = 0x13F7_F000
Michal Simek76316a32007-03-11 13:42:58 +010075 *
76 * 0x1000_0000 CFG_SDRAM_BASE
77 * FREE
78 * 0x1200_0000 TEXT_BASE
79 * U-BOOT code
80 * 0x1202_0000
81 * FREE
82 *
83 * STACK
Michal Simek17980492007-03-26 01:39:07 +020084 * 0x13F7_F000 CFG_MALLOC_BASE
85 * MALLOC_AREA 256kB Alloc
Michal Simek76316a32007-03-11 13:42:58 +010086 * 0x11FB_F000 CFG_MONITOR_BASE
Michal Simek17980492007-03-26 01:39:07 +020087 * MONITOR_CODE 256kB Env
Michal Simek76316a32007-03-11 13:42:58 +010088 * 0x13FF_F000 CFG_GBL_DATA_OFFSET
Michal Simek17980492007-03-26 01:39:07 +020089 * GLOBAL_DATA 4kB bd, gd
Michal Simek76316a32007-03-11 13:42:58 +010090 * 0x1400_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
91 */
92
93/* ddr sdram - main memory */
Michal Simek17980492007-03-26 01:39:07 +020094#define CFG_SDRAM_BASE XILINX_RAM_START
95#define CFG_SDRAM_SIZE XILINX_RAM_SIZE
Michal Simek76316a32007-03-11 13:42:58 +010096#define CFG_MEMTEST_START CFG_SDRAM_BASE
97#define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
98
99/* global pointer */
100#define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
Michal Simek32556442007-04-21 21:07:22 +0200101/* start of global data */
Wolfgang Denkd62f64c2007-05-16 00:13:33 +0200102#define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE)
Michal Simek76316a32007-03-11 13:42:58 +0100103
104/* monitor code */
105#define SIZE 0x40000
106#define CFG_MONITOR_LEN SIZE
107#define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
Michal Simek17980492007-03-26 01:39:07 +0200108#define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
Michal Simek76316a32007-03-11 13:42:58 +0100109#define CFG_MALLOC_LEN SIZE
Michal Simek17980492007-03-26 01:39:07 +0200110#define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
Michal Simek76316a32007-03-11 13:42:58 +0100111
112/* stack */
113#define CFG_INIT_SP_OFFSET CFG_MONITOR_BASE
114
115/*#define RAMENV */
116#define FLASH
117
118#ifdef FLASH
Michal Simek17980492007-03-26 01:39:07 +0200119 #define CFG_FLASH_BASE XILINX_FLASH_START
120 #define CFG_FLASH_SIZE XILINX_FLASH_SIZE
Michal Simek76316a32007-03-11 13:42:58 +0100121 #define CFG_FLASH_CFI 1
122 #define CFG_FLASH_CFI_DRIVER 1
123 #define CFG_FLASH_EMPTY_INFO 1 /* ?empty sector */
124 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
125 #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
Michal Simek144876a2007-04-24 23:01:02 +0200126 #define CFG_FLASH_PROTECTION /* hardware flash protection */
Michal Simek76316a32007-03-11 13:42:58 +0100127
128 #ifdef RAMENV
129 #define CFG_ENV_IS_NOWHERE 1
130 #define CFG_ENV_SIZE 0x1000
131 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
132
133 #else /* !RAMENV */
134 #define CFG_ENV_IS_IN_FLASH 1
135 #define CFG_ENV_ADDR 0x40000
136 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
137 #define CFG_ENV_SIZE 0x2000
138 #endif /* !RAMBOOT */
139#else /* !FLASH */
140 /* ENV in RAM */
141 #define CFG_NO_FLASH 1
142 #define CFG_ENV_IS_NOWHERE 1
143 #define CFG_ENV_SIZE 0x1000
144 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
Michal Simek144876a2007-04-24 23:01:02 +0200145 #define CFG_FLASH_PROTECTION /* hardware flash protection */
Michal Simek76316a32007-03-11 13:42:58 +0100146#endif /* !FLASH */
147
148#ifdef FLASH
149 #ifdef RAMENV
150 #define CONFIG_COMMANDS (CONFIG__CMD_DFL |\
151 CFG_CMD_MEMORY |\
152 CFG_CMD_MISC |\
153 CFG_CMD_AUTOSCRIPT |\
154 CFG_CMD_IRQ |\
155 CFG_CMD_ASKENV |\
156 CFG_CMD_BDI |\
157 CFG_CMD_RUN |\
158 CFG_CMD_LOADS |\
159 CFG_CMD_LOADB |\
160 CFG_CMD_IMI |\
161 CFG_CMD_NET |\
162 CFG_CMD_CACHE |\
Michal Simek32556442007-04-21 21:07:22 +0200163 CFG_CMD_FAT |\
164 CFG_CMD_EXT2 |\
Michal Simek144876a2007-04-24 23:01:02 +0200165 CFG_CMD_JFFS2 |\
166 CFG_CMD_ECHO |\
Michal Simek76316a32007-03-11 13:42:58 +0100167 CFG_CMD_IMLS |\
168 CFG_CMD_FLASH |\
Michal Simekffc50f92007-05-05 18:54:42 +0200169 CFG_CMD_MFSL |\
Michal Simek76316a32007-03-11 13:42:58 +0100170 CFG_CMD_PING \
171 )
172 #else /* !RAMENV */
173 #define CONFIG_COMMANDS (CONFIG__CMD_DFL |\
174 CFG_CMD_MEMORY |\
175 CFG_CMD_MISC |\
176 CFG_CMD_AUTOSCRIPT |\
177 CFG_CMD_IRQ |\
178 CFG_CMD_ASKENV |\
179 CFG_CMD_BDI |\
180 CFG_CMD_RUN |\
181 CFG_CMD_LOADS |\
182 CFG_CMD_LOADB |\
183 CFG_CMD_IMI |\
184 CFG_CMD_NET |\
185 CFG_CMD_CACHE |\
186 CFG_CMD_IMLS |\
187 CFG_CMD_FLASH |\
188 CFG_CMD_PING |\
189 CFG_CMD_ENV |\
Michal Simek32556442007-04-21 21:07:22 +0200190 CFG_CMD_FAT |\
191 CFG_CMD_EXT2 |\
Michal Simek144876a2007-04-24 23:01:02 +0200192 CFG_CMD_JFFS2 |\
193 CFG_CMD_ECHO |\
Michal Simekffc50f92007-05-05 18:54:42 +0200194 CFG_CMD_MFSL |\
Michal Simek76316a32007-03-11 13:42:58 +0100195 CFG_CMD_SAVES \
196 )
197
198 #endif
199
200#else /* !FLASH */
201 #define CONFIG_COMMANDS (CONFIG__CMD_DFL |\
202 CFG_CMD_MEMORY |\
203 CFG_CMD_MISC |\
204 CFG_CMD_AUTOSCRIPT |\
205 CFG_CMD_IRQ |\
206 CFG_CMD_ASKENV |\
207 CFG_CMD_BDI |\
208 CFG_CMD_RUN |\
209 CFG_CMD_LOADS |\
Michal Simek32556442007-04-21 21:07:22 +0200210 CFG_CMD_FAT |\
211 CFG_CMD_EXT2 |\
Michal Simek76316a32007-03-11 13:42:58 +0100212 CFG_CMD_LOADB |\
213 CFG_CMD_IMI |\
214 CFG_CMD_NET |\
215 CFG_CMD_CACHE |\
Michal Simekffc50f92007-05-05 18:54:42 +0200216 CFG_CMD_MFSL |\
Michal Simek76316a32007-03-11 13:42:58 +0100217 CFG_CMD_PING \
218 )
219#endif /* !FLASH */
220/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
221#include <cmd_confdefs.h>
222
Michal Simek144876a2007-04-24 23:01:02 +0200223#if (CONFIG_COMMANDS & CFG_CMD_JFFS2)
224/* JFFS2 partitions */
225#define CONFIG_JFFS2_CMDLINE /* mtdparts command line support */
226#define MTDIDS_DEFAULT "nor0=ml401-0"
227
228/* default mtd partition table */
229#define MTDPARTS_DEFAULT "mtdparts=ml401-0:256k(u-boot),"\
230 "256k(env),3m(kernel),1m(romfs),"\
231 "1m(cramfs),-(jffs2)"
232#endif
233
Michal Simek76316a32007-03-11 13:42:58 +0100234/* Miscellaneous configurable options */
235#define CFG_PROMPT "U-Boot-mONStR> "
236#define CFG_CBSIZE 512 /* size of console buffer */
237#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
238#define CFG_MAXARGS 15 /* max number of command args */
239#define CFG_LONGHELP
240#define CFG_LOAD_ADDR 0x12000000 /* default load address */
241
Michal Simek144876a2007-04-24 23:01:02 +0200242#define CONFIG_BOOTDELAY 30
Michal Simek76316a32007-03-11 13:42:58 +0100243#define CONFIG_BOOTARGS "root=romfs"
244#define CONFIG_HOSTNAME "ml401"
245#define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
246#define CONFIG_IPADDR 192.168.0.3
247#define CONFIG_SERVERIP 192.168.0.5
248#define CONFIG_GATEWAYIP 192.168.0.1
249#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
250
251/* architecture dependent code */
252#define CFG_USR_EXCEP /* user exception */
253#define CFG_HZ 1000
254
255/* system ace */
Michal Simek32556442007-04-21 21:07:22 +0200256#define CONFIG_SYSTEMACE
257/* #define DEBUG_SYSTEMACE */
258#define SYSTEMACE_CONFIG_FPGA
259#define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
260#define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
261#define CONFIG_DOS_PARTITION
262
Michal Simek144876a2007-04-24 23:01:02 +0200263#define CONFIG_PREBOOT "echo U-BOOT for ML401;setenv preboot;echo"
264
265#define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" /* hardware flash protection */\
266 "nor0=ml401-0\0"\
267 "mtdparts=mtdparts=ml401-0:"\
268 "256k(u-boot),256k(env),3m(kernel),"\
269 "1m(romfs),1m(cramfs),-(jffs2)\0"
270
Michal Simek76316a32007-03-11 13:42:58 +0100271#endif /* __CONFIG_H */