blob: c0bb2c8d9142adba4a8eb9ca568ff5484b49e0b8 [file] [log] [blame]
njn25e49d8e72002-09-23 09:36:25 +00001
2/*--------------------------------------------------------------------*/
nethercote137bc552003-11-14 17:47:54 +00003/*--- The AddrCheck tool: like MemCheck, but only does address ---*/
njn25e49d8e72002-09-23 09:36:25 +00004/*--- checking. No definedness checking. ---*/
njn25cac76cb2002-09-23 11:21:57 +00005/*--- ac_main.c ---*/
njn25e49d8e72002-09-23 09:36:25 +00006/*--------------------------------------------------------------------*/
7
8/*
nethercote137bc552003-11-14 17:47:54 +00009 This file is part of AddrCheck, a lightweight Valgrind tool for
njnc9539842002-10-02 13:26:35 +000010 detecting memory errors.
njn25e49d8e72002-09-23 09:36:25 +000011
nethercotebb1c9912004-01-04 16:43:23 +000012 Copyright (C) 2000-2004 Julian Seward
njn25e49d8e72002-09-23 09:36:25 +000013 jseward@acm.org
14
15 This program is free software; you can redistribute it and/or
16 modify it under the terms of the GNU General Public License as
17 published by the Free Software Foundation; either version 2 of the
18 License, or (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful, but
21 WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
23 General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the Free Software
27 Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
28 02111-1307, USA.
29
30 The GNU General Public License is contained in the file COPYING.
31*/
32
njn43c799e2003-04-08 00:08:52 +000033#include "mac_shared.h"
sewardjd8033d92002-12-08 22:16:58 +000034#include "memcheck.h"
njn25e49d8e72002-09-23 09:36:25 +000035//#include "vg_profile.c"
36
njn9b007f62003-04-07 14:40:25 +000037
njn25e49d8e72002-09-23 09:36:25 +000038/*------------------------------------------------------------*/
njn25e49d8e72002-09-23 09:36:25 +000039/*--- Comparing and printing errors ---*/
40/*------------------------------------------------------------*/
41
njn26f02512004-11-22 18:33:15 +000042void TL_(pp_Error) ( Error* err )
njn25e49d8e72002-09-23 09:36:25 +000043{
njn43c799e2003-04-08 00:08:52 +000044 MAC_Error* err_extra = VG_(get_error_extra)(err);
njn25e49d8e72002-09-23 09:36:25 +000045
njn810086f2002-11-14 12:42:47 +000046 switch (VG_(get_error_kind)(err)) {
njn25e49d8e72002-09-23 09:36:25 +000047 case CoreMemErr:
njn43c799e2003-04-08 00:08:52 +000048 VG_(message)(Vg_UserMsg, "%s contains unaddressable byte(s)",
49 VG_(get_error_string)(err));
50 VG_(pp_ExeContext)( VG_(get_error_where)(err) );
njn25e49d8e72002-09-23 09:36:25 +000051 break;
52
njn25e49d8e72002-09-23 09:36:25 +000053 case ParamErr:
njn43c799e2003-04-08 00:08:52 +000054 VG_(message)(Vg_UserMsg,
55 "Syscall param %s contains unaddressable byte(s)",
56 VG_(get_error_string)(err) );
57 VG_(pp_ExeContext)( VG_(get_error_where)(err) );
58 MAC_(pp_AddrInfo)(VG_(get_error_address)(err), &err_extra->addrinfo);
njn25e49d8e72002-09-23 09:36:25 +000059 break;
60
61 case UserErr:
njn43c799e2003-04-08 00:08:52 +000062 VG_(message)(Vg_UserMsg,
63 "Unaddressable byte(s) found during client check request");
64 VG_(pp_ExeContext)( VG_(get_error_where)(err) );
65 MAC_(pp_AddrInfo)(VG_(get_error_address)(err), &err_extra->addrinfo);
njn25e49d8e72002-09-23 09:36:25 +000066 break;
67
68 default:
njnb126f732004-11-22 17:57:07 +000069 MAC_(pp_shared_Error)(err);
njn43c799e2003-04-08 00:08:52 +000070 break;
njn25e49d8e72002-09-23 09:36:25 +000071 }
72}
73
74/*------------------------------------------------------------*/
njn25e49d8e72002-09-23 09:36:25 +000075/*--- Suppressions ---*/
76/*------------------------------------------------------------*/
77
njn26f02512004-11-22 18:33:15 +000078Bool TL_(recognised_suppression) ( Char* name, Supp* su )
njn25e49d8e72002-09-23 09:36:25 +000079{
njn43c799e2003-04-08 00:08:52 +000080 return MAC_(shared_recognised_suppression)(name, su);
njn25e49d8e72002-09-23 09:36:25 +000081}
82
njn5c004e42002-11-18 11:04:50 +000083#define DEBUG(fmt, args...) //VG_(printf)(fmt, ## args)
84
njn25e49d8e72002-09-23 09:36:25 +000085/*------------------------------------------------------------*/
86/*--- Low-level support for memory checking. ---*/
87/*------------------------------------------------------------*/
88
89/* All reads and writes are checked against a memory map, which
90 records the state of all memory in the process. The memory map is
91 organised like this:
92
93 The top 16 bits of an address are used to index into a top-level
94 map table, containing 65536 entries. Each entry is a pointer to a
95 second-level map, which records the accesibililty and validity
96 permissions for the 65536 bytes indexed by the lower 16 bits of the
97 address. Each byte is represented by one bit, indicating
98 accessibility. So each second-level map contains 8192 bytes. This
99 two-level arrangement conveniently divides the 4G address space
100 into 64k lumps, each size 64k bytes.
101
102 All entries in the primary (top-level) map must point to a valid
103 secondary (second-level) map. Since most of the 4G of address
104 space will not be in use -- ie, not mapped at all -- there is a
105 distinguished secondary map, which indicates `not addressible and
106 not valid' writeable for all bytes. Entries in the primary map for
107 which the entire 64k is not in use at all point at this
108 distinguished map.
109
110 [...] lots of stuff deleted due to out of date-ness
111
112 As a final optimisation, the alignment and address checks for
113 4-byte loads and stores are combined in a neat way. The primary
114 map is extended to have 262144 entries (2^18), rather than 2^16.
115 The top 3/4 of these entries are permanently set to the
116 distinguished secondary map. For a 4-byte load/store, the
117 top-level map is indexed not with (addr >> 16) but instead f(addr),
118 where
119
120 f( XXXX XXXX XXXX XXXX ____ ____ ____ __YZ )
121 = ____ ____ ____ __YZ XXXX XXXX XXXX XXXX or
122 = ____ ____ ____ __ZY XXXX XXXX XXXX XXXX
123
124 ie the lowest two bits are placed above the 16 high address bits.
125 If either of these two bits are nonzero, the address is misaligned;
126 this will select a secondary map from the upper 3/4 of the primary
127 map. Because this is always the distinguished secondary map, a
128 (bogus) address check failure will result. The failure handling
129 code can then figure out whether this is a genuine addr check
130 failure or whether it is a possibly-legitimate access at a
131 misaligned address. */
132
133
134/*------------------------------------------------------------*/
njn25e49d8e72002-09-23 09:36:25 +0000135/*--- Function declarations. ---*/
136/*------------------------------------------------------------*/
137
njnc2699f62003-09-05 23:29:33 +0000138static void ac_ACCESS4_SLOWLY ( Addr a, Bool isWrite );
139static void ac_ACCESS2_SLOWLY ( Addr a, Bool isWrite );
140static void ac_ACCESS1_SLOWLY ( Addr a, Bool isWrite );
nethercote928a5f72004-11-03 18:10:37 +0000141static void ac_fpu_ACCESS_check_SLOWLY ( Addr addr, SizeT size, Bool isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000142
143/*------------------------------------------------------------*/
144/*--- Data defns. ---*/
145/*------------------------------------------------------------*/
146
147typedef
148 struct {
149 UChar abits[8192];
150 }
151 AcSecMap;
152
153static AcSecMap* primary_map[ /*65536*/ 262144 ];
154static AcSecMap distinguished_secondary_map;
155
njn25e49d8e72002-09-23 09:36:25 +0000156static void init_shadow_memory ( void )
157{
158 Int i;
159
160 for (i = 0; i < 8192; i++) /* Invalid address */
161 distinguished_secondary_map.abits[i] = VGM_BYTE_INVALID;
162
163 /* These entries gradually get overwritten as the used address
164 space expands. */
165 for (i = 0; i < 65536; i++)
166 primary_map[i] = &distinguished_secondary_map;
167
168 /* These ones should never change; it's a bug in Valgrind if they do. */
169 for (i = 65536; i < 262144; i++)
170 primary_map[i] = &distinguished_secondary_map;
171}
172
njn25e49d8e72002-09-23 09:36:25 +0000173/*------------------------------------------------------------*/
174/*--- Basic bitmap management, reading and writing. ---*/
175/*------------------------------------------------------------*/
176
177/* Allocate and initialise a secondary map. */
178
179static AcSecMap* alloc_secondary_map ( __attribute__ ((unused))
180 Char* caller )
181{
182 AcSecMap* map;
183 UInt i;
184 PROF_EVENT(10);
185
186 /* Mark all bytes as invalid access and invalid value. */
fitzhardinge98abfc72003-12-16 02:05:15 +0000187 map = (AcSecMap *)VG_(shadow_alloc)(sizeof(AcSecMap));
njn25e49d8e72002-09-23 09:36:25 +0000188 for (i = 0; i < 8192; i++)
189 map->abits[i] = VGM_BYTE_INVALID; /* Invalid address */
190
191 /* VG_(printf)("ALLOC_2MAP(%s)\n", caller ); */
192 return map;
193}
194
195
196/* Basic reading/writing of the bitmaps, for byte-sized accesses. */
197
198static __inline__ UChar get_abit ( Addr a )
199{
200 AcSecMap* sm = primary_map[a >> 16];
201 UInt sm_off = a & 0xFFFF;
202 PROF_EVENT(20);
203# if 0
204 if (IS_DISTINGUISHED_SM(sm))
205 VG_(message)(Vg_DebugMsg,
206 "accessed distinguished 2ndary (A)map! 0x%x\n", a);
207# endif
208 return BITARR_TEST(sm->abits, sm_off)
209 ? VGM_BIT_INVALID : VGM_BIT_VALID;
210}
211
sewardj56867352003-10-12 10:27:06 +0000212static /* __inline__ */ void set_abit ( Addr a, UChar abit )
njn25e49d8e72002-09-23 09:36:25 +0000213{
214 AcSecMap* sm;
215 UInt sm_off;
216 PROF_EVENT(22);
217 ENSURE_MAPPABLE(a, "set_abit");
218 sm = primary_map[a >> 16];
219 sm_off = a & 0xFFFF;
220 if (abit)
221 BITARR_SET(sm->abits, sm_off);
222 else
223 BITARR_CLEAR(sm->abits, sm_off);
224}
225
226
227/* Reading/writing of the bitmaps, for aligned word-sized accesses. */
228
229static __inline__ UChar get_abits4_ALIGNED ( Addr a )
230{
231 AcSecMap* sm;
232 UInt sm_off;
233 UChar abits8;
234 PROF_EVENT(24);
235# ifdef VG_DEBUG_MEMORY
njnca82cc02004-11-22 17:18:48 +0000236 tl_assert(IS_ALIGNED4_ADDR(a));
njn25e49d8e72002-09-23 09:36:25 +0000237# endif
238 sm = primary_map[a >> 16];
239 sm_off = a & 0xFFFF;
240 abits8 = sm->abits[sm_off >> 3];
241 abits8 >>= (a & 4 /* 100b */); /* a & 4 is either 0 or 4 */
242 abits8 &= 0x0F;
243 return abits8;
244}
245
246
247
248/*------------------------------------------------------------*/
249/*--- Setting permissions over address ranges. ---*/
250/*------------------------------------------------------------*/
251
sewardj56867352003-10-12 10:27:06 +0000252static /* __inline__ */
nethercote451eae92004-11-02 13:06:32 +0000253void set_address_range_perms ( Addr a, SizeT len, UInt example_a_bit )
njn25e49d8e72002-09-23 09:36:25 +0000254{
255 UChar abyte8;
256 UInt sm_off;
257 AcSecMap* sm;
258
259 PROF_EVENT(30);
260
261 if (len == 0)
262 return;
263
264 if (len > 100 * 1000 * 1000) {
265 VG_(message)(Vg_UserMsg,
266 "Warning: set address range perms: "
267 "large range %u, a %d",
268 len, example_a_bit );
269 }
270
271 VGP_PUSHCC(VgpSetMem);
272
273 /* Requests to change permissions of huge address ranges may
274 indicate bugs in our machinery. 30,000,000 is arbitrary, but so
275 far all legitimate requests have fallen beneath that size. */
276 /* 4 Mar 02: this is just stupid; get rid of it. */
njnca82cc02004-11-22 17:18:48 +0000277 /* tl_assert(len < 30000000); */
njn25e49d8e72002-09-23 09:36:25 +0000278
279 /* Check the permissions make sense. */
njnca82cc02004-11-22 17:18:48 +0000280 tl_assert(example_a_bit == VGM_BIT_VALID
njn25e49d8e72002-09-23 09:36:25 +0000281 || example_a_bit == VGM_BIT_INVALID);
282
283 /* In order that we can charge through the address space at 8
284 bytes/main-loop iteration, make up some perms. */
285 abyte8 = (example_a_bit << 7)
286 | (example_a_bit << 6)
287 | (example_a_bit << 5)
288 | (example_a_bit << 4)
289 | (example_a_bit << 3)
290 | (example_a_bit << 2)
291 | (example_a_bit << 1)
292 | (example_a_bit << 0);
293
294# ifdef VG_DEBUG_MEMORY
295 /* Do it ... */
296 while (True) {
297 PROF_EVENT(31);
298 if (len == 0) break;
299 set_abit ( a, example_a_bit );
300 set_vbyte ( a, vbyte );
301 a++;
302 len--;
303 }
304
305# else
306 /* Slowly do parts preceding 8-byte alignment. */
307 while (True) {
308 PROF_EVENT(31);
309 if (len == 0) break;
310 if ((a % 8) == 0) break;
311 set_abit ( a, example_a_bit );
312 a++;
313 len--;
314 }
315
316 if (len == 0) {
317 VGP_POPCC(VgpSetMem);
318 return;
319 }
njnca82cc02004-11-22 17:18:48 +0000320 tl_assert((a % 8) == 0 && len > 0);
njn25e49d8e72002-09-23 09:36:25 +0000321
322 /* Once aligned, go fast. */
323 while (True) {
324 PROF_EVENT(32);
325 if (len < 8) break;
326 ENSURE_MAPPABLE(a, "set_address_range_perms(fast)");
327 sm = primary_map[a >> 16];
328 sm_off = a & 0xFFFF;
329 sm->abits[sm_off >> 3] = abyte8;
330 a += 8;
331 len -= 8;
332 }
333
334 if (len == 0) {
335 VGP_POPCC(VgpSetMem);
336 return;
337 }
njnca82cc02004-11-22 17:18:48 +0000338 tl_assert((a % 8) == 0 && len > 0 && len < 8);
njn25e49d8e72002-09-23 09:36:25 +0000339
340 /* Finish the upper fragment. */
341 while (True) {
342 PROF_EVENT(33);
343 if (len == 0) break;
344 set_abit ( a, example_a_bit );
345 a++;
346 len--;
347 }
348# endif
349
350 /* Check that zero page and highest page have not been written to
351 -- this could happen with buggy syscall wrappers. Today
352 (2001-04-26) had precisely such a problem with __NR_setitimer. */
njn26f02512004-11-22 18:33:15 +0000353 tl_assert(TL_(cheap_sanity_check)());
njn25e49d8e72002-09-23 09:36:25 +0000354 VGP_POPCC(VgpSetMem);
355}
356
357/* Set permissions for address ranges ... */
358
nethercote451eae92004-11-02 13:06:32 +0000359static void ac_make_noaccess ( Addr a, SizeT len )
njn25e49d8e72002-09-23 09:36:25 +0000360{
361 PROF_EVENT(35);
njn5c004e42002-11-18 11:04:50 +0000362 DEBUG("ac_make_noaccess(%p, %x)\n", a, len);
njn25e49d8e72002-09-23 09:36:25 +0000363 set_address_range_perms ( a, len, VGM_BIT_INVALID );
364}
365
nethercote451eae92004-11-02 13:06:32 +0000366static void ac_make_accessible ( Addr a, SizeT len )
njn25e49d8e72002-09-23 09:36:25 +0000367{
njn5c004e42002-11-18 11:04:50 +0000368 PROF_EVENT(38);
369 DEBUG("ac_make_accessible(%p, %x)\n", a, len);
njn25e49d8e72002-09-23 09:36:25 +0000370 set_address_range_perms ( a, len, VGM_BIT_VALID );
371}
372
njn9b007f62003-04-07 14:40:25 +0000373static __inline__
374void make_aligned_word_noaccess(Addr a)
375{
376 AcSecMap* sm;
377 UInt sm_off;
378 UChar mask;
379
380 VGP_PUSHCC(VgpESPAdj);
381 ENSURE_MAPPABLE(a, "make_aligned_word_noaccess");
382 sm = primary_map[a >> 16];
383 sm_off = a & 0xFFFF;
384 mask = 0x0F;
385 mask <<= (a & 4 /* 100b */); /* a & 4 is either 0 or 4 */
386 /* mask now contains 1s where we wish to make address bits invalid (1s). */
387 sm->abits[sm_off >> 3] |= mask;
388 VGP_POPCC(VgpESPAdj);
389}
390
391static __inline__
392void make_aligned_word_accessible(Addr a)
393{
394 AcSecMap* sm;
395 UInt sm_off;
396 UChar mask;
397
398 VGP_PUSHCC(VgpESPAdj);
399 ENSURE_MAPPABLE(a, "make_aligned_word_accessible");
400 sm = primary_map[a >> 16];
401 sm_off = a & 0xFFFF;
402 mask = 0x0F;
403 mask <<= (a & 4 /* 100b */); /* a & 4 is either 0 or 4 */
404 /* mask now contains 1s where we wish to make address bits
405 invalid (0s). */
406 sm->abits[sm_off >> 3] &= ~mask;
407 VGP_POPCC(VgpESPAdj);
408}
409
410/* Nb: by "aligned" here we mean 8-byte aligned */
411static __inline__
412void make_aligned_doubleword_accessible(Addr a)
413{
414 AcSecMap* sm;
415 UInt sm_off;
416
417 VGP_PUSHCC(VgpESPAdj);
418 ENSURE_MAPPABLE(a, "make_aligned_doubleword_accessible");
419 sm = primary_map[a >> 16];
420 sm_off = a & 0xFFFF;
421 sm->abits[sm_off >> 3] = VGM_BYTE_VALID;
422 VGP_POPCC(VgpESPAdj);
423}
424
425static __inline__
426void make_aligned_doubleword_noaccess(Addr a)
427{
428 AcSecMap* sm;
429 UInt sm_off;
430
431 VGP_PUSHCC(VgpESPAdj);
432 ENSURE_MAPPABLE(a, "make_aligned_doubleword_noaccess");
433 sm = primary_map[a >> 16];
434 sm_off = a & 0xFFFF;
435 sm->abits[sm_off >> 3] = VGM_BYTE_INVALID;
436 VGP_POPCC(VgpESPAdj);
437}
438
439/* The %esp update handling functions */
440ESP_UPDATE_HANDLERS ( make_aligned_word_accessible,
441 make_aligned_word_noaccess,
442 make_aligned_doubleword_accessible,
443 make_aligned_doubleword_noaccess,
444 ac_make_accessible,
445 ac_make_noaccess
446 );
447
448
njn25e49d8e72002-09-23 09:36:25 +0000449/* Block-copy permissions (needed for implementing realloc()). */
450
nethercote451eae92004-11-02 13:06:32 +0000451static void ac_copy_address_range_state ( Addr src, Addr dst, SizeT len )
njn25e49d8e72002-09-23 09:36:25 +0000452{
453 UInt i;
454
njn5c004e42002-11-18 11:04:50 +0000455 DEBUG("ac_copy_address_range_state\n");
njn25e49d8e72002-09-23 09:36:25 +0000456
457 PROF_EVENT(40);
458 for (i = 0; i < len; i++) {
459 UChar abit = get_abit ( src+i );
460 PROF_EVENT(41);
461 set_abit ( dst+i, abit );
462 }
463}
464
465
466/* Check permissions for address range. If inadequate permissions
467 exist, *bad_addr is set to the offending address, so the caller can
468 know what it is. */
469
njn5c004e42002-11-18 11:04:50 +0000470static __inline__
nethercote451eae92004-11-02 13:06:32 +0000471Bool ac_check_accessible ( Addr a, SizeT len, Addr* bad_addr )
njn25e49d8e72002-09-23 09:36:25 +0000472{
473 UInt i;
474 UChar abit;
njn5c004e42002-11-18 11:04:50 +0000475 PROF_EVENT(48);
njn25e49d8e72002-09-23 09:36:25 +0000476 for (i = 0; i < len; i++) {
njn5c004e42002-11-18 11:04:50 +0000477 PROF_EVENT(49);
njn25e49d8e72002-09-23 09:36:25 +0000478 abit = get_abit(a);
479 if (abit == VGM_BIT_INVALID) {
480 if (bad_addr != NULL) *bad_addr = a;
481 return False;
482 }
483 a++;
484 }
485 return True;
486}
487
sewardjecf8e102003-07-12 12:11:39 +0000488/* The opposite; check that an address range is inaccessible. */
489static
nethercote451eae92004-11-02 13:06:32 +0000490Bool ac_check_noaccess ( Addr a, SizeT len, Addr* bad_addr )
sewardjecf8e102003-07-12 12:11:39 +0000491{
492 UInt i;
493 UChar abit;
494 PROF_EVENT(48);
495 for (i = 0; i < len; i++) {
496 PROF_EVENT(49);
497 abit = get_abit(a);
498 if (abit == VGM_BIT_VALID) {
499 if (bad_addr != NULL) *bad_addr = a;
500 return False;
501 }
502 a++;
503 }
504 return True;
505}
506
njn25e49d8e72002-09-23 09:36:25 +0000507/* Check a zero-terminated ascii string. Tricky -- don't want to
508 examine the actual bytes, to find the end, until we're sure it is
509 safe to do so. */
510
njn5c004e42002-11-18 11:04:50 +0000511static __inline__
512Bool ac_check_readable_asciiz ( Addr a, Addr* bad_addr )
njn25e49d8e72002-09-23 09:36:25 +0000513{
514 UChar abit;
515 PROF_EVENT(46);
njn5c004e42002-11-18 11:04:50 +0000516 DEBUG("ac_check_readable_asciiz\n");
njn25e49d8e72002-09-23 09:36:25 +0000517 while (True) {
518 PROF_EVENT(47);
519 abit = get_abit(a);
520 if (abit != VGM_BIT_VALID) {
521 if (bad_addr != NULL) *bad_addr = a;
522 return False;
523 }
524 /* Ok, a is safe to read. */
525 if (* ((UChar*)a) == 0) return True;
526 a++;
527 }
528}
529
530
531/*------------------------------------------------------------*/
532/*--- Memory event handlers ---*/
533/*------------------------------------------------------------*/
534
njn5c004e42002-11-18 11:04:50 +0000535static __inline__
njn72718642003-07-24 08:45:32 +0000536void ac_check_is_accessible ( CorePart part, ThreadId tid,
nethercote451eae92004-11-02 13:06:32 +0000537 Char* s, Addr base, SizeT size, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000538{
539 Bool ok;
540 Addr bad_addr;
541
542 VGP_PUSHCC(VgpCheckMem);
543
njn5c004e42002-11-18 11:04:50 +0000544 ok = ac_check_accessible ( base, size, &bad_addr );
njn25e49d8e72002-09-23 09:36:25 +0000545 if (!ok) {
546 switch (part) {
547 case Vg_CoreSysCall:
nethercote8b76fe52004-11-08 19:20:09 +0000548 MAC_(record_param_error) ( tid, bad_addr, /*isReg*/False,
549 /*isUnaddr*/True, s );
njn25e49d8e72002-09-23 09:36:25 +0000550 break;
551
njn25e49d8e72002-09-23 09:36:25 +0000552 case Vg_CoreSignal:
njnca82cc02004-11-22 17:18:48 +0000553 tl_assert(isWrite); /* Should only happen with isWrite case */
njn5c004e42002-11-18 11:04:50 +0000554 /* fall through */
njn25e49d8e72002-09-23 09:36:25 +0000555 case Vg_CorePThread:
nethercote8b76fe52004-11-08 19:20:09 +0000556 MAC_(record_core_mem_error)( tid, /*isUnaddr*/True, s );
njn25e49d8e72002-09-23 09:36:25 +0000557 break;
558
559 /* If we're being asked to jump to a silly address, record an error
560 message before potentially crashing the entire system. */
561 case Vg_CoreTranslate:
njnca82cc02004-11-22 17:18:48 +0000562 tl_assert(!isWrite); /* Should only happen with !isWrite case */
njn72718642003-07-24 08:45:32 +0000563 MAC_(record_jump_error)( tid, bad_addr );
njn25e49d8e72002-09-23 09:36:25 +0000564 break;
565
566 default:
njn67993252004-11-22 18:02:32 +0000567 VG_(tool_panic)("ac_check_is_accessible: unexpected CorePart");
njn25e49d8e72002-09-23 09:36:25 +0000568 }
569 }
njn5c004e42002-11-18 11:04:50 +0000570
njn25e49d8e72002-09-23 09:36:25 +0000571 VGP_POPCC(VgpCheckMem);
572}
573
574static
njn72718642003-07-24 08:45:32 +0000575void ac_check_is_writable ( CorePart part, ThreadId tid,
nethercote451eae92004-11-02 13:06:32 +0000576 Char* s, Addr base, SizeT size )
njn5c004e42002-11-18 11:04:50 +0000577{
njn72718642003-07-24 08:45:32 +0000578 ac_check_is_accessible ( part, tid, s, base, size, /*isWrite*/True );
njn5c004e42002-11-18 11:04:50 +0000579}
580
581static
njn72718642003-07-24 08:45:32 +0000582void ac_check_is_readable ( CorePart part, ThreadId tid,
nethercote451eae92004-11-02 13:06:32 +0000583 Char* s, Addr base, SizeT size )
njn5c004e42002-11-18 11:04:50 +0000584{
njn72718642003-07-24 08:45:32 +0000585 ac_check_is_accessible ( part, tid, s, base, size, /*isWrite*/False );
njn5c004e42002-11-18 11:04:50 +0000586}
587
588static
njn72718642003-07-24 08:45:32 +0000589void ac_check_is_readable_asciiz ( CorePart part, ThreadId tid,
njn5c004e42002-11-18 11:04:50 +0000590 Char* s, Addr str )
njn25e49d8e72002-09-23 09:36:25 +0000591{
592 Bool ok = True;
593 Addr bad_addr;
njn25e49d8e72002-09-23 09:36:25 +0000594
595 VGP_PUSHCC(VgpCheckMem);
596
njnca82cc02004-11-22 17:18:48 +0000597 tl_assert(part == Vg_CoreSysCall);
njn5c004e42002-11-18 11:04:50 +0000598 ok = ac_check_readable_asciiz ( (Addr)str, &bad_addr );
njn25e49d8e72002-09-23 09:36:25 +0000599 if (!ok) {
nethercote8b76fe52004-11-08 19:20:09 +0000600 MAC_(record_param_error) ( tid, bad_addr, /*IsReg*/False,
601 /*IsUnaddr*/True, s );
njn25e49d8e72002-09-23 09:36:25 +0000602 }
603
604 VGP_POPCC(VgpCheckMem);
605}
606
607static
nethercote451eae92004-11-02 13:06:32 +0000608void ac_new_mem_startup( Addr a, SizeT len, Bool rr, Bool ww, Bool xx )
njn25e49d8e72002-09-23 09:36:25 +0000609{
njn1f3a9092002-10-04 09:22:30 +0000610 /* Ignore the permissions, just make it readable. Seems to work... */
njn25e49d8e72002-09-23 09:36:25 +0000611 DEBUG("new_mem_startup(%p, %u, rr=%u, ww=%u, xx=%u)\n", a,len,rr,ww,xx);
njn5c004e42002-11-18 11:04:50 +0000612 ac_make_accessible(a, len);
njn25e49d8e72002-09-23 09:36:25 +0000613}
614
615static
nethercote451eae92004-11-02 13:06:32 +0000616void ac_new_mem_heap ( Addr a, SizeT len, Bool is_inited )
njn25e49d8e72002-09-23 09:36:25 +0000617{
njn5c004e42002-11-18 11:04:50 +0000618 ac_make_accessible(a, len);
njn25e49d8e72002-09-23 09:36:25 +0000619}
620
621static
nethercote451eae92004-11-02 13:06:32 +0000622void ac_set_perms (Addr a, SizeT len, Bool rr, Bool ww, Bool xx)
njn25e49d8e72002-09-23 09:36:25 +0000623{
njn5c004e42002-11-18 11:04:50 +0000624 DEBUG("ac_set_perms(%p, %u, rr=%u ww=%u, xx=%u)\n",
sewardj40f8ebe2002-10-23 21:46:13 +0000625 a, len, rr, ww, xx);
njn25e49d8e72002-09-23 09:36:25 +0000626 if (rr || ww || xx) {
njn5c004e42002-11-18 11:04:50 +0000627 ac_make_accessible(a, len);
njn25e49d8e72002-09-23 09:36:25 +0000628 } else {
njn5c004e42002-11-18 11:04:50 +0000629 ac_make_noaccess(a, len);
njn25e49d8e72002-09-23 09:36:25 +0000630 }
631}
632
633
634/*------------------------------------------------------------*/
635/*--- Functions called directly from generated code. ---*/
636/*------------------------------------------------------------*/
637
638static __inline__ UInt rotateRight16 ( UInt x )
639{
640 /* Amazingly, gcc turns this into a single rotate insn. */
641 return (x >> 16) | (x << 16);
642}
643
njn25e49d8e72002-09-23 09:36:25 +0000644static __inline__ UInt shiftRight16 ( UInt x )
645{
646 return x >> 16;
647}
648
649
650/* Read/write 1/2/4 sized V bytes, and emit an address error if
651 needed. */
652
njn5c004e42002-11-18 11:04:50 +0000653/* ac_helperc_ACCESS{1,2,4} handle the common case fast.
njn25e49d8e72002-09-23 09:36:25 +0000654 Under all other circumstances, it defers to the relevant _SLOWLY
655 function, which can handle all situations.
656*/
njnc2699f62003-09-05 23:29:33 +0000657static __inline__ void ac_helperc_ACCESS4 ( Addr a, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000658{
659# ifdef VG_DEBUG_MEMORY
njnc2699f62003-09-05 23:29:33 +0000660 return ac_ACCESS4_SLOWLY(a, isWrite);
njn25e49d8e72002-09-23 09:36:25 +0000661# else
662 UInt sec_no = rotateRight16(a) & 0x3FFFF;
njnda2e36d2003-09-30 13:33:24 +0000663 AcSecMap* sm = primary_map[sec_no];
njn25e49d8e72002-09-23 09:36:25 +0000664 UInt a_off = (a & 0xFFFF) >> 3;
665 UChar abits = sm->abits[a_off];
666 abits >>= (a & 4);
667 abits &= 15;
njn5c004e42002-11-18 11:04:50 +0000668 PROF_EVENT(66);
njn25e49d8e72002-09-23 09:36:25 +0000669 if (abits == VGM_NIBBLE_VALID) {
670 /* Handle common case quickly: a is suitably aligned, is mapped,
671 and is addressible. So just return. */
672 return;
673 } else {
674 /* Slow but general case. */
njnc2699f62003-09-05 23:29:33 +0000675 ac_ACCESS4_SLOWLY(a, isWrite);
njn25e49d8e72002-09-23 09:36:25 +0000676 }
677# endif
678}
679
njnc2699f62003-09-05 23:29:33 +0000680static __inline__ void ac_helperc_ACCESS2 ( Addr a, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000681{
682# ifdef VG_DEBUG_MEMORY
njnc2699f62003-09-05 23:29:33 +0000683 return ac_ACCESS2_SLOWLY(a, isWrite);
njn25e49d8e72002-09-23 09:36:25 +0000684# else
685 UInt sec_no = rotateRight16(a) & 0x1FFFF;
686 AcSecMap* sm = primary_map[sec_no];
687 UInt a_off = (a & 0xFFFF) >> 3;
njn5c004e42002-11-18 11:04:50 +0000688 PROF_EVENT(67);
njn25e49d8e72002-09-23 09:36:25 +0000689 if (sm->abits[a_off] == VGM_BYTE_VALID) {
690 /* Handle common case quickly. */
691 return;
692 } else {
693 /* Slow but general case. */
njnc2699f62003-09-05 23:29:33 +0000694 ac_ACCESS2_SLOWLY(a, isWrite);
njn25e49d8e72002-09-23 09:36:25 +0000695 }
696# endif
697}
698
njnc2699f62003-09-05 23:29:33 +0000699static __inline__ void ac_helperc_ACCESS1 ( Addr a, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000700{
701# ifdef VG_DEBUG_MEMORY
njnc2699f62003-09-05 23:29:33 +0000702 return ac_ACCESS1_SLOWLY(a, isWrite);
njn25e49d8e72002-09-23 09:36:25 +0000703# else
704 UInt sec_no = shiftRight16(a);
705 AcSecMap* sm = primary_map[sec_no];
706 UInt a_off = (a & 0xFFFF) >> 3;
njn5c004e42002-11-18 11:04:50 +0000707 PROF_EVENT(68);
njn25e49d8e72002-09-23 09:36:25 +0000708 if (sm->abits[a_off] == VGM_BYTE_VALID) {
709 /* Handle common case quickly. */
710 return;
711 } else {
712 /* Slow but general case. */
njnc2699f62003-09-05 23:29:33 +0000713 ac_ACCESS1_SLOWLY(a, isWrite);
njn25e49d8e72002-09-23 09:36:25 +0000714 }
715# endif
716}
717
nethercoteeec46302004-08-23 15:06:23 +0000718REGPARM(1)
sewardj9f649aa2004-11-22 20:38:40 +0000719static void ach_LOAD4 ( Addr a )
njnc2699f62003-09-05 23:29:33 +0000720{
721 ac_helperc_ACCESS4 ( a, /*isWrite*/False );
722}
nethercoteeec46302004-08-23 15:06:23 +0000723REGPARM(1)
sewardj9f649aa2004-11-22 20:38:40 +0000724static void ach_STORE4 ( Addr a )
njnc2699f62003-09-05 23:29:33 +0000725{
726 ac_helperc_ACCESS4 ( a, /*isWrite*/True );
727}
728
nethercoteeec46302004-08-23 15:06:23 +0000729REGPARM(1)
sewardj9f649aa2004-11-22 20:38:40 +0000730static void ach_LOAD2 ( Addr a )
njnc2699f62003-09-05 23:29:33 +0000731{
732 ac_helperc_ACCESS2 ( a, /*isWrite*/False );
733}
nethercoteeec46302004-08-23 15:06:23 +0000734REGPARM(1)
sewardj9f649aa2004-11-22 20:38:40 +0000735static void ach_STORE2 ( Addr a )
njnc2699f62003-09-05 23:29:33 +0000736{
737 ac_helperc_ACCESS2 ( a, /*isWrite*/True );
738}
739
nethercoteeec46302004-08-23 15:06:23 +0000740REGPARM(1)
sewardj9f649aa2004-11-22 20:38:40 +0000741static void ach_LOAD1 ( Addr a )
njnc2699f62003-09-05 23:29:33 +0000742{
743 ac_helperc_ACCESS1 ( a, /*isWrite*/False );
744}
nethercoteeec46302004-08-23 15:06:23 +0000745REGPARM(1)
sewardj9f649aa2004-11-22 20:38:40 +0000746static void ach_STORE1 ( Addr a )
njnc2699f62003-09-05 23:29:33 +0000747{
748 ac_helperc_ACCESS1 ( a, /*isWrite*/True );
749}
750
njn25e49d8e72002-09-23 09:36:25 +0000751
752/*------------------------------------------------------------*/
753/*--- Fallback functions to handle cases that the above ---*/
njnc2699f62003-09-05 23:29:33 +0000754/*--- ac_helperc_ACCESS{1,2,4} can't manage. ---*/
njn25e49d8e72002-09-23 09:36:25 +0000755/*------------------------------------------------------------*/
756
njnc2699f62003-09-05 23:29:33 +0000757static void ac_ACCESS4_SLOWLY ( Addr a, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000758{
759 Bool a0ok, a1ok, a2ok, a3ok;
760
njn5c004e42002-11-18 11:04:50 +0000761 PROF_EVENT(76);
njn25e49d8e72002-09-23 09:36:25 +0000762
763 /* First establish independently the addressibility of the 4 bytes
764 involved. */
765 a0ok = get_abit(a+0) == VGM_BIT_VALID;
766 a1ok = get_abit(a+1) == VGM_BIT_VALID;
767 a2ok = get_abit(a+2) == VGM_BIT_VALID;
768 a3ok = get_abit(a+3) == VGM_BIT_VALID;
769
770 /* Now distinguish 3 cases */
771
772 /* Case 1: the address is completely valid, so:
773 - no addressing error
774 */
775 if (a0ok && a1ok && a2ok && a3ok) {
776 return;
777 }
778
779 /* Case 2: the address is completely invalid.
780 - emit addressing error
781 */
782 /* VG_(printf)("%p (%d %d %d %d)\n", a, a0ok, a1ok, a2ok, a3ok); */
njn43c799e2003-04-08 00:08:52 +0000783 if (!MAC_(clo_partial_loads_ok)
njn25e49d8e72002-09-23 09:36:25 +0000784 || ((a & 3) != 0)
785 || (!a0ok && !a1ok && !a2ok && !a3ok)) {
njnc2699f62003-09-05 23:29:33 +0000786 MAC_(record_address_error)( VG_(get_current_tid)(), a, 4, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000787 return;
788 }
789
790 /* Case 3: the address is partially valid.
791 - no addressing error
njn43c799e2003-04-08 00:08:52 +0000792 Case 3 is only allowed if MAC_(clo_partial_loads_ok) is True
njn25e49d8e72002-09-23 09:36:25 +0000793 (which is the default), and the address is 4-aligned.
794 If not, Case 2 will have applied.
795 */
njnca82cc02004-11-22 17:18:48 +0000796 tl_assert(MAC_(clo_partial_loads_ok));
njn25e49d8e72002-09-23 09:36:25 +0000797 {
798 return;
799 }
800}
801
njnc2699f62003-09-05 23:29:33 +0000802static void ac_ACCESS2_SLOWLY ( Addr a, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000803{
804 /* Check the address for validity. */
805 Bool aerr = False;
njn5c004e42002-11-18 11:04:50 +0000806 PROF_EVENT(77);
njn25e49d8e72002-09-23 09:36:25 +0000807
808 if (get_abit(a+0) != VGM_BIT_VALID) aerr = True;
809 if (get_abit(a+1) != VGM_BIT_VALID) aerr = True;
810
811 /* If an address error has happened, report it. */
812 if (aerr) {
njnc2699f62003-09-05 23:29:33 +0000813 MAC_(record_address_error)( VG_(get_current_tid)(), a, 2, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000814 }
815}
816
njnc2699f62003-09-05 23:29:33 +0000817static void ac_ACCESS1_SLOWLY ( Addr a, Bool isWrite)
njn25e49d8e72002-09-23 09:36:25 +0000818{
819 /* Check the address for validity. */
820 Bool aerr = False;
njn5c004e42002-11-18 11:04:50 +0000821 PROF_EVENT(78);
njn25e49d8e72002-09-23 09:36:25 +0000822
823 if (get_abit(a+0) != VGM_BIT_VALID) aerr = True;
824
825 /* If an address error has happened, report it. */
826 if (aerr) {
njnc2699f62003-09-05 23:29:33 +0000827 MAC_(record_address_error)( VG_(get_current_tid)(), a, 1, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000828 }
829}
830
831
832/* ---------------------------------------------------------------------
833 FPU load and store checks, called from generated code.
834 ------------------------------------------------------------------ */
835
sewardj56867352003-10-12 10:27:06 +0000836static
nethercote928a5f72004-11-03 18:10:37 +0000837void ac_fpu_ACCESS_check ( Addr addr, SizeT size, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000838{
839 /* Ensure the read area is both addressible and valid (ie,
840 readable). If there's an address error, don't report a value
841 error too; but if there isn't an address error, check for a
842 value error.
843
844 Try to be reasonably fast on the common case; wimp out and defer
njn5c004e42002-11-18 11:04:50 +0000845 to ac_fpu_ACCESS_check_SLOWLY for everything else. */
njn25e49d8e72002-09-23 09:36:25 +0000846
847 AcSecMap* sm;
848 UInt sm_off, a_off;
849 Addr addr4;
850
njn5c004e42002-11-18 11:04:50 +0000851 PROF_EVENT(90);
njn25e49d8e72002-09-23 09:36:25 +0000852
853# ifdef VG_DEBUG_MEMORY
njnc2699f62003-09-05 23:29:33 +0000854 ac_fpu_ACCESS_check_SLOWLY ( addr, size, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000855# else
856
857 if (size == 4) {
858 if (!IS_ALIGNED4_ADDR(addr)) goto slow4;
njn5c004e42002-11-18 11:04:50 +0000859 PROF_EVENT(91);
njn25e49d8e72002-09-23 09:36:25 +0000860 /* Properly aligned. */
861 sm = primary_map[addr >> 16];
862 sm_off = addr & 0xFFFF;
863 a_off = sm_off >> 3;
864 if (sm->abits[a_off] != VGM_BYTE_VALID) goto slow4;
865 /* Properly aligned and addressible. */
866 return;
867 slow4:
njnc2699f62003-09-05 23:29:33 +0000868 ac_fpu_ACCESS_check_SLOWLY ( addr, 4, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000869 return;
870 }
871
872 if (size == 8) {
873 if (!IS_ALIGNED4_ADDR(addr)) goto slow8;
njn5c004e42002-11-18 11:04:50 +0000874 PROF_EVENT(92);
njn25e49d8e72002-09-23 09:36:25 +0000875 /* Properly aligned. Do it in two halves. */
876 addr4 = addr + 4;
877 /* First half. */
878 sm = primary_map[addr >> 16];
879 sm_off = addr & 0xFFFF;
880 a_off = sm_off >> 3;
881 if (sm->abits[a_off] != VGM_BYTE_VALID) goto slow8;
882 /* First half properly aligned and addressible. */
883 /* Second half. */
884 sm = primary_map[addr4 >> 16];
885 sm_off = addr4 & 0xFFFF;
886 a_off = sm_off >> 3;
887 if (sm->abits[a_off] != VGM_BYTE_VALID) goto slow8;
888 /* Second half properly aligned and addressible. */
889 /* Both halves properly aligned and addressible. */
890 return;
891 slow8:
njnc2699f62003-09-05 23:29:33 +0000892 ac_fpu_ACCESS_check_SLOWLY ( addr, 8, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000893 return;
894 }
895
896 /* Can't be bothered to huff'n'puff to make these (allegedly) rare
897 cases go quickly. */
898 if (size == 2) {
njn5c004e42002-11-18 11:04:50 +0000899 PROF_EVENT(93);
njnc2699f62003-09-05 23:29:33 +0000900 ac_fpu_ACCESS_check_SLOWLY ( addr, 2, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000901 return;
902 }
903
jsewardfca60182004-01-04 23:30:55 +0000904 if (size == 16 || size == 10 || size == 28 || size == 108 || size == 512) {
njn5c004e42002-11-18 11:04:50 +0000905 PROF_EVENT(94);
njnc2699f62003-09-05 23:29:33 +0000906 ac_fpu_ACCESS_check_SLOWLY ( addr, size, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000907 return;
908 }
909
910 VG_(printf)("size is %d\n", size);
njn67993252004-11-22 18:02:32 +0000911 VG_(tool_panic)("fpu_ACCESS_check: unhandled size");
njn25e49d8e72002-09-23 09:36:25 +0000912# endif
913}
914
nethercoteeec46302004-08-23 15:06:23 +0000915REGPARM(2)
sewardj9f649aa2004-11-22 20:38:40 +0000916static void ach_LOADN ( Addr addr, SizeT size )
njnc2699f62003-09-05 23:29:33 +0000917{
918 ac_fpu_ACCESS_check ( addr, size, /*isWrite*/False );
919}
920
nethercoteeec46302004-08-23 15:06:23 +0000921REGPARM(2)
sewardj9f649aa2004-11-22 20:38:40 +0000922static void ach_STOREN ( Addr addr, SizeT size )
njnc2699f62003-09-05 23:29:33 +0000923{
924 ac_fpu_ACCESS_check ( addr, size, /*isWrite*/True );
925}
njn25e49d8e72002-09-23 09:36:25 +0000926
927/* ---------------------------------------------------------------------
928 Slow, general cases for FPU access checks.
929 ------------------------------------------------------------------ */
930
nethercote928a5f72004-11-03 18:10:37 +0000931void ac_fpu_ACCESS_check_SLOWLY ( Addr addr, SizeT size, Bool isWrite )
njn25e49d8e72002-09-23 09:36:25 +0000932{
933 Int i;
934 Bool aerr = False;
njn5c004e42002-11-18 11:04:50 +0000935 PROF_EVENT(100);
njn25e49d8e72002-09-23 09:36:25 +0000936 for (i = 0; i < size; i++) {
njn5c004e42002-11-18 11:04:50 +0000937 PROF_EVENT(101);
njn25e49d8e72002-09-23 09:36:25 +0000938 if (get_abit(addr+i) != VGM_BIT_VALID)
939 aerr = True;
940 }
941
942 if (aerr) {
njnc2699f62003-09-05 23:29:33 +0000943 MAC_(record_address_error)( VG_(get_current_tid)(), addr, size, isWrite );
njn25e49d8e72002-09-23 09:36:25 +0000944 }
945}
946
947
948/*------------------------------------------------------------*/
njn25e49d8e72002-09-23 09:36:25 +0000949/*--- Our instrumenter ---*/
950/*------------------------------------------------------------*/
951
sewardj9f649aa2004-11-22 20:38:40 +0000952IRBB* TL_(instrument)(IRBB* bb_in, VexGuestLayout* layout, IRType hWordTy )
njn25e49d8e72002-09-23 09:36:25 +0000953{
sewardj9f649aa2004-11-22 20:38:40 +0000954 Int i, hsz;
955 IRStmt* st;
956 IRExpr* data;
957 IRExpr* aexpr;
958 IRExpr* guard;
959 IRDirty* di;
960 Bool isLoad;
njn25e49d8e72002-09-23 09:36:25 +0000961
sewardj9f649aa2004-11-22 20:38:40 +0000962 /* Set up BB */
963 IRBB* bb = emptyIRBB();
964 bb->tyenv = dopyIRTypeEnv(bb_in->tyenv);
965 bb->next = dopyIRExpr(bb_in->next);
966 bb->jumpkind = bb_in->jumpkind;
njn25e49d8e72002-09-23 09:36:25 +0000967
sewardj9f649aa2004-11-22 20:38:40 +0000968 /* No loads to consider in ->next. */
969 tl_assert(isAtom(bb_in->next));
njn25e49d8e72002-09-23 09:36:25 +0000970
sewardj9f649aa2004-11-22 20:38:40 +0000971 for (i = 0; i < bb_in->stmts_used; i++) {
972 st = bb_in->stmts[i];
973 if (!st) continue;
njn25e49d8e72002-09-23 09:36:25 +0000974
sewardj9f649aa2004-11-22 20:38:40 +0000975 /* Examine each stmt in turn to figure out if it needs to be
976 preceded by a memory access check. If so, collect up the
977 relevant pieces of information. */
978 hsz = 0;
979 aexpr = NULL;
980 guard = NULL;
981 isLoad = True;
njn25e49d8e72002-09-23 09:36:25 +0000982
sewardj9f649aa2004-11-22 20:38:40 +0000983 switch (st->tag) {
984
985 case Ist_Tmp:
986 data = st->Ist.Tmp.data;
987 if (data->tag == Iex_LDle) {
988 aexpr = data->Iex.LDle.addr;
989 hsz = sizeofIRType(data->Iex.LDle.ty);
990 isLoad = True;
991 }
992 break;
993
994 case Ist_STle:
995 data = st->Ist.STle.data;
996 aexpr = st->Ist.STle.addr;
997 tl_assert(isAtom(data));
998 tl_assert(isAtom(aexpr));
999 hsz = sizeofIRType(typeOfIRExpr(bb_in->tyenv, data));
1000 isLoad = False;
1001
1002 case Ist_Put:
1003 tl_assert(isAtom(st->Ist.Put.data));
njn25e49d8e72002-09-23 09:36:25 +00001004 break;
1005
sewardj9f649aa2004-11-22 20:38:40 +00001006 case Ist_PutI:
1007 tl_assert(isAtom(st->Ist.PutI.ix));
1008 tl_assert(isAtom(st->Ist.PutI.data));
njnc2699f62003-09-05 23:29:33 +00001009 break;
1010
sewardj9f649aa2004-11-22 20:38:40 +00001011 case Ist_Exit:
1012 tl_assert(isAtom(st->Ist.Exit.guard));
njn25e49d8e72002-09-23 09:36:25 +00001013 break;
1014
sewardj9f649aa2004-11-22 20:38:40 +00001015 case Ist_Dirty:
1016 if (st->Ist.Dirty.details->mFx != Ifx_None) {
1017 /* We classify Ifx_Modify as a load. */
1018 isLoad = st->Ist.Dirty.details->mFx != Ifx_Write;
1019 hsz = st->Ist.Dirty.details->mSize;
1020 aexpr = st->Ist.Dirty.details->mAddr;
1021 guard = st->Ist.Dirty.details->guard;
1022 tl_assert(isAtom(aexpr));
1023 }
1024 break;
sewardje3891fa2003-06-15 03:13:48 +00001025
njn25e49d8e72002-09-23 09:36:25 +00001026 default:
sewardj9f649aa2004-11-22 20:38:40 +00001027 VG_(printf)("\n");
1028 ppIRStmt(st);
1029 VG_(printf)("\n");
1030 VG_(tool_panic)("addrcheck: unhandled IRStmt");
njn25e49d8e72002-09-23 09:36:25 +00001031 }
sewardj9f649aa2004-11-22 20:38:40 +00001032
1033 /* If needed, add a helper call. */
1034 if (aexpr) {
1035 tl_assert(hsz > 0);
1036 switch (hsz) {
1037 case 4:
1038 if (isLoad)
1039 di = unsafeIRDirty_0_N( 1, "ach_LOAD4", &ach_LOAD4,
1040 mkIRExprVec_1(aexpr));
1041 else
1042 di = unsafeIRDirty_0_N( 1, "ach_STORE4", &ach_STORE4,
1043 mkIRExprVec_1(aexpr));
1044 break;
1045 case 2:
1046 if (isLoad)
1047 di = unsafeIRDirty_0_N( 1, "ach_LOAD2", &ach_LOAD2,
1048 mkIRExprVec_1(aexpr));
1049 else
1050 di = unsafeIRDirty_0_N( 1, "ach_STORE2", &ach_STORE2,
1051 mkIRExprVec_1(aexpr));
1052 break;
1053 case 1:
1054 if (isLoad)
1055 di = unsafeIRDirty_0_N( 1, "ach_LOAD1", &ach_LOAD1,
1056 mkIRExprVec_1(aexpr));
1057 else
1058 di = unsafeIRDirty_0_N( 1, "ach_STORE1", &ach_STORE1,
1059 mkIRExprVec_1(aexpr));
1060 break;
1061 default:
1062 if (isLoad)
1063 di = unsafeIRDirty_0_N(
1064 2, "ach_LOADN", &ach_LOADN,
1065 mkIRExprVec_2(aexpr,mkIRExpr_HWord(hsz)));
1066 else
1067 di = unsafeIRDirty_0_N(
1068 2, "ach_STOREN", &ach_STOREN,
1069 mkIRExprVec_2(aexpr,mkIRExpr_HWord(hsz)));
1070 break;
1071 }
1072
1073 /* If the call has arisen as a result of a dirty helper which
1074 references memory, we need to inherit the guard from the
1075 dirty helper. */
1076 if (guard)
1077 di->guard = dopyIRExpr(guard);
1078
1079 /* emit the helper call */
1080 addStmtToIRBB( bb, IRStmt_Dirty(di) );
1081
1082 }
1083
1084 /* And finally, copy the expr itself to the output. */
1085 addStmtToIRBB( bb, dopyIRStmt(st));
njn25e49d8e72002-09-23 09:36:25 +00001086 }
1087
sewardj9f649aa2004-11-22 20:38:40 +00001088 return bb;
njn25e49d8e72002-09-23 09:36:25 +00001089}
1090
1091
njn25e49d8e72002-09-23 09:36:25 +00001092/*------------------------------------------------------------*/
1093/*--- Detecting leaked (unreachable) malloc'd blocks. ---*/
1094/*------------------------------------------------------------*/
1095
sewardja4495682002-10-21 07:29:59 +00001096/* For the memory leak detector, say whether an entire 64k chunk of
1097 address space is possibly in use, or not. If in doubt return
1098 True.
njn25e49d8e72002-09-23 09:36:25 +00001099*/
sewardja4495682002-10-21 07:29:59 +00001100static
1101Bool ac_is_valid_64k_chunk ( UInt chunk_number )
njn25e49d8e72002-09-23 09:36:25 +00001102{
njnca82cc02004-11-22 17:18:48 +00001103 tl_assert(chunk_number >= 0 && chunk_number < 65536);
sewardja4495682002-10-21 07:29:59 +00001104 if (IS_DISTINGUISHED_SM(primary_map[chunk_number])) {
1105 /* Definitely not in use. */
1106 return False;
1107 } else {
1108 return True;
njn25e49d8e72002-09-23 09:36:25 +00001109 }
1110}
1111
1112
sewardja4495682002-10-21 07:29:59 +00001113/* For the memory leak detector, say whether or not a given word
1114 address is to be regarded as valid. */
1115static
1116Bool ac_is_valid_address ( Addr a )
1117{
1118 UChar abits;
njnca82cc02004-11-22 17:18:48 +00001119 tl_assert(IS_ALIGNED4_ADDR(a));
sewardja4495682002-10-21 07:29:59 +00001120 abits = get_abits4_ALIGNED(a);
1121 if (abits == VGM_NIBBLE_VALID) {
1122 return True;
1123 } else {
1124 return False;
1125 }
1126}
1127
1128
nethercote996901a2004-08-03 13:29:09 +00001129/* Leak detector for this tool. We don't actually do anything, merely
sewardja4495682002-10-21 07:29:59 +00001130 run the generic leak detector with suitable parameters for this
nethercote996901a2004-08-03 13:29:09 +00001131 tool. */
njn5c004e42002-11-18 11:04:50 +00001132static void ac_detect_memory_leaks ( void )
njn25e49d8e72002-09-23 09:36:25 +00001133{
njn43c799e2003-04-08 00:08:52 +00001134 MAC_(do_detect_memory_leaks) ( ac_is_valid_64k_chunk, ac_is_valid_address );
njn25e49d8e72002-09-23 09:36:25 +00001135}
1136
1137
1138/* ---------------------------------------------------------------------
1139 Sanity check machinery (permanently engaged).
1140 ------------------------------------------------------------------ */
1141
njn26f02512004-11-22 18:33:15 +00001142Bool TL_(cheap_sanity_check) ( void )
njn25e49d8e72002-09-23 09:36:25 +00001143{
jseward9800fd32004-01-04 23:08:04 +00001144 /* nothing useful we can rapidly check */
1145 return True;
njn25e49d8e72002-09-23 09:36:25 +00001146}
1147
njn26f02512004-11-22 18:33:15 +00001148Bool TL_(expensive_sanity_check) ( void )
njn25e49d8e72002-09-23 09:36:25 +00001149{
1150 Int i;
1151
1152 /* Make sure nobody changed the distinguished secondary. */
1153 for (i = 0; i < 8192; i++)
1154 if (distinguished_secondary_map.abits[i] != VGM_BYTE_INVALID)
1155 return False;
1156
1157 /* Make sure that the upper 3/4 of the primary map hasn't
1158 been messed with. */
1159 for (i = 65536; i < 262144; i++)
1160 if (primary_map[i] != & distinguished_secondary_map)
1161 return False;
1162
1163 return True;
1164}
1165
njn47363ab2003-04-21 13:24:40 +00001166/*------------------------------------------------------------*/
1167/*--- Client requests ---*/
1168/*------------------------------------------------------------*/
1169
njn26f02512004-11-22 18:33:15 +00001170Bool TL_(handle_client_request) ( ThreadId tid, UWord* arg, UWord *ret )
sewardjd8033d92002-12-08 22:16:58 +00001171{
sewardjbf310d92002-12-28 13:09:57 +00001172#define IGNORE(what) \
1173 do { \
1174 if (moans-- > 0) { \
1175 VG_(message)(Vg_UserMsg, \
1176 "Warning: Addrcheck: ignoring `%s' request.", what); \
1177 VG_(message)(Vg_UserMsg, \
nethercote137bc552003-11-14 17:47:54 +00001178 " To honour this request, rerun with --tool=memcheck."); \
sewardjbf310d92002-12-28 13:09:57 +00001179 } \
1180 } while (0)
1181
sewardjbf310d92002-12-28 13:09:57 +00001182 static Int moans = 3;
sewardjd8033d92002-12-08 22:16:58 +00001183
1184 /* Overload memcheck client reqs */
njnfc26ff92004-11-22 19:12:49 +00001185 if (!VG_IS_TOOL_USERREQ('M','C',arg[0])
njnd7994182003-10-02 13:44:04 +00001186 && VG_USERREQ__MALLOCLIKE_BLOCK != arg[0]
rjwalshbc0bb832004-06-19 18:12:36 +00001187 && VG_USERREQ__FREELIKE_BLOCK != arg[0]
1188 && VG_USERREQ__CREATE_MEMPOOL != arg[0]
1189 && VG_USERREQ__DESTROY_MEMPOOL != arg[0]
1190 && VG_USERREQ__MEMPOOL_ALLOC != arg[0]
1191 && VG_USERREQ__MEMPOOL_FREE != arg[0])
sewardjd8033d92002-12-08 22:16:58 +00001192 return False;
1193
1194 switch (arg[0]) {
1195 case VG_USERREQ__DO_LEAK_CHECK:
1196 ac_detect_memory_leaks();
1197 *ret = 0; /* return value is meaningless */
1198 break;
1199
sewardjbf310d92002-12-28 13:09:57 +00001200 /* Ignore these */
sewardjd8033d92002-12-08 22:16:58 +00001201 case VG_USERREQ__CHECK_WRITABLE: /* check writable */
sewardjbf310d92002-12-28 13:09:57 +00001202 IGNORE("VALGRIND_CHECK_WRITABLE");
1203 return False;
sewardjd8033d92002-12-08 22:16:58 +00001204 case VG_USERREQ__CHECK_READABLE: /* check readable */
sewardjbf310d92002-12-28 13:09:57 +00001205 IGNORE("VALGRIND_CHECK_READABLE");
1206 return False;
sewardjd8033d92002-12-08 22:16:58 +00001207 case VG_USERREQ__MAKE_NOACCESS: /* make no access */
sewardjbf310d92002-12-28 13:09:57 +00001208 IGNORE("VALGRIND_MAKE_NOACCESS");
1209 return False;
sewardjd8033d92002-12-08 22:16:58 +00001210 case VG_USERREQ__MAKE_WRITABLE: /* make writable */
sewardjbf310d92002-12-28 13:09:57 +00001211 IGNORE("VALGRIND_MAKE_WRITABLE");
1212 return False;
sewardjd8033d92002-12-08 22:16:58 +00001213 case VG_USERREQ__MAKE_READABLE: /* make readable */
sewardjbf310d92002-12-28 13:09:57 +00001214 IGNORE("VALGRIND_MAKE_READABLE");
1215 return False;
sewardjd8033d92002-12-08 22:16:58 +00001216 case VG_USERREQ__DISCARD: /* discard */
sewardjbf310d92002-12-28 13:09:57 +00001217 IGNORE("VALGRIND_CHECK_DISCARD");
1218 return False;
sewardjd8033d92002-12-08 22:16:58 +00001219
1220 default:
nethercoted1b64b22004-11-04 18:22:28 +00001221 if (MAC_(handle_common_client_requests)(tid, arg, ret )) {
njn47363ab2003-04-21 13:24:40 +00001222 return True;
1223 } else {
1224 VG_(message)(Vg_UserMsg,
nethercoted1b64b22004-11-04 18:22:28 +00001225 "Warning: unknown addrcheck client request code %llx",
1226 (ULong)arg[0]);
njn47363ab2003-04-21 13:24:40 +00001227 return False;
1228 }
sewardjd8033d92002-12-08 22:16:58 +00001229 }
1230 return True;
sewardjbf310d92002-12-28 13:09:57 +00001231
1232#undef IGNORE
sewardjd8033d92002-12-08 22:16:58 +00001233}
1234
njn25e49d8e72002-09-23 09:36:25 +00001235/*------------------------------------------------------------*/
1236/*--- Setup ---*/
1237/*------------------------------------------------------------*/
1238
njn26f02512004-11-22 18:33:15 +00001239Bool TL_(process_cmd_line_option)(Char* arg)
njn25e49d8e72002-09-23 09:36:25 +00001240{
njn43c799e2003-04-08 00:08:52 +00001241 return MAC_(process_common_cmd_line_option)(arg);
njn25e49d8e72002-09-23 09:36:25 +00001242}
1243
njn26f02512004-11-22 18:33:15 +00001244void TL_(print_usage)(void)
njn25e49d8e72002-09-23 09:36:25 +00001245{
njn3e884182003-04-15 13:03:23 +00001246 MAC_(print_common_usage)();
1247}
1248
njn26f02512004-11-22 18:33:15 +00001249void TL_(print_debug_usage)(void)
njn3e884182003-04-15 13:03:23 +00001250{
1251 MAC_(print_common_debug_usage)();
njn25e49d8e72002-09-23 09:36:25 +00001252}
1253
1254
1255/*------------------------------------------------------------*/
1256/*--- Setup ---*/
1257/*------------------------------------------------------------*/
1258
njn26f02512004-11-22 18:33:15 +00001259void TL_(pre_clo_init)(void)
njn25e49d8e72002-09-23 09:36:25 +00001260{
njn810086f2002-11-14 12:42:47 +00001261 VG_(details_name) ("Addrcheck");
1262 VG_(details_version) (NULL);
1263 VG_(details_description) ("a fine-grained address checker");
1264 VG_(details_copyright_author)(
nethercote08fa9a72004-07-16 17:44:00 +00001265 "Copyright (C) 2002-2004, and GNU GPL'd, by Julian Seward et al.");
nethercote421281e2003-11-20 16:20:55 +00001266 VG_(details_bug_reports_to) (VG_BUGS_TO);
sewardj78210aa2002-12-01 02:55:46 +00001267 VG_(details_avg_translation_sizeB) ( 135 );
njn25e49d8e72002-09-23 09:36:25 +00001268
njn810086f2002-11-14 12:42:47 +00001269 VG_(needs_core_errors) ();
njn95ec8702004-11-22 16:46:13 +00001270 VG_(needs_tool_errors) ();
njn810086f2002-11-14 12:42:47 +00001271 VG_(needs_libc_freeres) ();
njn810086f2002-11-14 12:42:47 +00001272 VG_(needs_command_line_options)();
1273 VG_(needs_client_requests) ();
njn810086f2002-11-14 12:42:47 +00001274 VG_(needs_sanity_checks) ();
fitzhardinge98abfc72003-12-16 02:05:15 +00001275 VG_(needs_shadow_memory) ();
njn25e49d8e72002-09-23 09:36:25 +00001276
njn3e884182003-04-15 13:03:23 +00001277 MAC_( new_mem_heap) = & ac_new_mem_heap;
1278 MAC_( ban_mem_heap) = & ac_make_noaccess;
1279 MAC_(copy_mem_heap) = & ac_copy_address_range_state;
1280 MAC_( die_mem_heap) = & ac_make_noaccess;
sewardjecf8e102003-07-12 12:11:39 +00001281 MAC_(check_noaccess) = & ac_check_noaccess;
njn3e884182003-04-15 13:03:23 +00001282
fitzhardinge98abfc72003-12-16 02:05:15 +00001283 VG_(init_new_mem_startup) ( & ac_new_mem_startup );
1284 VG_(init_new_mem_stack_signal) ( & ac_make_accessible );
1285 VG_(init_new_mem_brk) ( & ac_make_accessible );
1286 VG_(init_new_mem_mmap) ( & ac_set_perms );
njn25e49d8e72002-09-23 09:36:25 +00001287
fitzhardinge98abfc72003-12-16 02:05:15 +00001288 VG_(init_copy_mem_remap) ( & ac_copy_address_range_state );
1289 VG_(init_change_mem_mprotect) ( & ac_set_perms );
njn3e884182003-04-15 13:03:23 +00001290
fitzhardinge98abfc72003-12-16 02:05:15 +00001291 VG_(init_die_mem_stack_signal) ( & ac_make_noaccess );
1292 VG_(init_die_mem_brk) ( & ac_make_noaccess );
1293 VG_(init_die_mem_munmap) ( & ac_make_noaccess );
njn3e884182003-04-15 13:03:23 +00001294
fitzhardinge98abfc72003-12-16 02:05:15 +00001295 VG_(init_new_mem_stack_4) ( & MAC_(new_mem_stack_4) );
1296 VG_(init_new_mem_stack_8) ( & MAC_(new_mem_stack_8) );
1297 VG_(init_new_mem_stack_12) ( & MAC_(new_mem_stack_12) );
1298 VG_(init_new_mem_stack_16) ( & MAC_(new_mem_stack_16) );
1299 VG_(init_new_mem_stack_32) ( & MAC_(new_mem_stack_32) );
1300 VG_(init_new_mem_stack) ( & MAC_(new_mem_stack) );
njn9b007f62003-04-07 14:40:25 +00001301
fitzhardinge98abfc72003-12-16 02:05:15 +00001302 VG_(init_die_mem_stack_4) ( & MAC_(die_mem_stack_4) );
1303 VG_(init_die_mem_stack_8) ( & MAC_(die_mem_stack_8) );
1304 VG_(init_die_mem_stack_12) ( & MAC_(die_mem_stack_12) );
1305 VG_(init_die_mem_stack_16) ( & MAC_(die_mem_stack_16) );
1306 VG_(init_die_mem_stack_32) ( & MAC_(die_mem_stack_32) );
1307 VG_(init_die_mem_stack) ( & MAC_(die_mem_stack) );
njn9b007f62003-04-07 14:40:25 +00001308
fitzhardinge98abfc72003-12-16 02:05:15 +00001309 VG_(init_ban_mem_stack) ( & ac_make_noaccess );
njn25e49d8e72002-09-23 09:36:25 +00001310
fitzhardinge98abfc72003-12-16 02:05:15 +00001311 VG_(init_pre_mem_read) ( & ac_check_is_readable );
1312 VG_(init_pre_mem_read_asciiz) ( & ac_check_is_readable_asciiz );
1313 VG_(init_pre_mem_write) ( & ac_check_is_writable );
1314 VG_(init_post_mem_write) ( & ac_make_accessible );
njn25e49d8e72002-09-23 09:36:25 +00001315
njn25e49d8e72002-09-23 09:36:25 +00001316 VGP_(register_profile_event) ( VgpSetMem, "set-mem-perms" );
1317 VGP_(register_profile_event) ( VgpCheckMem, "check-mem-perms" );
njn9b007f62003-04-07 14:40:25 +00001318 VGP_(register_profile_event) ( VgpESPAdj, "adjust-ESP" );
njnd04b7c62002-10-03 14:05:52 +00001319
1320 init_shadow_memory();
njn3e884182003-04-15 13:03:23 +00001321 MAC_(common_pre_clo_init)();
njn5c004e42002-11-18 11:04:50 +00001322}
1323
njn26f02512004-11-22 18:33:15 +00001324void TL_(post_clo_init) ( void )
njn5c004e42002-11-18 11:04:50 +00001325{
1326}
1327
njn26f02512004-11-22 18:33:15 +00001328void TL_(fini) ( Int exitcode )
njn5c004e42002-11-18 11:04:50 +00001329{
njn3e884182003-04-15 13:03:23 +00001330 MAC_(common_fini)( ac_detect_memory_leaks );
njn25e49d8e72002-09-23 09:36:25 +00001331}
1332
njn26f02512004-11-22 18:33:15 +00001333VG_DETERMINE_INTERFACE_VERSION(TL_(pre_clo_init), 1./8)
fitzhardinge98abfc72003-12-16 02:05:15 +00001334
1335
njn25e49d8e72002-09-23 09:36:25 +00001336/*--------------------------------------------------------------------*/
njn25cac76cb2002-09-23 11:21:57 +00001337/*--- end ac_main.c ---*/
njn25e49d8e72002-09-23 09:36:25 +00001338/*--------------------------------------------------------------------*/