blob: a9f2249b1ce9901ea1f73ec1f56bbf346d922091 [file] [log] [blame]
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef PIPELINE_H
26#define PIPELINE_H
27
28#include "intel.h"
29#include "obj.h"
30#include "dev.h"
31
Chia-I Wu1f7540b2014-08-22 13:56:18 +080032#define INTEL_RMAP_SLOT_RT ((XGL_UINT) -1)
33#define INTEL_RMAP_SLOT_DYN ((XGL_UINT) -2)
34struct intel_rmap_slot {
35 /*
36 *
37 * When path_len is 0, the slot is unused.
38 * When path_len is 1, the slot uses descriptor "index".
39 * When path_len is INTEL_RMAP_SLOT_RT, the slot uses RT "index".
40 * When path_len is INTEL_RMAP_SLOT_DYN, the slot uses the dynamic view.
41 * Otherwise, the slot uses "path" to find the descriptor.
42 */
43 XGL_UINT path_len;
44
45 union {
46 XGL_UINT index;
47 XGL_UINT *path;
48 } u;
49};
50
51/**
52 * Shader resource mapping.
53 */
54struct intel_rmap {
55 /* this is not an intel_obj */
56
57 XGL_UINT rt_count;
58 XGL_UINT resource_count;
59 XGL_UINT uav_count;
60 XGL_UINT sampler_count;
61
62 /*
63 * rt_count slots +
64 * resource_count slots +
65 * uav_count slots +
66 * sampler_count slots
67 */
68 struct intel_rmap_slot *slots;
69 XGL_UINT slot_count;
70};
71
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060072#define INTEL_MAX_DRAW_BUFFERS 8
73#define INTEL_MAX_CONST_BUFFERS (1 + 12)
74#define INTEL_MAX_SAMPLER_VIEWS 16
75#define INTEL_MAX_SAMPLERS 16
76#define INTEL_MAX_SO_BINDINGS 64
77#define INTEL_MAX_SO_BUFFERS 4
78#define INTEL_MAX_VIEWPORTS 1
79
80#define INTEL_MAX_VS_SURFACES (INTEL_MAX_CONST_BUFFERS + INTEL_MAX_SAMPLER_VIEWS)
81#define INTEL_VS_CONST_SURFACE(i) (i)
82#define INTEL_VS_TEXTURE_SURFACE(i) (INTEL_MAX_CONST_BUFFERS + i)
83
84#define INTEL_MAX_GS_SURFACES (INTEL_MAX_SO_BINDINGS)
85#define INTEL_GS_SO_SURFACE(i) (i)
86
87#define INTEL_MAX_WM_SURFACES (INTEL_MAX_DRAW_BUFFERS + INTEL_MAX_CONST_BUFFERS + INTEL_MAX_SAMPLER_VIEWS)
88#define INTEL_WM_DRAW_SURFACE(i) (i)
89#define INTEL_WM_CONST_SURFACE(i) (INTEL_MAX_DRAW_BUFFERS + i)
90#define INTEL_WM_TEXTURE_SURFACE(i) (INTEL_MAX_DRAW_BUFFERS + INTEL_MAX_CONST_BUFFERS + i)
91
92#define SHADER_VERTEX_FLAG (1 << XGL_SHADER_STAGE_VERTEX)
93#define SHADER_TESS_CONTROL_FLAG (1 << XGL_SHADER_STAGE_TESS_CONTROL)
94#define SHADER_TESS_EVAL_FLAG (1 << XGL_SHADER_STAGE_TESS_EVALUATION)
95#define SHADER_GEOMETRY_FLAG (1 << XGL_SHADER_STAGE_GEOMETRY)
96#define SHADER_FRAGMENT_FLAG (1 << XGL_SHADER_STAGE_FRAGMENT)
97#define SHADER_COMPUTE_FLAG (1 << XGL_SHADER_STAGE_COMPUTE)
98
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -060099struct intel_pipe_shader {
100 void *pCode;
101 uint32_t codeSize;
102};
103
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600104#define INTEL_PSO_CMD_ENTRIES 32
105
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600106/**
107 * 3D pipeline.
108 */
109struct intel_pipeline {
110 struct intel_obj obj;
111
112 struct intel_dev *dev;
113
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600114 bool has_gen6_wa_pipe_control;
115
116 /* XGL IA_STATE */
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600117 XGL_PIPELINE_IA_STATE_CREATE_INFO ia_state;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600118 int prim_type;
119 bool primitive_restart;
120 uint32_t primitive_restart_index;
121
122 /* Index of provoking vertex for each prim type */
123 int provoking_vertex_tri;
124 int provoking_vertex_trifan;
125 int provoking_vertex_line;
126
127 // TODO: This should probably be Intel HW state, not XGL state.
128 /* Depth Buffer format */
129 XGL_FORMAT db_format;
130
131 XGL_PIPELINE_CB_STATE cb_state;
132
133 // XGL_PIPELINE_RS_STATE_CREATE_INFO rs_state;
134 bool depthClipEnable;
135 bool rasterizerDiscardEnable;
136 float pointSize;
137
138 XGL_PIPELINE_TESS_STATE_CREATE_INFO tess_state;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600139
140 uint32_t active_shaders;
141 XGL_PIPELINE_SHADER vs;
142 XGL_PIPELINE_SHADER fs;
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -0600143 struct intel_pipe_shader intel_vs;
144 struct intel_rmap *vs_rmap;
145 struct intel_pipe_shader intel_fs;
Chia-I Wued833872014-08-23 17:00:35 +0800146 struct intel_rmap *fs_rmap;
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -0600147 struct intel_pipe_shader gs;
148 struct intel_pipe_shader tess_control;
149 struct intel_pipe_shader tess_eval;
150 struct intel_pipe_shader compute;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600151
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600152 XGL_SIZE total_size; // FB memory app needs to allocate for this pipeline
153
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600154 int reduced_prim;
155 int so_num_vertices, so_max_vertices;
156
157 uint32_t SF_VIEWPORT;
158 uint32_t CLIP_VIEWPORT;
159 uint32_t SF_CLIP_VIEWPORT; /* GEN7+ */
160 uint32_t CC_VIEWPORT;
161
162 uint32_t COLOR_CALC_STATE;
163 uint32_t BLEND_STATE;
164 uint32_t DEPTH_STENCIL_STATE;
165
166 uint32_t SCISSOR_RECT;
167
168 struct {
169 uint32_t BINDING_TABLE_STATE;
170 int BINDING_TABLE_STATE_size;
171 uint32_t SURFACE_STATE[INTEL_MAX_VS_SURFACES];
172 uint32_t SAMPLER_STATE;
173 uint32_t SAMPLER_BORDER_COLOR_STATE[INTEL_MAX_SAMPLERS];
174 uint32_t PUSH_CONSTANT_BUFFER;
175 int PUSH_CONSTANT_BUFFER_size;
176 } vs_state;
177
178 struct {
179 uint32_t BINDING_TABLE_STATE;
180 int BINDING_TABLE_STATE_size;
181 uint32_t SURFACE_STATE[INTEL_MAX_GS_SURFACES];
182 bool active;
183 } gs_state;
184
185 struct {
186 uint32_t BINDING_TABLE_STATE;
187 int BINDING_TABLE_STATE_size;
188 uint32_t SURFACE_STATE[INTEL_MAX_WM_SURFACES];
189 uint32_t SAMPLER_STATE;
190 uint32_t SAMPLER_BORDER_COLOR_STATE[INTEL_MAX_SAMPLERS];
191 uint32_t PUSH_CONSTANT_BUFFER;
192 int PUSH_CONSTANT_BUFFER_size;
193 } wm_state;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800194
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600195 uint32_t cmds[INTEL_PSO_CMD_ENTRIES];
196 XGL_UINT cmd_len;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600197};
198
199static inline struct intel_pipeline *intel_pipeline(XGL_PIPELINE pipeline)
200{
201 return (struct intel_pipeline *) pipeline;
202}
203
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600204static inline struct intel_pipeline *intel_pipeline_from_base(struct intel_base *base)
205{
206 return (struct intel_pipeline *) base;
207}
208
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600209static inline struct intel_pipeline *intel_pipeline_from_obj(struct intel_obj *obj)
210{
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600211 return intel_pipeline_from_base(&obj->base);
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600212}
213
214XGL_RESULT XGLAPI intelCreateGraphicsPipeline(
215 XGL_DEVICE device,
216 const XGL_GRAPHICS_PIPELINE_CREATE_INFO* pCreateInfo,
217 XGL_PIPELINE* pPipeline);
218
219XGL_RESULT XGLAPI intelCreateComputePipeline(
220 XGL_DEVICE device,
221 const XGL_COMPUTE_PIPELINE_CREATE_INFO* pCreateInfo,
222 XGL_PIPELINE* pPipeline);
223
224XGL_RESULT XGLAPI intelStorePipeline(
225 XGL_PIPELINE pipeline,
226 XGL_SIZE* pDataSize,
227 XGL_VOID* pData);
228
229XGL_RESULT XGLAPI intelLoadPipeline(
230 XGL_DEVICE device,
231 XGL_SIZE dataSize,
232 const XGL_VOID* pData,
233 XGL_PIPELINE* pPipeline);
234
235XGL_RESULT XGLAPI intelCreatePipelineDelta(
236 XGL_DEVICE device,
237 XGL_PIPELINE p1,
238 XGL_PIPELINE p2,
239 XGL_PIPELINE_DELTA* delta);
240#endif // PIPELINE_H