blob: 3023be80fe4c3ebb6907cbdec06885e432cce663 [file] [log] [blame]
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -08001/*
Houston Hoffmanebc68142016-01-18 15:38:27 -08002 * Copyright (c) 2015-2016 The Linux Foundation. All rights reserved.
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -08003 *
4 * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
5 *
6 *
7 * Permission to use, copy, modify, and/or distribute this software for
8 * any purpose with or without fee is hereby granted, provided that the
9 * above copyright notice and this permission notice appear in all
10 * copies.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
13 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
14 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
15 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
16 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
17 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
18 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
19 * PERFORMANCE OF THIS SOFTWARE.
20 */
21
22/*
23 * This file was originally distributed by Qualcomm Atheros, Inc.
24 * under proprietary terms before Copyright ownership was assigned
25 * to the Linux Foundation.
26 */
27
28#ifndef __CE_H__
29#define __CE_H__
30
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +053031#include "qdf_atomic.h"
32#include "qdf_lock.h"
Komal Seelam644263d2016-02-22 20:45:49 +053033#include "hif_main.h"
Nirav Shahb70bd732016-05-25 14:31:51 +053034#include "qdf_util.h"
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080035
36#define CE_HTT_T2H_MSG 1
37#define CE_HTT_H2T_MSG 4
38
Govind Singh2443fb32016-01-13 17:44:48 +053039#define CE_OFFSET 0x00000400
40#define CE_USEFUL_SIZE 0x00000058
41
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080042/**
43 * enum ce_id_type
44 *
45 * @ce_id_type: Copy engine ID
46 */
47enum ce_id_type {
48 CE_ID_0,
49 CE_ID_1,
50 CE_ID_2,
51 CE_ID_3,
52 CE_ID_4,
53 CE_ID_5,
54 CE_ID_6,
55 CE_ID_7,
56 CE_ID_8,
57 CE_ID_9,
58 CE_ID_10,
59 CE_ID_11,
60 CE_ID_MAX
61};
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080062
Houston Hoffmanabd00772016-05-06 17:02:48 -070063#ifdef CONFIG_WIN
Houston Hoffmanabd00772016-05-06 17:02:48 -070064#define QWLAN_VERSIONSTR "WIN"
65#endif
66
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080067enum ol_ath_hif_pkt_ecodes {
68 HIF_PIPE_NO_RESOURCE = 0
69};
70
71struct HIF_CE_state;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080072
73/* Per-pipe state. */
74struct HIF_CE_pipe_info {
75 /* Handle of underlying Copy Engine */
76 struct CE_handle *ce_hdl;
77
78 /* Our pipe number; facilitiates use of pipe_info ptrs. */
79 uint8_t pipe_num;
80
81 /* Convenience back pointer to HIF_CE_state. */
82 struct HIF_CE_state *HIF_CE_state;
83
84 /* Instantaneous number of receive buffers that should be posted */
85 atomic_t recv_bufs_needed;
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +053086 qdf_size_t buf_sz;
87 qdf_spinlock_t recv_bufs_needed_lock;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080088
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +053089 qdf_spinlock_t completion_freeq_lock;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080090 /* Limit the number of outstanding send requests. */
91 int num_sends_allowed;
Houston Hoffman9c12f7f2015-09-28 16:52:14 -070092
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080093 /* adding three counts for debugging ring buffer errors */
94 uint32_t nbuf_alloc_err_count;
95 uint32_t nbuf_dma_err_count;
96 uint32_t nbuf_ce_enqueue_err_count;
97};
98
99/**
100 * struct ce_tasklet_entry
101 *
102 * @intr_tq: intr_tq
103 * @ce_id: ce_id
104 * @inited: inited
105 * @hif_ce_state: hif_ce_state
106 * @from_irq: from_irq
107 */
108struct ce_tasklet_entry {
109 struct tasklet_struct intr_tq;
110 enum ce_id_type ce_id;
111 bool inited;
112 void *hif_ce_state;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800113};
114
Nirav Shahb70bd732016-05-25 14:31:51 +0530115struct ce_intr_stats {
116 uint32_t ce_per_cpu[CE_COUNT_MAX][QDF_MAX_AVAILABLE_CPU];
117};
118
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800119struct HIF_CE_state {
Komal Seelam644263d2016-02-22 20:45:49 +0530120 struct hif_softc ol_sc;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800121 bool started;
122 struct ce_tasklet_entry tasklets[CE_COUNT_MAX];
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +0530123 qdf_spinlock_t keep_awake_lock;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800124 unsigned int keep_awake_count;
125 bool verified_awake;
126 bool fake_sleep;
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +0530127 qdf_timer_t sleep_timer;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800128 bool sleep_timer_init;
Houston Hoffman2bfb82f2016-04-29 16:09:04 -0700129 qdf_time_t sleep_ticks;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800130
131 /* Per-pipe state. */
132 struct HIF_CE_pipe_info pipe_info[CE_COUNT_MAX];
133 /* to be activated after BMI_DONE */
134 struct hif_msg_callbacks msg_callbacks_pending;
135 /* current msg callbacks in use */
136 struct hif_msg_callbacks msg_callbacks_current;
137
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800138 /* Target address used to signal a pending firmware event */
139 uint32_t fw_indicator_address;
140
141 /* Copy Engine used for Diagnostic Accesses */
142 struct CE_handle *ce_diag;
Nirav Shahb70bd732016-05-25 14:31:51 +0530143 struct ce_intr_stats stats;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800144};
Govind Singh8f7a1ff2016-05-06 16:35:12 +0530145
146/*
147 * HIA Map Definition
148 */
149struct host_interest_area_t {
150 uint32_t hi_interconnect_state;
151 uint32_t hi_early_alloc;
152 uint32_t hi_option_flag2;
153 uint32_t hi_board_data;
154 uint32_t hi_board_data_initialized;
155 uint32_t hi_failure_state;
156 uint32_t hi_rddi_msi_num;
157 uint32_t hi_pcie_perst_couple_en;
158 uint32_t hi_sw_protocol_version;
159};
160
161struct shadow_reg_cfg {
162 uint16_t ce_id;
163 uint16_t reg_offset;
164};
165
Poddar, Siddarthe41943f2016-04-27 15:33:48 +0530166void hif_ce_stop(struct hif_softc *scn);
Komal Seelam644263d2016-02-22 20:45:49 +0530167int hif_dump_ce_registers(struct hif_softc *scn);
Poddar, Siddarthe41943f2016-04-27 15:33:48 +0530168void
169hif_ce_dump_target_memory(struct hif_softc *scn, void *ramdump_base,
170 uint32_t address, uint32_t size);
Houston Hoffman854e67f2016-03-14 21:11:39 -0700171
Poddar, Siddarthe41943f2016-04-27 15:33:48 +0530172#ifdef IPA_OFFLOAD
173void hif_ce_ipa_get_ce_resource(struct hif_softc *scn,
174 qdf_dma_addr_t *ce_sr_base_paddr,
175 uint32_t *ce_sr_ring_size,
176 qdf_dma_addr_t *ce_reg_paddr);
177#else
178static inline
179void hif_ce_ipa_get_ce_resource(struct hif_softc *scn,
180 qdf_dma_addr_t *ce_sr_base_paddr,
181 uint32_t *ce_sr_ring_size,
182 qdf_dma_addr_t *ce_reg_paddr)
183{
184 return;
185}
186
187#endif
Houston Hoffman854e67f2016-03-14 21:11:39 -0700188int hif_wlan_enable(struct hif_softc *scn);
189void hif_wlan_disable(struct hif_softc *scn);
190void hif_get_target_ce_config(struct CE_pipe_config **target_ce_config_ret,
191 int *target_ce_config_sz_ret,
192 struct service_to_pipe **target_service_to_ce_map_ret,
193 int *target_service_to_ce_map_sz_ret,
194 struct shadow_reg_cfg **target_shadow_reg_cfg_ret,
195 int *shadow_cfg_sz_ret);
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800196#endif /* __CE_H__ */