blob: 02b8b78985267207abc0bc3a3b136c7fa76d406b [file] [log] [blame]
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +05301/*
sumedh baikady3ee61002019-03-12 10:50:37 -07002 * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +05303 *
Balamurugan Mahalingam5d806412018-07-30 18:04:15 +05304 * Permission to use, copy, modify, and/or distribute this software for
5 * any purpose with or without fee is hereby granted, provided that the
6 * above copyright notice and this permission notice appear in all
7 * copies.
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +05308 *
Balamurugan Mahalingam5d806412018-07-30 18:04:15 +05309 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
10 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
11 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
12 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
13 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
14 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
15 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
16 * PERFORMANCE OF THIS SOFTWARE.
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053017 */
18
19#ifndef _HAL_HW_INTERNAL_H_
20#define _HAL_HW_INTERNAL_H_
21#include "qdf_types.h"
22#include "qdf_lock.h"
23#include "qdf_mem.h"
24#include "rx_msdu_link.h"
25#include "rx_reo_queue.h"
26#include "rx_reo_queue_ext.h"
27#include "wcss_seq_hwiobase.h"
28#include "tlv_hdr.h"
29#include "tlv_tag_def.h"
30#include "reo_destination_ring.h"
31#include "reo_reg_seq_hwioreg.h"
32#include "reo_entrance_ring.h"
33#include "reo_get_queue_stats.h"
34#include "reo_get_queue_stats_status.h"
35#include "tcl_data_cmd.h"
36#include "tcl_gse_cmd.h"
37#include "tcl_status_ring.h"
38#include "mac_tcl_reg_seq_hwioreg.h"
39#include "ce_src_desc.h"
40#include "ce_stat_desc.h"
41#include "wfss_ce_reg_seq_hwioreg.h"
42#include "wbm_link_descriptor_ring.h"
43#include "wbm_reg_seq_hwioreg.h"
44#include "wbm_buffer_ring.h"
45#include "wbm_release_ring.h"
46#include "rx_msdu_desc_info.h"
47#include "rx_mpdu_start.h"
48#include "rx_mpdu_end.h"
49#include "rx_msdu_start.h"
50#include "rx_msdu_end.h"
51#include "rx_attention.h"
52#include "rx_ppdu_start.h"
53#include "rx_ppdu_start_user_info.h"
54#include "rx_ppdu_end_user_stats.h"
55#include "rx_ppdu_end_user_stats_ext.h"
56#include "rx_mpdu_desc_info.h"
57#include "rxpcu_ppdu_end_info.h"
58#include "phyrx_he_sig_a_su.h"
59#include "phyrx_he_sig_a_mu_dl.h"
Vevek Venkatesan735d9fe2019-06-06 19:21:25 +053060#if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
chenguof51e9222018-04-20 14:34:25 +080061#include "phyrx_he_sig_a_mu_ul.h"
62#endif
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053063#include "phyrx_he_sig_b1_mu.h"
64#include "phyrx_he_sig_b2_mu.h"
65#include "phyrx_he_sig_b2_ofdma.h"
66#include "phyrx_l_sig_a.h"
67#include "phyrx_l_sig_b.h"
68#include "phyrx_vht_sig_a.h"
69#include "phyrx_ht_sig.h"
70#include "tx_msdu_extension.h"
71#include "receive_rssi_info.h"
72#include "phyrx_pkt_end.h"
73#include "phyrx_rssi_legacy.h"
74#include "wcss_version.h"
75#include "rx_msdu_link.h"
Akshay Kosigi8eda31c2019-07-10 14:42:42 +053076#include "hal_internal.h"
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053077
78#define HAL_SRNG_REO_EXCEPTION HAL_SRNG_REO2SW1
79#define HAL_SRNG_REO_ALTERNATE_SELECT 0x7
Karunakar Dasineni26ebbe42018-05-31 07:59:10 -070080#define HAL_NON_QOS_TID 16
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053081
82/* calculate the register address offset from bar0 of shadow register x */
Pramod Simha627278c2018-08-14 11:58:29 -070083#ifdef QCA_WIFI_QCA6390
84#define SHADOW_REGISTER(x) (0x000008FC + (4 * (x)))
85#else
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053086#define SHADOW_REGISTER(x) (0x00003024 + (4 * (x)))
Pramod Simha627278c2018-08-14 11:58:29 -070087#endif
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053088
89/* TODO: Check if the following can be provided directly by HW headers */
90#define SRNG_LOOP_CNT_MASK REO_DESTINATION_RING_15_LOOPING_COUNT_MASK
91#define SRNG_LOOP_CNT_LSB REO_DESTINATION_RING_15_LOOPING_COUNT_LSB
92
sumedh baikady3ee61002019-03-12 10:50:37 -070093#define HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS 100 /* milliseconds */
94#define HAL_DEFAULT_VO_REO_TIMEOUT_MS 40 /* milliseconds */
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053095
96#define HAL_DESC_SET_FIELD(_desc, _word, _fld, _value) do { \
97 ((uint32_t *)(_desc))[(_word ## _ ## _fld ## _OFFSET) >> 2] &= \
98 ~(_word ## _ ## _fld ## _MASK); \
99 ((uint32_t *)(_desc))[(_word ## _ ## _fld ## _OFFSET) >> 2] |= \
100 ((_value) << _word ## _ ## _fld ## _LSB); \
101} while (0)
102
103#define HAL_SM(_reg, _fld, _val) \
104 (((_val) << (_reg ## _ ## _fld ## _SHFT)) & \
105 (_reg ## _ ## _fld ## _BMSK))
106
107#define HAL_MS(_reg, _fld, _val) \
108 (((_val) & (_reg ## _ ## _fld ## _BMSK)) >> \
109 (_reg ## _ ## _fld ## _SHFT))
110
111#define HAL_REG_WRITE(_soc, _reg, _value) \
112 hal_write32_mb(_soc, (_reg), (_value))
113
114#define HAL_REG_READ(_soc, _offset) \
115 hal_read32_mb(_soc, (_offset))
116
117#define WBM_IDLE_DESC_LIST 1
118
119/**
120 * Common SRNG register access macros:
121 * The SRNG registers are distributed across various UMAC and LMAC HW blocks,
122 * but the register group and format is exactly same for all rings, with some
123 * difference between producer rings (these are 'producer rings' with respect
124 * to HW and referred as 'destination rings' in SW) and consumer rings (these
125 * are 'consumer rings' with respect to HW and
126 * referred as 'source rings' in SW).
127 * The following macros provide uniform access to all SRNG rings.
128 */
129
130/* SRNG registers are split among two groups R0 and R2 and following
131 * definitions identify the group to which each register belongs to
132 */
133#define R0_INDEX 0
134#define R2_INDEX 1
135
136#define HWREG_INDEX(_reg_group) _reg_group ## _ ## INDEX
137
138/* Registers in R0 group */
139#define BASE_LSB_GROUP R0
140#define BASE_MSB_GROUP R0
141#define ID_GROUP R0
142#define STATUS_GROUP R0
143#define MISC_GROUP R0
144#define HP_ADDR_LSB_GROUP R0
145#define HP_ADDR_MSB_GROUP R0
146#define PRODUCER_INT_SETUP_GROUP R0
147#define PRODUCER_INT_STATUS_GROUP R0
148#define PRODUCER_FULL_COUNTER_GROUP R0
149#define MSI1_BASE_LSB_GROUP R0
150#define MSI1_BASE_MSB_GROUP R0
151#define MSI1_DATA_GROUP R0
152#define HP_TP_SW_OFFSET_GROUP R0
153#define TP_ADDR_LSB_GROUP R0
154#define TP_ADDR_MSB_GROUP R0
155#define CONSUMER_INT_SETUP_IX0_GROUP R0
156#define CONSUMER_INT_SETUP_IX1_GROUP R0
157#define CONSUMER_INT_STATUS_GROUP R0
158#define CONSUMER_EMPTY_COUNTER_GROUP R0
159#define CONSUMER_PREFETCH_TIMER_GROUP R0
160#define CONSUMER_PREFETCH_STATUS_GROUP R0
161
162/* Registers in R2 group */
163#define HP_GROUP R2
164#define TP_GROUP R2
165
166/**
167 * Register definitions for all SRNG based rings are same, except few
168 * differences between source (HW consumer) and destination (HW producer)
169 * registers. Following macros definitions provide generic access to all
170 * SRNG based rings.
171 * For source rings, we will use the register/field definitions of SW2TCL1
172 * ring defined in the HW header file mac_tcl_reg_seq_hwioreg.h. To setup
173 * individual fields, SRNG_SM macros should be used with fields specified
174 * using SRNG_SRC_FLD(<register>, <field>), Register writes should be done
175 * using SRNG_SRC_REG_WRITE(<hal_srng>, <register>, <value>).
176 * Similarly for destination rings we will use definitions of REO2SW1 ring
177 * defined in the register reo_destination_ring.h. To setup individual
178 * fields SRNG_SM macros should be used with fields specified using
179 * SRNG_DST_FLD(<register>, <field>). Register writes should be done using
180 * SRNG_DST_REG_WRITE(<hal_srng>, <register>, <value>).
181 */
182
183#define SRNG_DST_REG_OFFSET(_reg, _reg_group) \
184 HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg##_ADDR(0)
185
186#define SRNG_SRC_REG_OFFSET(_reg, _reg_group) \
187 HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg ## _ADDR(0)
188
189#define _SRNG_DST_FLD(_reg_group, _reg_fld) \
190 HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld
191#define _SRNG_SRC_FLD(_reg_group, _reg_fld) \
192 HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg_fld
193
194#define _SRNG_FLD(_reg_group, _reg_fld, _dir) \
195 _SRNG_ ## _dir ## _FLD(_reg_group, _reg_fld)
196
197#define SRNG_DST_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST)
198#define SRNG_SRC_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, SRC)
199
200#define SRNG_SRC_R0_START_OFFSET SRNG_SRC_REG_OFFSET(BASE_LSB, R0)
201#define SRNG_DST_R0_START_OFFSET SRNG_DST_REG_OFFSET(BASE_LSB, R0)
202
203#define SRNG_SRC_R2_START_OFFSET SRNG_SRC_REG_OFFSET(HP, R2)
204#define SRNG_DST_R2_START_OFFSET SRNG_DST_REG_OFFSET(HP, R2)
205
206#define SRNG_SRC_START_OFFSET(_reg_group) \
207 SRNG_SRC_ ## _reg_group ## _START_OFFSET
208#define SRNG_DST_START_OFFSET(_reg_group) \
209 SRNG_DST_ ## _reg_group ## _START_OFFSET
210#define SRNG_REG_ADDR(_srng, _reg, _reg_group, _dir) \
211 ((_srng)->hwreg_base[HWREG_INDEX(_reg_group)] + \
212 ((_srng)->hal_soc->hal_hw_reg_offset[_dir ## _ ##_reg]))
213
214#define CALCULATE_REG_OFFSET(_dir, _reg, _reg_group) \
215 (SRNG_ ## _dir ## _REG_OFFSET(_reg, _reg_group) - \
216 SRNG_ ## _dir ## _START_OFFSET(_reg_group))
217
218#define REG_OFFSET(_dir, _reg) \
219 CALCULATE_REG_OFFSET(_dir, _reg, _reg ## _GROUP)
220
221#define SRNG_DST_ADDR(_srng, _reg) \
222 SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, DST)
223
224#define SRNG_SRC_ADDR(_srng, _reg) \
225 SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, SRC)
226
227#define SRNG_REG_WRITE(_srng, _reg, _value, _dir) \
228 hal_write_address_32_mb(_srng->hal_soc, \
229 SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value))
230
231#define SRNG_REG_READ(_srng, _reg, _dir) \
232 hal_read_address_32_mb(_srng->hal_soc, \
233 SRNG_ ## _dir ## _ADDR(_srng, _reg))
234
235#define SRNG_SRC_REG_WRITE(_srng, _reg, _value) \
236 SRNG_REG_WRITE(_srng, _reg, _value, SRC)
237
238#define SRNG_DST_REG_WRITE(_srng, _reg, _value) \
239 SRNG_REG_WRITE(_srng, _reg, _value, DST)
240
241#define SRNG_SRC_REG_READ(_srng, _reg) \
242 SRNG_REG_READ(_srng, _reg, SRC)
243
Venkata Sharath Chandra Manchala443b9b42018-10-10 12:04:54 -0700244#define SRNG_DST_REG_READ(_srng, _reg) \
245 SRNG_REG_READ(_srng, _reg, DST)
246
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +0530247#define _SRNG_FM(_reg_fld) _reg_fld ## _BMSK
248#define _SRNG_FS(_reg_fld) _reg_fld ## _SHFT
249
250#define SRNG_SM(_reg_fld, _val) \
251 (((_val) << _SRNG_FS(_reg_fld)) & _SRNG_FM(_reg_fld))
252
253#define SRNG_MS(_reg_fld, _val) \
254 (((_val) & _SRNG_FM(_reg_fld)) >> _SRNG_FS(_reg_fld))
255
256#define SRNG_MAX_SIZE_DWORDS \
257 (SRNG_MS(SRNG_SRC_FLD(BASE_MSB, RING_SIZE), 0xffffffff))
258
259/**
260 * HW ring configuration table to identify hardware ring attributes like
261 * register addresses, number of rings, ring entry size etc., for each type
262 * of SRNG ring.
263 *
264 * Currently there is just one HW ring table, but there could be multiple
265 * configurations in future based on HW variants from the same wifi3.0 family
266 * and hence need to be attached with hal_soc based on HW type
267 */
268#define HAL_SRNG_CONFIG(_hal_soc, _ring_type) \
269 (&_hal_soc->hw_srng_table[_ring_type])
270
271enum SRNG_REGISTERS {
272DST_HP = 0,
273DST_TP,
274DST_ID,
275DST_MISC,
276DST_HP_ADDR_LSB,
277DST_HP_ADDR_MSB,
278DST_MSI1_BASE_LSB,
279DST_MSI1_BASE_MSB,
280DST_MSI1_DATA,
281DST_BASE_LSB,
282DST_BASE_MSB,
283DST_PRODUCER_INT_SETUP,
284
285SRC_HP,
286SRC_TP,
287SRC_ID,
288SRC_MISC,
289SRC_TP_ADDR_LSB,
290SRC_TP_ADDR_MSB,
291SRC_MSI1_BASE_LSB,
292SRC_MSI1_BASE_MSB,
293SRC_MSI1_DATA,
294SRC_BASE_LSB,
295SRC_BASE_MSB,
296SRC_CONSUMER_INT_SETUP_IX0,
297SRC_CONSUMER_INT_SETUP_IX1,
298};
299
300/**
301 * hal_set_link_desc_addr - Setup link descriptor in a buffer_addr_info
302 * HW structure
303 *
304 * @desc: Descriptor entry (from WBM_IDLE_LINK ring)
305 * @cookie: SW cookie for the buffer/descriptor
306 * @link_desc_paddr: Physical address of link descriptor entry
307 *
308 */
309static inline void hal_set_link_desc_addr(void *desc, uint32_t cookie,
310 qdf_dma_addr_t link_desc_paddr)
311{
312 uint32_t *buf_addr = (uint32_t *)desc;
313
314 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0,
315 link_desc_paddr & 0xffffffff);
316 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
317 (uint64_t)link_desc_paddr >> 32);
318 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, RETURN_BUFFER_MANAGER,
319 WBM_IDLE_DESC_LIST);
320 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
321 cookie);
322}
323
324/**
325 * hal_get_reo_qdesc_size - Get size of reo queue descriptor
326 *
327 * @hal_soc: Opaque HAL SOC handle
328 * @ba_window_size: BlockAck window size
Karunakar Dasineni26ebbe42018-05-31 07:59:10 -0700329 * @tid: TID number
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +0530330 *
331 */
Akshay Kosigi8eda31c2019-07-10 14:42:42 +0530332static inline
333uint32_t hal_get_reo_qdesc_size(hal_soc_handle_t hal_soc_hdl,
334 uint32_t ba_window_size, int tid)
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +0530335{
Karunakar Dasineni26ebbe42018-05-31 07:59:10 -0700336 /* Return descriptor size corresponding to window size of 2 since
337 * we set ba_window_size to 2 while setting up REO descriptors as
338 * a WAR to get 2k jump exception aggregates are received without
339 * a BA session.
340 */
341 if (ba_window_size <= 1) {
342 if (tid != HAL_NON_QOS_TID)
343 return sizeof(struct rx_reo_queue) +
344 sizeof(struct rx_reo_queue_ext);
345 else
346 return sizeof(struct rx_reo_queue);
347 }
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +0530348
349 if (ba_window_size <= 105)
350 return sizeof(struct rx_reo_queue) +
351 sizeof(struct rx_reo_queue_ext);
352
353 if (ba_window_size <= 210)
354 return sizeof(struct rx_reo_queue) +
355 (2 * sizeof(struct rx_reo_queue_ext));
356
357 return sizeof(struct rx_reo_queue) +
358 (3 * sizeof(struct rx_reo_queue_ext));
359}
360
361#endif /* _HAL_HW_INTERNAL_H_ */