blob: 50f72c67059824eab24bd8a30e6cec8a48f4dc35 [file] [log] [blame]
Matt Arsenault3ea06332017-02-22 00:02:21 +00001; RUN: llc -march=amdgcn -show-mc-encoding -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=GCN -check-prefix=SIVI %s
2; RUN: llc -march=amdgcn -mcpu=bonaire -show-mc-encoding -verify-machineinstrs < %s | FileCheck -check-prefix=CI -check-prefix=GCN %s
3; RUN: llc -march=amdgcn -mcpu=tonga -show-mc-encoding -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=GCN -check-prefix=SIVI %s
Tom Stellard044e4182014-02-06 18:36:34 +00004
5; SMRD load with an immediate offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +00006; GCN-LABEL: {{^}}smrd0:
Tom Stellard217361c2015-08-06 19:28:38 +00007; SICI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x1 ; encoding: [0x01
Marek Olsakfa6607d2015-02-11 14:26:46 +00008; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4
Matt Arsenault3dbeefa2017-03-21 21:39:51 +00009define amdgpu_kernel void @smrd0(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 {
Tom Stellard044e4182014-02-06 18:36:34 +000010entry:
Matt Arsenault3ea06332017-02-22 00:02:21 +000011 %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 1
12 %tmp1 = load i32, i32 addrspace(2)* %tmp
13 store i32 %tmp1, i32 addrspace(1)* %out
Tom Stellard044e4182014-02-06 18:36:34 +000014 ret void
15}
16
17; SMRD load with the largest possible immediate offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +000018; GCN-LABEL: {{^}}smrd1:
Tom Stellard217361c2015-08-06 19:28:38 +000019; SICI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff,0x{{[0-9]+[137]}}
Marek Olsakfa6607d2015-02-11 14:26:46 +000020; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3fc
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000021define amdgpu_kernel void @smrd1(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 {
Tom Stellard044e4182014-02-06 18:36:34 +000022entry:
Matt Arsenault3ea06332017-02-22 00:02:21 +000023 %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 255
24 %tmp1 = load i32, i32 addrspace(2)* %tmp
25 store i32 %tmp1, i32 addrspace(1)* %out
Tom Stellard044e4182014-02-06 18:36:34 +000026 ret void
27}
28
29; SMRD load with an offset greater than the largest possible immediate.
Marek Olsakfa6607d2015-02-11 14:26:46 +000030; GCN-LABEL: {{^}}smrd2:
31; SI: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
32; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
Tom Stellard217361c2015-08-06 19:28:38 +000033; CI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x100
Marek Olsakfa6607d2015-02-11 14:26:46 +000034; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x400
35; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000036define amdgpu_kernel void @smrd2(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 {
Tom Stellard044e4182014-02-06 18:36:34 +000037entry:
Matt Arsenault3ea06332017-02-22 00:02:21 +000038 %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 256
39 %tmp1 = load i32, i32 addrspace(2)* %tmp
40 store i32 %tmp1, i32 addrspace(1)* %out
Tom Stellard044e4182014-02-06 18:36:34 +000041 ret void
42}
43
Tom Stellardd6cb8e82014-05-09 16:42:21 +000044; SMRD load with a 64-bit offset
Marek Olsakfa6607d2015-02-11 14:26:46 +000045; GCN-LABEL: {{^}}smrd3:
Tom Stellard83f0bce2015-01-29 16:55:25 +000046; FIXME: There are too many copies here because we don't fold immediates
47; through REG_SEQUENCE
Marek Olsak93df0602015-07-27 18:16:08 +000048; SI: s_load_dwordx2 s[{{[0-9]:[0-9]}}], s[{{[0-9]:[0-9]}}], 0xb ; encoding: [0x0b
Marek Olsakfa6607d2015-02-11 14:26:46 +000049; TODO: Add VI checks
50; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000051define amdgpu_kernel void @smrd3(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 {
Tom Stellardd6cb8e82014-05-09 16:42:21 +000052entry:
Matt Arsenault3ea06332017-02-22 00:02:21 +000053 %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 4294967296
54 %tmp1 = load i32, i32 addrspace(2)* %tmp
55 store i32 %tmp1, i32 addrspace(1)* %out
Tom Stellardd6cb8e82014-05-09 16:42:21 +000056 ret void
57}
58
Tom Stellarddee26a22015-08-06 19:28:30 +000059; SMRD load with the largest possible immediate offset on VI
60; GCN-LABEL: {{^}}smrd4:
61; SI: s_mov_b32 [[OFFSET:s[0-9]+]], 0xffffc
62; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]]
Tom Stellard217361c2015-08-06 19:28:38 +000063; CI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3ffff
Tom Stellarddee26a22015-08-06 19:28:30 +000064; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xffffc
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000065define amdgpu_kernel void @smrd4(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 {
Tom Stellarddee26a22015-08-06 19:28:30 +000066entry:
Matt Arsenault3ea06332017-02-22 00:02:21 +000067 %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 262143
68 %tmp1 = load i32, i32 addrspace(2)* %tmp
69 store i32 %tmp1, i32 addrspace(1)* %out
Tom Stellarddee26a22015-08-06 19:28:30 +000070 ret void
71}
72
73; SMRD load with an offset greater than the largest possible immediate on VI
74; GCN-LABEL: {{^}}smrd5:
Tom Stellard217361c2015-08-06 19:28:38 +000075; SIVI: s_mov_b32 [[OFFSET:s[0-9]+]], 0x100000
76; SIVI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]]
77; CI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x40000
Tom Stellarddee26a22015-08-06 19:28:30 +000078; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000079define amdgpu_kernel void @smrd5(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 {
Tom Stellarddee26a22015-08-06 19:28:30 +000080entry:
Matt Arsenault3ea06332017-02-22 00:02:21 +000081 %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 262144
82 %tmp1 = load i32, i32 addrspace(2)* %tmp
83 store i32 %tmp1, i32 addrspace(1)* %out
Tom Stellarddee26a22015-08-06 19:28:30 +000084 ret void
85}
86
Tom Stellard044e4182014-02-06 18:36:34 +000087; SMRD load using the load.const intrinsic with an immediate offset
Marek Olsakfa6607d2015-02-11 14:26:46 +000088; GCN-LABEL: {{^}}smrd_load_const0:
Tom Stellard217361c2015-08-06 19:28:38 +000089; SICI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4 ; encoding: [0x04
Marek Olsakfa6607d2015-02-11 14:26:46 +000090; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x10
Matt Arsenault3ea06332017-02-22 00:02:21 +000091define amdgpu_ps void @smrd_load_const0(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 {
Tom Stellard044e4182014-02-06 18:36:34 +000092main_body:
Matt Arsenault3ea06332017-02-22 00:02:21 +000093 %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0
94 %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp
95 %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 16)
96 call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0
Tom Stellard044e4182014-02-06 18:36:34 +000097 ret void
98}
99
Tom Stellarde04fd9d2014-08-11 22:18:05 +0000100; SMRD load using the load.const intrinsic with the largest possible immediate
101; offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +0000102; GCN-LABEL: {{^}}smrd_load_const1:
Tom Stellard217361c2015-08-06 19:28:38 +0000103; SICI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
Marek Olsakfa6607d2015-02-11 14:26:46 +0000104; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3fc
Matt Arsenault3ea06332017-02-22 00:02:21 +0000105define amdgpu_ps void @smrd_load_const1(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 {
Tom Stellard044e4182014-02-06 18:36:34 +0000106main_body:
Matt Arsenault3ea06332017-02-22 00:02:21 +0000107 %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0
108 %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp
109 %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1020)
110 call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0
Tom Stellard044e4182014-02-06 18:36:34 +0000111 ret void
112}
Matt Arsenault3ea06332017-02-22 00:02:21 +0000113
Tom Stellarde04fd9d2014-08-11 22:18:05 +0000114; SMRD load using the load.const intrinsic with an offset greater than the
115; largets possible immediate.
Tom Stellard044e4182014-02-06 18:36:34 +0000116; immediate offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +0000117; GCN-LABEL: {{^}}smrd_load_const2:
118; SI: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
119; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
Tom Stellard217361c2015-08-06 19:28:38 +0000120; CI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x100
Marek Olsakfa6607d2015-02-11 14:26:46 +0000121; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x400
Matt Arsenault3ea06332017-02-22 00:02:21 +0000122define amdgpu_ps void @smrd_load_const2(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 {
Tom Stellard044e4182014-02-06 18:36:34 +0000123main_body:
Matt Arsenault3ea06332017-02-22 00:02:21 +0000124 %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0
125 %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp
126 %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1024)
127 call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0
Tom Stellard044e4182014-02-06 18:36:34 +0000128 ret void
129}
130
Tom Stellarddee26a22015-08-06 19:28:30 +0000131; SMRD load with the largest possible immediate offset on VI
132; GCN-LABEL: {{^}}smrd_load_const3:
133; SI: s_mov_b32 [[OFFSET:s[0-9]+]], 0xffffc
134; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]]
Tom Stellard217361c2015-08-06 19:28:38 +0000135; CI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3ffff
Tom Stellarddee26a22015-08-06 19:28:30 +0000136; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xffffc
Matt Arsenault3ea06332017-02-22 00:02:21 +0000137define amdgpu_ps void @smrd_load_const3(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 {
Tom Stellarddee26a22015-08-06 19:28:30 +0000138main_body:
Matt Arsenault3ea06332017-02-22 00:02:21 +0000139 %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0
140 %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp
141 %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1048572)
142 call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0
Tom Stellarddee26a22015-08-06 19:28:30 +0000143 ret void
144}
145
146; SMRD load with an offset greater than the largest possible immediate on VI
147; GCN-LABEL: {{^}}smrd_load_const4:
Tom Stellard217361c2015-08-06 19:28:38 +0000148; SIVI: s_mov_b32 [[OFFSET:s[0-9]+]], 0x100000
149; SIVI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]]
150; CI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x40000
Tom Stellarddee26a22015-08-06 19:28:30 +0000151; GCN: s_endpgm
Matt Arsenault3ea06332017-02-22 00:02:21 +0000152define amdgpu_ps void @smrd_load_const4(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 {
Tom Stellarddee26a22015-08-06 19:28:30 +0000153main_body:
Matt Arsenault3ea06332017-02-22 00:02:21 +0000154 %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0
155 %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp
156 %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1048576)
157 call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0
Tom Stellarddee26a22015-08-06 19:28:30 +0000158 ret void
159}
160
Matt Arsenault3ea06332017-02-22 00:02:21 +0000161declare void @llvm.amdgcn.exp.f32(i32, i32, float, float, float, float, i1, i1) #0
162declare float @llvm.SI.load.const(<16 x i8>, i32) #1
Tom Stellard044e4182014-02-06 18:36:34 +0000163
Matt Arsenault3ea06332017-02-22 00:02:21 +0000164attributes #0 = { nounwind }
165attributes #1 = { nounwind readnone }