Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -show-mc-encoding -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=GCN -check-prefix=SIVI %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=bonaire -show-mc-encoding -verify-machineinstrs < %s | FileCheck -check-prefix=CI -check-prefix=GCN %s |
| 3 | ; RUN: llc -march=amdgcn -mcpu=tonga -show-mc-encoding -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=GCN -check-prefix=SIVI %s |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 4 | |
| 5 | ; SMRD load with an immediate offset. |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 6 | ; GCN-LABEL: {{^}}smrd0: |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 7 | ; SICI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x1 ; encoding: [0x01 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 8 | ; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 9 | define amdgpu_kernel void @smrd0(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 { |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 10 | entry: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 11 | %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 1 |
| 12 | %tmp1 = load i32, i32 addrspace(2)* %tmp |
| 13 | store i32 %tmp1, i32 addrspace(1)* %out |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 14 | ret void |
| 15 | } |
| 16 | |
| 17 | ; SMRD load with the largest possible immediate offset. |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 18 | ; GCN-LABEL: {{^}}smrd1: |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 19 | ; SICI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff,0x{{[0-9]+[137]}} |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 20 | ; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3fc |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 21 | define amdgpu_kernel void @smrd1(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 { |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 22 | entry: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 23 | %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 255 |
| 24 | %tmp1 = load i32, i32 addrspace(2)* %tmp |
| 25 | store i32 %tmp1, i32 addrspace(1)* %out |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 26 | ret void |
| 27 | } |
| 28 | |
| 29 | ; SMRD load with an offset greater than the largest possible immediate. |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 30 | ; GCN-LABEL: {{^}}smrd2: |
| 31 | ; SI: s_movk_i32 s[[OFFSET:[0-9]]], 0x400 |
| 32 | ; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]] |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 33 | ; CI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x100 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 34 | ; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x400 |
| 35 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 36 | define amdgpu_kernel void @smrd2(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 { |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 37 | entry: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 38 | %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 256 |
| 39 | %tmp1 = load i32, i32 addrspace(2)* %tmp |
| 40 | store i32 %tmp1, i32 addrspace(1)* %out |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 41 | ret void |
| 42 | } |
| 43 | |
Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 44 | ; SMRD load with a 64-bit offset |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 45 | ; GCN-LABEL: {{^}}smrd3: |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 46 | ; FIXME: There are too many copies here because we don't fold immediates |
| 47 | ; through REG_SEQUENCE |
Marek Olsak | 93df060 | 2015-07-27 18:16:08 +0000 | [diff] [blame] | 48 | ; SI: s_load_dwordx2 s[{{[0-9]:[0-9]}}], s[{{[0-9]:[0-9]}}], 0xb ; encoding: [0x0b |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 49 | ; TODO: Add VI checks |
| 50 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 51 | define amdgpu_kernel void @smrd3(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 { |
Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 52 | entry: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 53 | %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 4294967296 |
| 54 | %tmp1 = load i32, i32 addrspace(2)* %tmp |
| 55 | store i32 %tmp1, i32 addrspace(1)* %out |
Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 56 | ret void |
| 57 | } |
| 58 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 59 | ; SMRD load with the largest possible immediate offset on VI |
| 60 | ; GCN-LABEL: {{^}}smrd4: |
| 61 | ; SI: s_mov_b32 [[OFFSET:s[0-9]+]], 0xffffc |
| 62 | ; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]] |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 63 | ; CI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3ffff |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 64 | ; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xffffc |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 65 | define amdgpu_kernel void @smrd4(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 { |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 66 | entry: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 67 | %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 262143 |
| 68 | %tmp1 = load i32, i32 addrspace(2)* %tmp |
| 69 | store i32 %tmp1, i32 addrspace(1)* %out |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 70 | ret void |
| 71 | } |
| 72 | |
| 73 | ; SMRD load with an offset greater than the largest possible immediate on VI |
| 74 | ; GCN-LABEL: {{^}}smrd5: |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 75 | ; SIVI: s_mov_b32 [[OFFSET:s[0-9]+]], 0x100000 |
| 76 | ; SIVI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]] |
| 77 | ; CI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x40000 |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 78 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 79 | define amdgpu_kernel void @smrd5(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) #0 { |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 80 | entry: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 81 | %tmp = getelementptr i32, i32 addrspace(2)* %ptr, i64 262144 |
| 82 | %tmp1 = load i32, i32 addrspace(2)* %tmp |
| 83 | store i32 %tmp1, i32 addrspace(1)* %out |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 84 | ret void |
| 85 | } |
| 86 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 87 | ; SMRD load using the load.const intrinsic with an immediate offset |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 88 | ; GCN-LABEL: {{^}}smrd_load_const0: |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 89 | ; SICI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4 ; encoding: [0x04 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 90 | ; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x10 |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 91 | define amdgpu_ps void @smrd_load_const0(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 { |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 92 | main_body: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 93 | %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0 |
| 94 | %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp |
| 95 | %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 16) |
| 96 | call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0 |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 97 | ret void |
| 98 | } |
| 99 | |
Tom Stellard | e04fd9d | 2014-08-11 22:18:05 +0000 | [diff] [blame] | 100 | ; SMRD load using the load.const intrinsic with the largest possible immediate |
| 101 | ; offset. |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 102 | ; GCN-LABEL: {{^}}smrd_load_const1: |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 103 | ; SICI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 104 | ; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3fc |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 105 | define amdgpu_ps void @smrd_load_const1(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 { |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 106 | main_body: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 107 | %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0 |
| 108 | %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp |
| 109 | %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1020) |
| 110 | call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0 |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 111 | ret void |
| 112 | } |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 113 | |
Tom Stellard | e04fd9d | 2014-08-11 22:18:05 +0000 | [diff] [blame] | 114 | ; SMRD load using the load.const intrinsic with an offset greater than the |
| 115 | ; largets possible immediate. |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 116 | ; immediate offset. |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 117 | ; GCN-LABEL: {{^}}smrd_load_const2: |
| 118 | ; SI: s_movk_i32 s[[OFFSET:[0-9]]], 0x400 |
| 119 | ; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]] |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 120 | ; CI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x100 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 121 | ; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x400 |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 122 | define amdgpu_ps void @smrd_load_const2(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 { |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 123 | main_body: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 124 | %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0 |
| 125 | %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp |
| 126 | %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1024) |
| 127 | call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0 |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 128 | ret void |
| 129 | } |
| 130 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 131 | ; SMRD load with the largest possible immediate offset on VI |
| 132 | ; GCN-LABEL: {{^}}smrd_load_const3: |
| 133 | ; SI: s_mov_b32 [[OFFSET:s[0-9]+]], 0xffffc |
| 134 | ; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]] |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 135 | ; CI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3ffff |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 136 | ; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xffffc |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 137 | define amdgpu_ps void @smrd_load_const3(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 { |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 138 | main_body: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 139 | %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0 |
| 140 | %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp |
| 141 | %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1048572) |
| 142 | call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0 |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 143 | ret void |
| 144 | } |
| 145 | |
| 146 | ; SMRD load with an offset greater than the largest possible immediate on VI |
| 147 | ; GCN-LABEL: {{^}}smrd_load_const4: |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 148 | ; SIVI: s_mov_b32 [[OFFSET:s[0-9]+]], 0x100000 |
| 149 | ; SIVI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[OFFSET]] |
| 150 | ; CI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x40000 |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 151 | ; GCN: s_endpgm |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 152 | define amdgpu_ps void @smrd_load_const4(<16 x i8> addrspace(2)* inreg %arg, <16 x i8> addrspace(2)* inreg %arg1, <32 x i8> addrspace(2)* inreg %arg2, i32 inreg %arg3, <2 x i32> %arg4, <2 x i32> %arg5, <2 x i32> %arg6, <3 x i32> %arg7, <2 x i32> %arg8, <2 x i32> %arg9, <2 x i32> %arg10, float %arg11, float %arg12, float %arg13, float %arg14, float %arg15, float %arg16, float %arg17, float %arg18, float %arg19) #0 { |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 153 | main_body: |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 154 | %tmp = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %arg, i32 0 |
| 155 | %tmp20 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp |
| 156 | %tmp21 = call float @llvm.SI.load.const(<16 x i8> %tmp20, i32 1048576) |
| 157 | call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float %tmp21, float %tmp21, float %tmp21, float %tmp21, i1 true, i1 true) #0 |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 158 | ret void |
| 159 | } |
| 160 | |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 161 | declare void @llvm.amdgcn.exp.f32(i32, i32, float, float, float, float, i1, i1) #0 |
| 162 | declare float @llvm.SI.load.const(<16 x i8>, i32) #1 |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 163 | |
Matt Arsenault | 3ea0633 | 2017-02-22 00:02:21 +0000 | [diff] [blame] | 164 | attributes #0 = { nounwind } |
| 165 | attributes #1 = { nounwind readnone } |