blob: 174d3de261b64e30291126b4c108b85a40d9dd81 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000016#include "X86InstrBuilder.h"
Evan Chengf55b7382008-01-05 00:41:47 +000017#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000018#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000019#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000020#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner7c551262006-01-11 01:15:34 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Instructions.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000030#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000036using namespace llvm;
37
Chandler Carruth84e68b22014-04-22 02:41:26 +000038#define DEBUG_TYPE "x86-isel"
39
Chris Lattner1ef9cd42006-12-19 22:59:26 +000040STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
41
Chris Lattner655e7df2005-11-16 01:54:32 +000042//===----------------------------------------------------------------------===//
43// Pattern Matcher Implementation
44//===----------------------------------------------------------------------===//
45
46namespace {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000047 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000048 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattner3f0f71b2005-11-19 02:11:08 +000049 /// tree.
50 struct X86ISelAddressMode {
51 enum {
52 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000053 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000054 } BaseType;
55
Dan Gohman0fd54fb2010-04-29 23:30:41 +000056 // This is really a union, discriminated by BaseType!
57 SDValue Base_Reg;
58 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000059
60 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000061 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000062 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000063 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000064 const GlobalValue *GV;
65 const Constant *CP;
66 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000067 const char *ES;
68 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000069 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000070 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000071
72 X86ISelAddressMode()
Dan Gohman0fd54fb2010-04-29 23:30:41 +000073 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Craig Topper062a2ba2014-04-25 05:30:21 +000074 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
75 JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000076 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +000077
78 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000079 return GV != nullptr || CP != nullptr || ES != nullptr ||
80 JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000081 }
Chad Rosier24c19d22012-08-01 18:39:17 +000082
Chris Lattnerfea81da2009-06-27 04:16:01 +000083 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000084 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000085 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000086 }
Chad Rosier24c19d22012-08-01 18:39:17 +000087
Chris Lattnerfea81da2009-06-27 04:16:01 +000088 /// isRIPRelative - Return true if this addressing mode is already RIP
89 /// relative.
90 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
Chad Rosier24c19d22012-08-01 18:39:17 +000097
Chris Lattnerfea81da2009-06-27 04:16:01 +000098 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000101 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000102
Manman Ren19f49ac2012-09-11 22:23:19 +0000103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000104 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000107 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000108 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000109 else
David Greenedbdb1b22010-01-05 01:29:08 +0000110 dbgs() << "nul";
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000112 << " Scale" << Scale << '\n'
113 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000114 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000115 IndexReg.getNode()->dump();
116 else
Chad Rosier24c19d22012-08-01 18:39:17 +0000117 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greenedbdb1b22010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greenedbdb1b22010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000131 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 else
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << "nul";
135 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000136 }
Manman Ren742534c2012-09-06 19:06:06 +0000137#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000138 };
139}
140
141namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000142 //===--------------------------------------------------------------------===//
143 /// ISel - X86 specific code to select X86 machine instructions for
144 /// SelectionDAG operations.
145 ///
Craig Topper26eec092014-03-31 06:22:15 +0000146 class X86DAGToDAGISel final : public SelectionDAGISel {
Chris Lattner655e7df2005-11-16 01:54:32 +0000147 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
148 /// make the right decision when generating code for different targets.
149 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000150
Evan Cheng7d6fa972008-09-26 23:41:32 +0000151 /// OptForSize - If true, selector should try to optimize for code size
152 /// instead of performance.
153 bool OptForSize;
154
Chris Lattner655e7df2005-11-16 01:54:32 +0000155 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000156 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendling084669a2009-04-29 00:15:41 +0000157 : SelectionDAGISel(tm, OptLevel),
Dan Gohman4751bb92009-06-03 20:20:00 +0000158 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel1b76f2c2008-10-01 23:18:38 +0000159 OptForSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000160
Craig Topper2d9361e2014-03-09 07:44:38 +0000161 const char *getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000162 return "X86 DAG->DAG Instruction Selection";
163 }
164
Eric Christopher4f09c592014-05-22 01:53:26 +0000165 bool runOnMachineFunction(MachineFunction &MF) override {
166 // Reset the subtarget each time through.
167 Subtarget = &TM.getSubtarget<X86Subtarget>();
168 SelectionDAGISel::runOnMachineFunction(MF);
169 return true;
170 }
171
Craig Topper2d9361e2014-03-09 07:44:38 +0000172 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000173
Craig Topper2d9361e2014-03-09 07:44:38 +0000174 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000175
Craig Topper2d9361e2014-03-09 07:44:38 +0000176 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000177
Jakob Stoklund Olesen08aede22010-09-03 00:35:18 +0000178 inline bool immSext8(SDNode *N) const {
179 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
180 }
181
182 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
183 // sign extended field.
184 inline bool i64immSExt32(SDNode *N) const {
185 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
186 return (int64_t)v == (int32_t)v;
187 }
188
Chris Lattner655e7df2005-11-16 01:54:32 +0000189// Include the pieces autogenerated from the target description.
190#include "X86GenDAGISel.inc"
191
192 private:
Craig Topper2d9361e2014-03-09 07:44:38 +0000193 SDNode *Select(SDNode *N) override;
Manman Rena0982042012-06-26 19:47:59 +0000194 SDNode *SelectGather(SDNode *N, unsigned Opc);
Craig Topper83e042a2013-08-15 05:57:07 +0000195 SDNode *SelectAtomicLoadArith(SDNode *Node, MVT NVT);
Chris Lattner655e7df2005-11-16 01:54:32 +0000196
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000197 bool FoldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
Chris Lattner8a236b62010-09-22 04:39:11 +0000198 bool MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000199 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman824ab402009-07-22 23:26:55 +0000200 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
201 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
202 unsigned Depth);
Rafael Espindola92773792009-03-31 16:16:57 +0000203 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Chris Lattnerd58d7c12010-09-21 22:07:31 +0000204 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000207 bool SelectMOV64Imm32(SDValue N, SDValue &Imm);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000208 bool SelectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000209 SDValue &Scale, SDValue &Index, SDValue &Disp,
210 SDValue &Segment);
Tim Northover6833e3f2013-06-10 20:43:49 +0000211 bool SelectLEA64_32Addr(SDValue N, SDValue &Base,
212 SDValue &Scale, SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000214 bool SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000215 SDValue &Scale, SDValue &Index, SDValue &Disp,
216 SDValue &Segment);
Chris Lattnerbd6e1932010-03-01 22:51:11 +0000217 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000218 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000219 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000220 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000221 SDValue &NodeWithChain);
Chad Rosier24c19d22012-08-01 18:39:17 +0000222
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000223 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000224 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000225 SDValue &Index, SDValue &Disp,
226 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000227
Chris Lattnerba1ed582006-06-08 18:03:49 +0000228 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
229 /// inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000230 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
231 char ConstraintCode,
232 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000233
Anton Korobeynikov90910742007-09-25 21:52:30 +0000234 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
235
Chad Rosier24c19d22012-08-01 18:39:17 +0000236 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000237 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000238 SDValue &Disp, SDValue &Segment) {
Evan Cheng67ed58e2005-12-12 21:49:40 +0000239 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000240 CurDAG->getTargetFrameIndex(AM.Base_FrameIndex,
241 getTargetLowering()->getPointerTy()) :
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000242 AM.Base_Reg;
Evan Cheng1d712482005-12-17 09:13:43 +0000243 Scale = getI8Imm(AM.Scale);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000244 Index = AM.IndexReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000245 // These are 32-bit even in 64-bit mode since RIP relative offset
246 // is 32-bit.
247 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000248 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000249 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000250 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000251 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000252 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000253 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000254 else if (AM.ES) {
255 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000256 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000257 } else if (AM.JT != -1) {
258 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000259 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000260 } else if (AM.BlockAddr)
261 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
262 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000263 else
Owen Anderson9f944592009-08-11 20:47:22 +0000264 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000265
266 if (AM.Segment.getNode())
267 Segment = AM.Segment;
268 else
Owen Anderson9f944592009-08-11 20:47:22 +0000269 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000270 }
271
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000272 /// getI8Imm - Return a target constant with the specified value, of type
273 /// i8.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000274 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson9f944592009-08-11 20:47:22 +0000275 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000276 }
277
Chris Lattner655e7df2005-11-16 01:54:32 +0000278 /// getI32Imm - Return a target constant with the specified value, of type
279 /// i32.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000280 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson9f944592009-08-11 20:47:22 +0000281 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000282 }
Evan Chengd49cc362006-02-10 22:24:32 +0000283
Dan Gohman24300732008-09-23 18:22:58 +0000284 /// getGlobalBaseReg - Return an SDNode that returns the value of
285 /// the global base register. Output instructions required to
286 /// initialize the global base register, if necessary.
287 ///
Evan Cheng61413a32006-08-26 05:34:46 +0000288 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000289
Dan Gohman4751bb92009-06-03 20:20:00 +0000290 /// getTargetMachine - Return a reference to the TargetMachine, casted
291 /// to the target-specific type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000292 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000293 return static_cast<const X86TargetMachine &>(TM);
294 }
295
296 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
297 /// to the target-specific type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000298 const X86InstrInfo *getInstrInfo() const {
Eric Christopherd9134482014-08-04 21:25:23 +0000299 return getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000300 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000301 };
302}
303
Evan Cheng72bb66a2006-08-08 00:31:00 +0000304
Evan Cheng5e73ff22010-02-15 19:41:07 +0000305bool
306X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000307 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000308
Evan Cheng5e73ff22010-02-15 19:41:07 +0000309 if (!N.hasOneUse())
310 return false;
311
312 if (N.getOpcode() != ISD::LOAD)
313 return true;
314
315 // If N is a load, do additional profitability checks.
316 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000317 switch (U->getOpcode()) {
318 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000319 case X86ISD::ADD:
320 case X86ISD::SUB:
321 case X86ISD::AND:
322 case X86ISD::XOR:
323 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000324 case ISD::ADD:
325 case ISD::ADDC:
326 case ISD::ADDE:
327 case ISD::AND:
328 case ISD::OR:
329 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000330 SDValue Op1 = U->getOperand(1);
331
Evan Cheng83bdb382008-11-27 00:49:46 +0000332 // If the other operand is a 8-bit immediate we should fold the immediate
333 // instead. This reduces code size.
334 // e.g.
335 // movl 4(%esp), %eax
336 // addl $4, %eax
337 // vs.
338 // movl $4, %eax
339 // addl 4(%esp), %eax
340 // The former is 2 bytes shorter. In case where the increment is 1, then
341 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000342 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000343 if (Imm->getAPIntValue().isSignedIntN(8))
344 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000345
346 // If the other operand is a TLS address, we should fold it instead.
347 // This produces
348 // movl %gs:0, %eax
349 // leal i@NTPOFF(%eax), %eax
350 // instead of
351 // movl $i@NTPOFF, %eax
352 // addl %gs:0, %eax
353 // if the block also has an access to a second TLS address this will save
354 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000355 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000356 if (Op1.getOpcode() == X86ISD::Wrapper) {
357 SDValue Val = Op1.getOperand(0);
358 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
359 return false;
360 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000361 }
362 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000363 }
364
365 return true;
366}
367
Evan Chengd703df62010-03-14 03:48:46 +0000368/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
369/// load's chain operand and move load below the call's chain operand.
370static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
Evan Cheng214156c2012-10-02 23:49:13 +0000371 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000372 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000373 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000374 if (Chain.getNode() == Load.getNode())
375 Ops.push_back(Load.getOperand(0));
376 else {
377 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000378 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000379 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
380 if (Chain.getOperand(i).getNode() == Load.getNode())
381 Ops.push_back(Load.getOperand(0));
382 else
383 Ops.push_back(Chain.getOperand(i));
384 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000385 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000386 Ops.clear();
387 Ops.push_back(NewChain);
388 }
Evan Chengd703df62010-03-14 03:48:46 +0000389 for (unsigned i = 1, e = OrigChain.getNumOperands(); i != e; ++i)
390 Ops.push_back(OrigChain.getOperand(i));
Craig Topper8c0b4d02014-04-28 05:57:50 +0000391 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000392 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000393 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000394
Evan Cheng214156c2012-10-02 23:49:13 +0000395 unsigned NumOps = Call.getNode()->getNumOperands();
Evan Chengf00f1e52008-08-25 21:27:18 +0000396 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000397 Ops.push_back(SDValue(Load.getNode(), 1));
Evan Cheng214156c2012-10-02 23:49:13 +0000398 for (unsigned i = 1, e = NumOps; i != e; ++i)
Evan Chengf00f1e52008-08-25 21:27:18 +0000399 Ops.push_back(Call.getOperand(i));
Craig Topper8c0b4d02014-04-28 05:57:50 +0000400 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000401}
402
403/// isCalleeLoad - Return true if call address is a load and it can be
404/// moved below CALLSEQ_START and the chains leading up to the call.
405/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000406/// In the case of a tail call, there isn't a callseq node between the call
407/// chain and the load.
408static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000409 // The transformation is somewhat dangerous if the call's chain was glued to
410 // the call. After MoveBelowOrigChain the load is moved between the call and
411 // the chain, this can create a cycle if the load is not folded. So it is
412 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000413 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000414 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000415 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000416 if (!LD ||
417 LD->isVolatile() ||
418 LD->getAddressingMode() != ISD::UNINDEXED ||
419 LD->getExtensionType() != ISD::NON_EXTLOAD)
420 return false;
421
422 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000423 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000424 if (!Chain.hasOneUse())
425 return false;
426 Chain = Chain.getOperand(0);
427 }
Evan Chengd703df62010-03-14 03:48:46 +0000428
429 if (!Chain.getNumOperands())
430 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000431 // Since we are not checking for AA here, conservatively abort if the chain
432 // writes to memory. It's not safe to move the callee (a load) across a store.
433 if (isa<MemSDNode>(Chain.getNode()) &&
434 cast<MemSDNode>(Chain.getNode())->writeMem())
435 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000436 if (Chain.getOperand(0).getNode() == Callee.getNode())
437 return true;
438 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000439 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
440 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000441 return true;
442 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000443}
444
Chris Lattner8d637042010-03-02 23:12:51 +0000445void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner82cc5332010-03-04 01:43:43 +0000446 // OptForSize is used in pattern predicates that isel is matching.
Bill Wendling698e84f2012-12-30 10:32:01 +0000447 OptForSize = MF->getFunction()->getAttributes().
448 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Chad Rosier24c19d22012-08-01 18:39:17 +0000449
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000450 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
451 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnera91f77e2008-01-24 08:07:48 +0000452 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000453
Evan Chengd703df62010-03-14 03:48:46 +0000454 if (OptLevel != CodeGenOpt::None &&
Michael Liao96b42602013-03-28 23:13:21 +0000455 // Only does this when target favors doesn't favor register indirect
456 // call.
457 ((N->getOpcode() == X86ISD::CALL && !Subtarget->callRegIndirect()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000458 (N->getOpcode() == X86ISD::TC_RETURN &&
Nick Lewyckyf41a80e2013-01-13 19:03:55 +0000459 // Only does this if load can be folded into TC_RETURN.
Evan Cheng847ad442012-10-05 01:48:22 +0000460 (Subtarget->is64Bit() ||
461 getTargetMachine().getRelocationModel() != Reloc::PIC_)))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000462 /// Also try moving call address load from outside callseq_start to just
463 /// before the call to allow it to be folded.
464 ///
465 /// [Load chain]
466 /// ^
467 /// |
468 /// [Load]
469 /// ^ ^
470 /// | |
471 /// / \--
472 /// / |
473 ///[CALLSEQ_START] |
474 /// ^ |
475 /// | |
476 /// [LOAD/C2Reg] |
477 /// | |
478 /// \ /
479 /// \ /
480 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000481 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000482 SDValue Chain = N->getOperand(0);
483 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000484 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000485 continue;
Evan Chengd703df62010-03-14 03:48:46 +0000486 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000487 ++NumLoadMoved;
488 continue;
489 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000490
Chris Lattner8d637042010-03-02 23:12:51 +0000491 // Lower fpround and fpextend nodes that target the FP stack to be store and
492 // load to the stack. This is a gross hack. We would like to simply mark
493 // these as being illegal, but when we do that, legalize produces these when
494 // it expands calls, then expands these in the same legalize pass. We would
495 // like dag combine to be able to hack on these between the call expansion
496 // and the node legalization. As such this pass basically does "really
497 // late" legalization of these inline with the X86 isel pass.
498 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000499 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
500 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000501
Craig Topper83e042a2013-08-15 05:57:07 +0000502 MVT SrcVT = N->getOperand(0).getSimpleValueType();
503 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000504
505 // If any of the sources are vectors, no fp stack involved.
506 if (SrcVT.isVector() || DstVT.isVector())
507 continue;
508
509 // If the source and destination are SSE registers, then this is a legal
510 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000511 const X86TargetLowering *X86Lowering =
512 static_cast<const X86TargetLowering *>(getTargetLowering());
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000513 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
514 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000515 if (SrcIsSSE && DstIsSSE)
516 continue;
517
Chris Lattnerd587e582008-03-09 07:05:32 +0000518 if (!SrcIsSSE && !DstIsSSE) {
519 // If this is an FPStack extension, it is a noop.
520 if (N->getOpcode() == ISD::FP_EXTEND)
521 continue;
522 // If this is a value-preserving FPStack truncation, it is a noop.
523 if (N->getConstantOperandVal(1))
524 continue;
525 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000526
Chris Lattnera91f77e2008-01-24 08:07:48 +0000527 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
528 // FPStack has extload and truncstore. SSE can fold direct loads into other
529 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000530 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000531 if (N->getOpcode() == ISD::FP_ROUND)
532 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
533 else
534 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000535
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000536 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000537 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000538
Chris Lattnera91f77e2008-01-24 08:07:48 +0000539 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesen14f2d9d2009-02-03 21:48:12 +0000540 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000541 N->getOperand(0),
Chris Lattner3d178ed2010-09-21 17:04:51 +0000542 MemTmp, MachinePointerInfo(), MemVT,
David Greenecbd39c52010-02-15 16:57:43 +0000543 false, false, 0);
Stuart Hastings81c43062011-02-16 16:23:55 +0000544 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d178ed2010-09-21 17:04:51 +0000545 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000546 MemVT, false, false, false, 0);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000547
548 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
549 // extload we created. This will cause general havok on the dag because
550 // anything below the conversion could be folded into other existing nodes.
551 // To avoid invalidating 'I', back it up to the convert node.
552 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000553 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000554
Chris Lattnera91f77e2008-01-24 08:07:48 +0000555 // Now that we did that, the node is dead. Increment the iterator to the
556 // next node to process, then delete N.
557 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000558 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000559 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000560}
561
Chris Lattner655e7df2005-11-16 01:54:32 +0000562
Anton Korobeynikov90910742007-09-25 21:52:30 +0000563/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
564/// the main function.
565void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
566 MachineFrameInfo *MFI) {
Eric Christopherd9134482014-08-04 21:25:23 +0000567 const TargetInstrInfo *TII = TM.getSubtargetImpl()->getInstrInfo();
Bill Wendling81d40712011-01-06 00:47:10 +0000568 if (Subtarget->isTargetCygMing()) {
569 unsigned CallOp =
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000570 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
Chris Lattner6f306d72010-04-02 20:16:16 +0000571 BuildMI(BB, DebugLoc(),
Bill Wendling81d40712011-01-06 00:47:10 +0000572 TII->get(CallOp)).addExternalSymbol("__main");
573 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000574}
575
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000576void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000577 // If this is main, emit special code for main.
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000578 if (const Function *Fn = MF->getFunction())
579 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
580 EmitSpecialCodeForMain(MF->begin(), MF->getFrameInfo());
Anton Korobeynikov90910742007-09-25 21:52:30 +0000581}
582
Eli Friedman344ec792011-07-13 21:29:53 +0000583static bool isDispSafeForFrameIndex(int64_t Val) {
584 // On 64-bit platforms, we can run into an issue where a frame index
585 // includes a displacement that, when added to the explicit displacement,
586 // will overflow the displacement field. Assuming that the frame index
587 // displacement fits into a 31-bit integer (which is only slightly more
588 // aggressive than the current fundamental assumption that it fits into
589 // a 32-bit integer), a 31-bit disp should always be safe.
590 return isInt<31>(Val);
591}
592
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000593bool X86DAGToDAGISel::FoldOffsetIntoAddress(uint64_t Offset,
594 X86ISelAddressMode &AM) {
595 int64_t Val = AM.Disp + Offset;
596 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000597 if (Subtarget->is64Bit()) {
598 if (!X86::isOffsetSuitableForCodeModel(Val, M,
599 AM.hasSymbolicDisplacement()))
600 return true;
601 // In addition to the checks required for a register base, check that
602 // we do not try to use an unsafe Disp with a frame index.
603 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
604 !isDispSafeForFrameIndex(Val))
605 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000606 }
Eli Friedman344ec792011-07-13 21:29:53 +0000607 AM.Disp = Val;
608 return false;
609
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000610}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000611
Chris Lattner8a236b62010-09-22 04:39:11 +0000612bool X86DAGToDAGISel::MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
613 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000614
Chris Lattner8a236b62010-09-22 04:39:11 +0000615 // load gs:0 -> GS segment register.
616 // load fs:0 -> FS segment register.
617 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000618 // This optimization is valid because the GNU TLS model defines that
619 // gs:0 (or fs:0 on X86-64) contains its own address.
620 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000621 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000622 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
David Chisnall5b8c1682012-07-24 20:04:16 +0000623 Subtarget->isTargetLinux())
Chris Lattner8a236b62010-09-22 04:39:11 +0000624 switch (N->getPointerInfo().getAddrSpace()) {
625 case 256:
626 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
627 return false;
628 case 257:
629 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
630 return false;
631 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000632
Rafael Espindola3b2df102009-04-08 21:14:34 +0000633 return true;
634}
635
Chris Lattnerfea81da2009-06-27 04:16:01 +0000636/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
637/// into an addressing mode. These wrap things that will resolve down into a
638/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000639/// returns false.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000640bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000641 // If the addressing mode already has a symbol as the displacement, we can
642 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000643 if (AM.hasSymbolicDisplacement())
644 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000645
646 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000647 CodeModel::Model M = TM.getCodeModel();
648
Chris Lattnerfea81da2009-06-27 04:16:01 +0000649 // Handle X86-64 rip-relative addresses. We check this before checking direct
650 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000651 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000652 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
653 // they cannot be folded into immediate fields.
654 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000655 (M == CodeModel::Small || M == CodeModel::Kernel)) {
656 // Base and index reg must be 0 in order to use %rip as base.
657 if (AM.hasBaseOrIndexReg())
658 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000659 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000660 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000661 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000662 AM.SymbolFlags = G->getTargetFlags();
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000663 if (FoldOffsetIntoAddress(G->getOffset(), AM)) {
664 AM = Backup;
665 return true;
666 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000667 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000668 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000669 AM.CP = CP->getConstVal();
670 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000671 AM.SymbolFlags = CP->getTargetFlags();
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000672 if (FoldOffsetIntoAddress(CP->getOffset(), AM)) {
673 AM = Backup;
674 return true;
675 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000676 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
677 AM.ES = S->getSymbol();
678 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000679 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000680 AM.JT = J->getIndex();
681 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000682 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
683 X86ISelAddressMode Backup = AM;
684 AM.BlockAddr = BA->getBlockAddress();
685 AM.SymbolFlags = BA->getTargetFlags();
686 if (FoldOffsetIntoAddress(BA->getOffset(), AM)) {
687 AM = Backup;
688 return true;
689 }
690 } else
691 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000692
Chris Lattnerfea81da2009-06-27 04:16:01 +0000693 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000694 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000695 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000696 }
697
698 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000699 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
700 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000701 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000702 M == CodeModel::Small || M == CodeModel::Kernel) {
703 assert(N.getOpcode() != X86ISD::WrapperRIP &&
704 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000705 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
706 AM.GV = G->getGlobal();
707 AM.Disp += G->getOffset();
708 AM.SymbolFlags = G->getTargetFlags();
709 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
710 AM.CP = CP->getConstVal();
711 AM.Align = CP->getAlignment();
712 AM.Disp += CP->getOffset();
713 AM.SymbolFlags = CP->getTargetFlags();
714 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
715 AM.ES = S->getSymbol();
716 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000717 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000718 AM.JT = J->getIndex();
719 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000720 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
721 AM.BlockAddr = BA->getBlockAddress();
722 AM.Disp += BA->getOffset();
723 AM.SymbolFlags = BA->getTargetFlags();
724 } else
725 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000726 return false;
727 }
728
729 return true;
730}
731
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000732/// MatchAddress - Add the specified node to the specified addressing mode,
733/// returning true if it cannot be done. This just pattern matches for the
Chris Lattnerff87f05e2007-12-08 07:22:58 +0000734/// addressing mode.
Dan Gohman824ab402009-07-22 23:26:55 +0000735bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohman99ba4da2010-06-18 01:24:29 +0000736 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000737 return true;
738
739 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
740 // a smaller encoding and avoids a scaled-index.
741 if (AM.Scale == 2 &&
742 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000743 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000744 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000745 AM.Scale = 1;
746 }
747
Dan Gohman05046082009-08-20 18:23:44 +0000748 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
749 // because it has a smaller encoding.
750 // TODO: Which other code models can use this?
751 if (TM.getCodeModel() == CodeModel::Small &&
752 Subtarget->is64Bit() &&
753 AM.Scale == 1 &&
754 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000755 AM.Base_Reg.getNode() == nullptr &&
756 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000757 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000758 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000759 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000760
Dan Gohman824ab402009-07-22 23:26:55 +0000761 return false;
762}
763
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000764// Insert a node into the DAG at least before the Pos node's position. This
765// will reposition the node as needed, and will assign it a node ID that is <=
766// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
767// IDs! The selection DAG must no longer depend on their uniqueness when this
768// is used.
769static void InsertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
770 if (N.getNode()->getNodeId() == -1 ||
771 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
772 DAG.RepositionNode(Pos.getNode(), N.getNode());
773 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
774 }
775}
776
Chandler Carruth51d30762012-01-11 08:48:20 +0000777// Transform "(X >> (8-C1)) & C2" to "(X >> 8) & 0xff)" if safe. This
778// allows us to convert the shift and and into an h-register extract and
779// a scaled index. Returns false if the simplification is performed.
780static bool FoldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
781 uint64_t Mask,
782 SDValue Shift, SDValue X,
783 X86ISelAddressMode &AM) {
784 if (Shift.getOpcode() != ISD::SRL ||
785 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
786 !Shift.hasOneUse())
787 return true;
788
789 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
790 if (ScaleLog <= 0 || ScaleLog >= 4 ||
791 Mask != (0xffu << ScaleLog))
792 return true;
793
Craig Topper83e042a2013-08-15 05:57:07 +0000794 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000795 SDLoc DL(N);
Chandler Carruth51d30762012-01-11 08:48:20 +0000796 SDValue Eight = DAG.getConstant(8, MVT::i8);
797 SDValue NewMask = DAG.getConstant(0xff, VT);
798 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
799 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
800 SDValue ShlCount = DAG.getConstant(ScaleLog, MVT::i8);
801 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
802
Chandler Carrutheb21da02012-01-12 01:34:44 +0000803 // Insert the new nodes into the topological ordering. We must do this in
804 // a valid topological ordering as nothing is going to go back and re-sort
805 // these nodes. We continually insert before 'N' in sequence as this is
806 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
807 // hierarchy left to express.
808 InsertDAGNode(DAG, N, Eight);
809 InsertDAGNode(DAG, N, Srl);
810 InsertDAGNode(DAG, N, NewMask);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000811 InsertDAGNode(DAG, N, And);
Chandler Carrutheb21da02012-01-12 01:34:44 +0000812 InsertDAGNode(DAG, N, ShlCount);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000813 InsertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +0000814 DAG.ReplaceAllUsesWith(N, Shl);
815 AM.IndexReg = And;
816 AM.Scale = (1 << ScaleLog);
817 return false;
818}
819
Chandler Carruthaa01e662012-01-11 09:35:00 +0000820// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
821// allows us to fold the shift into this addressing mode. Returns false if the
822// transform succeeded.
823static bool FoldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
824 uint64_t Mask,
825 SDValue Shift, SDValue X,
826 X86ISelAddressMode &AM) {
827 if (Shift.getOpcode() != ISD::SHL ||
828 !isa<ConstantSDNode>(Shift.getOperand(1)))
829 return true;
830
831 // Not likely to be profitable if either the AND or SHIFT node has more
832 // than one use (unless all uses are for address computation). Besides,
833 // isel mechanism requires their node ids to be reused.
834 if (!N.hasOneUse() || !Shift.hasOneUse())
835 return true;
836
837 // Verify that the shift amount is something we can fold.
838 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
839 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
840 return true;
841
Craig Topper83e042a2013-08-15 05:57:07 +0000842 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000843 SDLoc DL(N);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000844 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, VT);
845 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
846 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
847
Chandler Carrutheb21da02012-01-12 01:34:44 +0000848 // Insert the new nodes into the topological ordering. We must do this in
849 // a valid topological ordering as nothing is going to go back and re-sort
850 // these nodes. We continually insert before 'N' in sequence as this is
851 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
852 // hierarchy left to express.
853 InsertDAGNode(DAG, N, NewMask);
854 InsertDAGNode(DAG, N, NewAnd);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000855 InsertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000856 DAG.ReplaceAllUsesWith(N, NewShift);
857
858 AM.Scale = 1 << ShiftAmt;
859 AM.IndexReg = NewAnd;
860 return false;
861}
862
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000863// Implement some heroics to detect shifts of masked values where the mask can
864// be replaced by extending the shift and undoing that in the addressing mode
865// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
866// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
867// the addressing mode. This results in code such as:
868//
869// int f(short *y, int *lookup_table) {
870// ...
871// return *y + lookup_table[*y >> 11];
872// }
873//
874// Turning into:
875// movzwl (%rdi), %eax
876// movl %eax, %ecx
877// shrl $11, %ecx
878// addl (%rsi,%rcx,4), %eax
879//
880// Instead of:
881// movzwl (%rdi), %eax
882// movl %eax, %ecx
883// shrl $9, %ecx
884// andl $124, %rcx
885// addl (%rsi,%rcx), %eax
886//
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000887// Note that this function assumes the mask is provided as a mask *after* the
888// value is shifted. The input chain may or may not match that, but computing
889// such a mask is trivial.
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000890static bool FoldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000891 uint64_t Mask,
892 SDValue Shift, SDValue X,
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000893 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000894 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
895 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000896 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000897
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000898 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000899 unsigned MaskLZ = countLeadingZeros(Mask);
900 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000901
902 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000903 // from the trailing zeros of the mask.
904 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000905
906 // There is nothing we can do here unless the mask is removing some bits.
907 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
908 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
909
910 // We also need to ensure that mask is a continuous run of bits.
911 if (CountTrailingOnes_64(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
912
913 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000914 // Also scale it down based on the size of the shift.
Craig Topper83e042a2013-08-15 05:57:07 +0000915 MaskLZ -= (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000916
917 // The final check is to ensure that any masked out high bits of X are
918 // already known to be zero. Otherwise, the mask has a semantic impact
919 // other than masking out a couple of low bits. Unfortunately, because of
920 // the mask, zero extensions will be removed from operands in some cases.
921 // This code works extra hard to look through extensions because we can
922 // replace them with zero extensions cheaply if necessary.
923 bool ReplacingAnyExtend = false;
924 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +0000925 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
926 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000927 // Assume that we'll replace the any-extend with a zero-extend, and
928 // narrow the search to the extended value.
929 X = X.getOperand(0);
930 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
931 ReplacingAnyExtend = true;
932 }
Craig Topper83e042a2013-08-15 05:57:07 +0000933 APInt MaskedHighBits =
934 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000935 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +0000936 DAG.computeKnownBits(X, KnownZero, KnownOne);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000937 if (MaskedHighBits != KnownZero) return true;
938
939 // We've identified a pattern that can be transformed into a single shift
940 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +0000941 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000942 if (ReplacingAnyExtend) {
943 assert(X.getValueType() != VT);
944 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000945 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000946 InsertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000947 X = NewX;
948 }
Andrew Trickef9de2a2013-05-25 02:42:55 +0000949 SDLoc DL(N);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000950 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, MVT::i8);
951 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
952 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, MVT::i8);
953 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +0000954
955 // Insert the new nodes into the topological ordering. We must do this in
956 // a valid topological ordering as nothing is going to go back and re-sort
957 // these nodes. We continually insert before 'N' in sequence as this is
958 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
959 // hierarchy left to express.
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000960 InsertDAGNode(DAG, N, NewSRLAmt);
961 InsertDAGNode(DAG, N, NewSRL);
962 InsertDAGNode(DAG, N, NewSHLAmt);
963 InsertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000964 DAG.ReplaceAllUsesWith(N, NewSHL);
965
966 AM.Scale = 1 << AMShiftAmt;
967 AM.IndexReg = NewSRL;
968 return false;
969}
970
Dan Gohman824ab402009-07-22 23:26:55 +0000971bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
972 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000973 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000974 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +0000975 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000976 AM.dump();
977 });
Dan Gohmanccb36112007-08-13 20:03:06 +0000978 // Limit recursion.
979 if (Depth > 5)
Rafael Espindola92773792009-03-31 16:16:57 +0000980 return MatchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000981
Chris Lattnerfea81da2009-06-27 04:16:01 +0000982 // If this is already a %rip relative address, we can only merge immediates
983 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000984 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +0000985 if (AM.isRIPRelative()) {
986 // FIXME: JumpTable and ExternalSymbol address currently don't like
987 // displacements. It isn't very important, but this should be fixed for
988 // consistency.
989 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000990
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000991 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
992 if (!FoldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000993 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000994 return true;
995 }
996
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000997 switch (N.getOpcode()) {
998 default: break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000999 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001000 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001001 if (!FoldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001002 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001003 break;
1004 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001005
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001006 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001007 case X86ISD::WrapperRIP:
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001008 if (!MatchWrapper(N, AM))
1009 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001010 break;
1011
Rafael Espindola3b2df102009-04-08 21:14:34 +00001012 case ISD::LOAD:
Chris Lattner8a236b62010-09-22 04:39:11 +00001013 if (!MatchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001014 return false;
1015 break;
1016
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001017 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001018 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001019 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001020 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001021 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001022 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001023 return false;
1024 }
1025 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001026
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001027 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001028 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001029 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001030
Gabor Greif81d6a382008-08-31 15:37:04 +00001031 if (ConstantSDNode
1032 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001033 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001034 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1035 // that the base operand remains free for further matching. If
1036 // the base doesn't end up getting used, a post-processing step
1037 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001038 if (Val == 1 || Val == 2 || Val == 3) {
1039 AM.Scale = 1 << Val;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001040 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001041
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001042 // Okay, we know that we have a scale by now. However, if the scaled
1043 // value is an add of something and a constant, we can fold the
1044 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001045 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001046 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001047 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001048 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001049 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001050 if (!FoldOffsetIntoAddress(Disp, AM))
1051 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001052 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001053
1054 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001055 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001056 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001057 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001058 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001059
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001060 case ISD::SRL: {
1061 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001062 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001063
1064 SDValue And = N.getOperand(0);
1065 if (And.getOpcode() != ISD::AND) break;
1066 SDValue X = And.getOperand(0);
1067
1068 // We only handle up to 64-bit values here as those are what matter for
1069 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001070 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001071
1072 // The mask used for the transform is expected to be post-shift, but we
1073 // found the shift first so just apply the shift to the mask before passing
1074 // it down.
1075 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1076 !isa<ConstantSDNode>(And.getOperand(1)))
1077 break;
1078 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1079
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001080 // Try to fold the mask and shift into the scale, and return false if we
1081 // succeed.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001082 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001083 return false;
1084 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001085 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001086
Dan Gohmanbf474952007-10-22 20:22:24 +00001087 case ISD::SMUL_LOHI:
1088 case ISD::UMUL_LOHI:
1089 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001090 if (N.getResNo() != 0) break;
Dan Gohmanbf474952007-10-22 20:22:24 +00001091 // FALL THROUGH
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001092 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001093 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001094 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001095 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001096 AM.Base_Reg.getNode() == nullptr &&
1097 AM.IndexReg.getNode() == nullptr) {
Gabor Greif81d6a382008-08-31 15:37:04 +00001098 if (ConstantSDNode
1099 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001100 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1101 CN->getZExtValue() == 9) {
1102 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001103
Gabor Greiff304a7a2008-08-28 21:40:38 +00001104 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001105 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001106
1107 // Okay, we know that we have a scale by now. However, if the scaled
1108 // value is an add of something and a constant, we can fold the
1109 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001110 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1111 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1112 Reg = MulVal.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001113 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001114 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001115 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
1116 if (FoldOffsetIntoAddress(Disp, AM))
Gabor Greiff304a7a2008-08-28 21:40:38 +00001117 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001118 } else {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001119 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001120 }
1121
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001122 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001123 return false;
1124 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001125 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001126 break;
1127
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001128 case ISD::SUB: {
1129 // Given A-B, if A can be completely folded into the address and
1130 // the index field with the index field unused, use -B as the index.
1131 // This is a win if a has multiple parts that can be folded into
1132 // the address. Also, this saves a mov if the base register has
1133 // other uses, since it avoids a two-address sub instruction, however
1134 // it costs an additional mov if the index register has other uses.
1135
Dan Gohman99ba4da2010-06-18 01:24:29 +00001136 // Add an artificial use to this node so that we can keep track of
1137 // it if it gets CSE'd with a different node.
1138 HandleSDNode Handle(N);
1139
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001140 // Test if the LHS of the sub can be folded.
1141 X86ISelAddressMode Backup = AM;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001142 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001143 AM = Backup;
1144 break;
1145 }
1146 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001147 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001148 AM = Backup;
1149 break;
1150 }
Evan Cheng68333f52010-03-17 23:58:35 +00001151
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001152 int Cost = 0;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001153 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001154 // If the RHS involves a register with multiple uses, this
1155 // transformation incurs an extra mov, due to the neg instruction
1156 // clobbering its operand.
1157 if (!RHS.getNode()->hasOneUse() ||
1158 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1159 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1160 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1161 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson9f944592009-08-11 20:47:22 +00001162 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001163 ++Cost;
1164 // If the base is a register with multiple uses, this
1165 // transformation may save a mov.
1166 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001167 AM.Base_Reg.getNode() &&
1168 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001169 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1170 --Cost;
1171 // If the folded LHS was interesting, this transformation saves
1172 // address arithmetic.
1173 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1174 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1175 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1176 --Cost;
1177 // If it doesn't look like it may be an overall win, don't do it.
1178 if (Cost >= 0) {
1179 AM = Backup;
1180 break;
1181 }
1182
1183 // Ok, the transformation is legal and appears profitable. Go for it.
1184 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
1185 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1186 AM.IndexReg = Neg;
1187 AM.Scale = 1;
1188
1189 // Insert the new nodes into the topological ordering.
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001190 InsertDAGNode(*CurDAG, N, Zero);
1191 InsertDAGNode(*CurDAG, N, Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001192 return false;
1193 }
1194
Evan Chengbf38a5e2009-01-17 07:09:27 +00001195 case ISD::ADD: {
Dan Gohman99ba4da2010-06-18 01:24:29 +00001196 // Add an artificial use to this node so that we can keep track of
1197 // it if it gets CSE'd with a different node.
1198 HandleSDNode Handle(N);
Dan Gohman99ba4da2010-06-18 01:24:29 +00001199
Evan Chengbf38a5e2009-01-17 07:09:27 +00001200 X86ISelAddressMode Backup = AM;
Chris Lattner35a2e652011-01-16 08:48:11 +00001201 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1202 !MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001203 return false;
1204 AM = Backup;
Chad Rosier24c19d22012-08-01 18:39:17 +00001205
Evan Cheng68333f52010-03-17 23:58:35 +00001206 // Try again after commuting the operands.
Chris Lattner35a2e652011-01-16 08:48:11 +00001207 if (!MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
1208 !MatchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001209 return false;
Evan Chengbf38a5e2009-01-17 07:09:27 +00001210 AM = Backup;
Dan Gohmana1d92422009-03-13 02:25:09 +00001211
1212 // If we couldn't fold both operands into the address at the same time,
1213 // see if we can just put each operand into a register and fold at least
1214 // the add.
1215 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001216 !AM.Base_Reg.getNode() &&
Chris Lattnerfea81da2009-06-27 04:16:01 +00001217 !AM.IndexReg.getNode()) {
Chris Lattner35a2e652011-01-16 08:48:11 +00001218 N = Handle.getValue();
1219 AM.Base_Reg = N.getOperand(0);
1220 AM.IndexReg = N.getOperand(1);
Dan Gohmana1d92422009-03-13 02:25:09 +00001221 AM.Scale = 1;
1222 return false;
1223 }
Chris Lattner35a2e652011-01-16 08:48:11 +00001224 N = Handle.getValue();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001225 break;
Evan Chengbf38a5e2009-01-17 07:09:27 +00001226 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001227
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001228 case ISD::OR:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001229 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner46c01a32011-02-13 22:25:43 +00001230 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001231 X86ISelAddressMode Backup = AM;
Chris Lattner84776782010-04-20 23:18:40 +00001232 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Evan Cheng68333f52010-03-17 23:58:35 +00001233
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001234 // Start with the LHS as an addr mode.
Dan Gohman99ba4da2010-06-18 01:24:29 +00001235 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001236 !FoldOffsetIntoAddress(CN->getSExtValue(), AM))
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001237 return false;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001238 AM = Backup;
Evan Cheng734e1e22006-05-30 06:59:36 +00001239 }
1240 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001241
Evan Cheng827d30d2007-12-13 00:43:27 +00001242 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001243 // Perform some heroic transforms on an and of a constant-count shift
1244 // with a constant to enable use of the scaled offset field.
1245
Evan Cheng827d30d2007-12-13 00:43:27 +00001246 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001247 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001248
Chandler Carruthaa01e662012-01-11 09:35:00 +00001249 SDValue Shift = N.getOperand(0);
1250 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001251 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001252
1253 // We only handle up to 64-bit values here as those are what matter for
1254 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001255 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001256
Chandler Carruthb0049f42012-01-11 09:35:04 +00001257 if (!isa<ConstantSDNode>(N.getOperand(1)))
1258 break;
1259 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001260
Chandler Carruth51d30762012-01-11 08:48:20 +00001261 // Try to fold the mask and shift into an extract and scale.
Chandler Carruthb0049f42012-01-11 09:35:04 +00001262 if (!FoldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001263 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001264
Chandler Carruth51d30762012-01-11 08:48:20 +00001265 // Try to fold the mask and shift directly into the scale.
Chandler Carruthb0049f42012-01-11 09:35:04 +00001266 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001267 return false;
1268
Chandler Carruthaa01e662012-01-11 09:35:00 +00001269 // Try to swap the mask and shift to place shifts which can be done as
1270 // a scale on the outside of the mask.
Chandler Carruthb0049f42012-01-11 09:35:04 +00001271 if (!FoldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001272 return false;
1273 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001274 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001275 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001276
Rafael Espindola92773792009-03-31 16:16:57 +00001277 return MatchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001278}
1279
1280/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1281/// specified addressing mode without any further recursion.
Rafael Espindola92773792009-03-31 16:16:57 +00001282bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001283 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001284 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001285 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001286 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001287 AM.IndexReg = N;
1288 AM.Scale = 1;
1289 return false;
1290 }
1291
1292 // Otherwise, we cannot select it.
1293 return true;
1294 }
1295
1296 // Default, generate it as a register.
1297 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001298 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001299 return false;
1300}
1301
Evan Chengc9fab312005-12-08 02:01:35 +00001302/// SelectAddr - returns true if it is able pattern match an addressing mode.
1303/// It returns the operands which make up the maximal addressing mode it can
1304/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001305///
1306/// Parent is the parent node of the addr operand that is being matched. It
1307/// is always a load, store, atomic node, or null. It is only null when
1308/// checking memory operands for inline asm nodes.
1309bool X86DAGToDAGISel::SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001310 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001311 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001312 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001313
Chris Lattner8a236b62010-09-22 04:39:11 +00001314 if (Parent &&
1315 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1316 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001317 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001318 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001319 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1320 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1321 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001322 unsigned AddrSpace =
1323 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1324 // AddrSpace 256 -> GS, 257 -> FS.
1325 if (AddrSpace == 256)
1326 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1327 if (AddrSpace == 257)
1328 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1329 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001330
Evan Cheng3dfd04e2009-12-18 01:59:21 +00001331 if (MatchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001332 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001333
Craig Topper83e042a2013-08-15 05:57:07 +00001334 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001335 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001336 if (!AM.Base_Reg.getNode())
1337 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001338 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001339
Gabor Greiff304a7a2008-08-28 21:40:38 +00001340 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001341 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001342
Rafael Espindola3b2df102009-04-08 21:14:34 +00001343 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001344 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001345}
1346
Chris Lattner398195e2006-10-07 21:55:32 +00001347/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1348/// match a load whose top elements are either undef or zeros. The load flavor
1349/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001350///
1351/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001352/// PatternChainNode: this is the matched node that has a chain input and
1353/// output.
Chris Lattnerbd6e1932010-03-01 22:51:11 +00001354bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001355 SDValue N, SDValue &Base,
1356 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001357 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001358 SDValue &PatternNodeWithChain) {
Chris Lattner398195e2006-10-07 21:55:32 +00001359 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001360 PatternNodeWithChain = N.getOperand(0);
1361 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1362 PatternNodeWithChain.hasOneUse() &&
Chris Lattner3c29aff2010-02-21 04:53:34 +00001363 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohman21cea8a2010-04-17 15:26:15 +00001364 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001365 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001366 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner398195e2006-10-07 21:55:32 +00001367 return false;
1368 return true;
1369 }
1370 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001371
1372 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001373 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001374 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001375 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001376 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00001377 N.getOperand(0).getNode()->hasOneUse() &&
1378 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattnerafac7dad2010-02-16 22:35:06 +00001379 N.getOperand(0).getOperand(0).hasOneUse() &&
1380 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohman21cea8a2010-04-17 15:26:15 +00001381 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng78af38c2008-05-08 00:57:18 +00001382 // Okay, this is a zero extending load. Fold it.
1383 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001384 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng78af38c2008-05-08 00:57:18 +00001385 return false;
Chris Lattner18a32ce2010-02-21 03:17:59 +00001386 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng78af38c2008-05-08 00:57:18 +00001387 return true;
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001388 }
Chris Lattner398195e2006-10-07 21:55:32 +00001389 return false;
1390}
1391
1392
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001393bool X86DAGToDAGISel::SelectMOV64Imm32(SDValue N, SDValue &Imm) {
1394 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1395 uint64_t ImmVal = CN->getZExtValue();
1396 if ((uint32_t)ImmVal != (uint64_t)ImmVal)
1397 return false;
1398
1399 Imm = CurDAG->getTargetConstant(ImmVal, MVT::i64);
1400 return true;
1401 }
1402
1403 // In static codegen with small code model, we can get the address of a label
1404 // into a register with 'movl'. TableGen has already made sure we're looking
1405 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001406 assert(N->getOpcode() == X86ISD::Wrapper &&
1407 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001408 N = N.getOperand(0);
1409
1410 if (N->getOpcode() != ISD::TargetConstantPool &&
1411 N->getOpcode() != ISD::TargetJumpTable &&
1412 N->getOpcode() != ISD::TargetGlobalAddress &&
1413 N->getOpcode() != ISD::TargetExternalSymbol &&
1414 N->getOpcode() != ISD::TargetBlockAddress)
1415 return false;
1416
1417 Imm = N;
1418 return TM.getCodeModel() == CodeModel::Small;
1419}
1420
Tim Northover6833e3f2013-06-10 20:43:49 +00001421bool X86DAGToDAGISel::SelectLEA64_32Addr(SDValue N, SDValue &Base,
1422 SDValue &Scale, SDValue &Index,
1423 SDValue &Disp, SDValue &Segment) {
1424 if (!SelectLEAAddr(N, Base, Scale, Index, Disp, Segment))
1425 return false;
1426
1427 SDLoc DL(N);
1428 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1429 if (RN && RN->getReg() == 0)
1430 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001431 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001432 // Base could already be %rip, particularly in the x32 ABI.
1433 Base = SDValue(CurDAG->getMachineNode(
1434 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
1435 CurDAG->getTargetConstant(0, MVT::i64),
1436 Base,
1437 CurDAG->getTargetConstant(X86::sub_32bit, MVT::i32)),
1438 0);
1439 }
1440
1441 RN = dyn_cast<RegisterSDNode>(Index);
1442 if (RN && RN->getReg() == 0)
1443 Index = CurDAG->getRegister(0, MVT::i64);
1444 else {
1445 assert(Index.getValueType() == MVT::i32 &&
1446 "Expect to be extending 32-bit registers for use in LEA");
1447 Index = SDValue(CurDAG->getMachineNode(
1448 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
1449 CurDAG->getTargetConstant(0, MVT::i64),
1450 Index,
1451 CurDAG->getTargetConstant(X86::sub_32bit, MVT::i32)),
1452 0);
1453 }
1454
1455 return true;
1456}
1457
Evan Cheng77d86ff2006-02-25 10:09:08 +00001458/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1459/// mode it matches can be cost effectively emitted as an LEA instruction.
Chris Lattner0e023ea2010-09-21 20:31:19 +00001460bool X86DAGToDAGISel::SelectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001461 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001462 SDValue &Index, SDValue &Disp,
1463 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001464 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001465
1466 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1467 // segments.
1468 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001469 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001470 AM.Segment = T;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001471 if (MatchAddress(N, AM))
1472 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001473 assert (T == AM.Segment);
1474 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001475
Craig Topper83e042a2013-08-15 05:57:07 +00001476 MVT VT = N.getSimpleValueType();
Evan Cheng77d86ff2006-02-25 10:09:08 +00001477 unsigned Complexity = 0;
1478 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001479 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001480 Complexity = 1;
1481 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001482 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001483 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1484 Complexity = 4;
1485
Gabor Greiff304a7a2008-08-28 21:40:38 +00001486 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001487 Complexity++;
1488 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001489 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001490
Chris Lattner3e1d9172007-03-20 06:08:29 +00001491 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1492 // a simple shift.
1493 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001494 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001495
1496 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1497 // to a LEA. This is determined with some expermentation but is by no means
1498 // optimal (especially for code size consideration). LEA is nice because of
1499 // its three-address nature. Tweak the cost function again when we can run
1500 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001501 if (AM.hasSymbolicDisplacement()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001502 // For X86-64, we should always use lea to materialize RIP relative
1503 // addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001504 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001505 Complexity = 4;
1506 else
1507 Complexity += 2;
1508 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001509
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001510 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001511 Complexity++;
1512
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001513 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001514 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001515 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001516
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001517 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1518 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001519}
1520
Chris Lattner7d2b0492009-06-20 20:38:48 +00001521/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Chris Lattner0e023ea2010-09-21 20:31:19 +00001522bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001523 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001524 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001525 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1526 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001527
Chris Lattner7d2b0492009-06-20 20:38:48 +00001528 X86ISelAddressMode AM;
1529 AM.GV = GA->getGlobal();
1530 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001531 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001532 AM.SymbolFlags = GA->getTargetFlags();
1533
Owen Anderson9f944592009-08-11 20:47:22 +00001534 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001535 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001536 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001537 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001538 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001539 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001540
Chris Lattner7d2b0492009-06-20 20:38:48 +00001541 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1542 return true;
1543}
1544
1545
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001546bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001547 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001548 SDValue &Index, SDValue &Disp,
1549 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001550 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1551 !IsProfitableToFold(N, P, P) ||
Dan Gohman21cea8a2010-04-17 15:26:15 +00001552 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001553 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001554
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001555 return SelectAddr(N.getNode(),
1556 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001557}
1558
Dan Gohman24300732008-09-23 18:22:58 +00001559/// getGlobalBaseReg - Return an SDNode that returns the value of
1560/// the global base register. Output instructions required to
1561/// initialize the global base register, if necessary.
Evan Cheng5588de92006-02-18 00:15:05 +00001562///
Evan Cheng61413a32006-08-26 05:34:46 +00001563SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001564 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001565 return CurDAG->getRegister(GlobalBaseReg,
1566 getTargetLowering()->getPointerTy()).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001567}
1568
Michael Liao83725392012-09-19 19:36:58 +00001569/// Atomic opcode table
1570///
Eric Christophereb47a2a2011-05-17 07:47:55 +00001571enum AtomicOpc {
Michael Liao83725392012-09-19 19:36:58 +00001572 ADD,
1573 SUB,
1574 INC,
1575 DEC,
Eric Christopherabfe3132011-05-17 07:50:41 +00001576 OR,
Eric Christophera1d9e292011-05-17 08:10:18 +00001577 AND,
1578 XOR,
Eric Christopherabfe3132011-05-17 07:50:41 +00001579 AtomicOpcEnd
Eric Christophereb47a2a2011-05-17 07:47:55 +00001580};
1581
1582enum AtomicSz {
1583 ConstantI8,
1584 I8,
1585 SextConstantI16,
1586 ConstantI16,
1587 I16,
1588 SextConstantI32,
1589 ConstantI32,
1590 I32,
1591 SextConstantI64,
1592 ConstantI64,
Eric Christopherabfe3132011-05-17 07:50:41 +00001593 I64,
1594 AtomicSzEnd
Eric Christophereb47a2a2011-05-17 07:47:55 +00001595};
1596
Craig Topper2dac9622012-03-09 07:45:21 +00001597static const uint16_t AtomicOpcTbl[AtomicOpcEnd][AtomicSzEnd] = {
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001598 {
Michael Liao83725392012-09-19 19:36:58 +00001599 X86::LOCK_ADD8mi,
1600 X86::LOCK_ADD8mr,
1601 X86::LOCK_ADD16mi8,
1602 X86::LOCK_ADD16mi,
1603 X86::LOCK_ADD16mr,
1604 X86::LOCK_ADD32mi8,
1605 X86::LOCK_ADD32mi,
1606 X86::LOCK_ADD32mr,
1607 X86::LOCK_ADD64mi8,
1608 X86::LOCK_ADD64mi32,
1609 X86::LOCK_ADD64mr,
1610 },
1611 {
1612 X86::LOCK_SUB8mi,
1613 X86::LOCK_SUB8mr,
1614 X86::LOCK_SUB16mi8,
1615 X86::LOCK_SUB16mi,
1616 X86::LOCK_SUB16mr,
1617 X86::LOCK_SUB32mi8,
1618 X86::LOCK_SUB32mi,
1619 X86::LOCK_SUB32mr,
1620 X86::LOCK_SUB64mi8,
1621 X86::LOCK_SUB64mi32,
1622 X86::LOCK_SUB64mr,
1623 },
1624 {
1625 0,
1626 X86::LOCK_INC8m,
1627 0,
1628 0,
1629 X86::LOCK_INC16m,
1630 0,
1631 0,
1632 X86::LOCK_INC32m,
1633 0,
1634 0,
1635 X86::LOCK_INC64m,
1636 },
1637 {
1638 0,
1639 X86::LOCK_DEC8m,
1640 0,
1641 0,
1642 X86::LOCK_DEC16m,
1643 0,
1644 0,
1645 X86::LOCK_DEC32m,
1646 0,
1647 0,
1648 X86::LOCK_DEC64m,
1649 },
1650 {
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001651 X86::LOCK_OR8mi,
1652 X86::LOCK_OR8mr,
1653 X86::LOCK_OR16mi8,
1654 X86::LOCK_OR16mi,
1655 X86::LOCK_OR16mr,
1656 X86::LOCK_OR32mi8,
1657 X86::LOCK_OR32mi,
1658 X86::LOCK_OR32mr,
1659 X86::LOCK_OR64mi8,
1660 X86::LOCK_OR64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001661 X86::LOCK_OR64mr,
Eric Christophera1d9e292011-05-17 08:10:18 +00001662 },
1663 {
1664 X86::LOCK_AND8mi,
1665 X86::LOCK_AND8mr,
1666 X86::LOCK_AND16mi8,
1667 X86::LOCK_AND16mi,
1668 X86::LOCK_AND16mr,
1669 X86::LOCK_AND32mi8,
1670 X86::LOCK_AND32mi,
1671 X86::LOCK_AND32mr,
1672 X86::LOCK_AND64mi8,
1673 X86::LOCK_AND64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001674 X86::LOCK_AND64mr,
Eric Christophera1d9e292011-05-17 08:10:18 +00001675 },
1676 {
1677 X86::LOCK_XOR8mi,
1678 X86::LOCK_XOR8mr,
1679 X86::LOCK_XOR16mi8,
1680 X86::LOCK_XOR16mi,
1681 X86::LOCK_XOR16mr,
1682 X86::LOCK_XOR32mi8,
1683 X86::LOCK_XOR32mi,
1684 X86::LOCK_XOR32mr,
1685 X86::LOCK_XOR64mi8,
1686 X86::LOCK_XOR64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001687 X86::LOCK_XOR64mr,
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001688 }
1689};
1690
Michael Liao83725392012-09-19 19:36:58 +00001691// Return the target constant operand for atomic-load-op and do simple
1692// translations, such as from atomic-load-add to lock-sub. The return value is
1693// one of the following 3 cases:
1694// + target-constant, the operand could be supported as a target constant.
1695// + empty, the operand is not needed any more with the new op selected.
1696// + non-empty, otherwise.
1697static SDValue getAtomicLoadArithTargetConstant(SelectionDAG *CurDAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001698 SDLoc dl,
Craig Topper83e042a2013-08-15 05:57:07 +00001699 enum AtomicOpc &Op, MVT NVT,
Michael Liao83725392012-09-19 19:36:58 +00001700 SDValue Val) {
1701 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val)) {
1702 int64_t CNVal = CN->getSExtValue();
1703 // Quit if not 32-bit imm.
1704 if ((int32_t)CNVal != CNVal)
1705 return Val;
1706 // For atomic-load-add, we could do some optimizations.
1707 if (Op == ADD) {
1708 // Translate to INC/DEC if ADD by 1 or -1.
1709 if ((CNVal == 1) || (CNVal == -1)) {
1710 Op = (CNVal == 1) ? INC : DEC;
1711 // No more constant operand after being translated into INC/DEC.
1712 return SDValue();
1713 }
1714 // Translate to SUB if ADD by negative value.
1715 if (CNVal < 0) {
1716 Op = SUB;
1717 CNVal = -CNVal;
1718 }
1719 }
1720 return CurDAG->getTargetConstant(CNVal, NVT);
1721 }
1722
1723 // If the value operand is single-used, try to optimize it.
1724 if (Op == ADD && Val.hasOneUse()) {
1725 // Translate (atomic-load-add ptr (sub 0 x)) back to (lock-sub x).
1726 if (Val.getOpcode() == ISD::SUB && X86::isZeroNode(Val.getOperand(0))) {
1727 Op = SUB;
1728 return Val.getOperand(1);
1729 }
1730 // A special case for i16, which needs truncating as, in most cases, it's
1731 // promoted to i32. We will translate
1732 // (atomic-load-add (truncate (sub 0 x))) to (lock-sub (EXTRACT_SUBREG x))
1733 if (Val.getOpcode() == ISD::TRUNCATE && NVT == MVT::i16 &&
1734 Val.getOperand(0).getOpcode() == ISD::SUB &&
1735 X86::isZeroNode(Val.getOperand(0).getOperand(0))) {
1736 Op = SUB;
1737 Val = Val.getOperand(0);
1738 return CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl, NVT,
1739 Val.getOperand(1));
1740 }
1741 }
1742
1743 return Val;
1744}
1745
Craig Topper83e042a2013-08-15 05:57:07 +00001746SDNode *X86DAGToDAGISel::SelectAtomicLoadArith(SDNode *Node, MVT NVT) {
Eric Christopher4a34e612011-05-10 23:57:45 +00001747 if (Node->hasAnyUseOfValue(0))
Craig Topper062a2ba2014-04-25 05:30:21 +00001748 return nullptr;
Chad Rosier24c19d22012-08-01 18:39:17 +00001749
Andrew Trickef9de2a2013-05-25 02:42:55 +00001750 SDLoc dl(Node);
Michael Liao83725392012-09-19 19:36:58 +00001751
Eric Christopher56a42eb2011-05-17 08:16:14 +00001752 // Optimize common patterns for __sync_or_and_fetch and similar arith
1753 // operations where the result is not used. This allows us to use the "lock"
1754 // version of the arithmetic instruction.
Eric Christopher4a34e612011-05-10 23:57:45 +00001755 SDValue Chain = Node->getOperand(0);
1756 SDValue Ptr = Node->getOperand(1);
1757 SDValue Val = Node->getOperand(2);
1758 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1759 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Craig Topper062a2ba2014-04-25 05:30:21 +00001760 return nullptr;
Eric Christopher4a34e612011-05-10 23:57:45 +00001761
Eric Christophera1d9e292011-05-17 08:10:18 +00001762 // Which index into the table.
1763 enum AtomicOpc Op;
1764 switch (Node->getOpcode()) {
Michael Liao83725392012-09-19 19:36:58 +00001765 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001766 return nullptr;
Eric Christophera1d9e292011-05-17 08:10:18 +00001767 case ISD::ATOMIC_LOAD_OR:
1768 Op = OR;
1769 break;
1770 case ISD::ATOMIC_LOAD_AND:
1771 Op = AND;
1772 break;
1773 case ISD::ATOMIC_LOAD_XOR:
1774 Op = XOR;
1775 break;
Michael Liao83725392012-09-19 19:36:58 +00001776 case ISD::ATOMIC_LOAD_ADD:
1777 Op = ADD;
1778 break;
Eric Christophera1d9e292011-05-17 08:10:18 +00001779 }
Andrew Trick52b83872013-04-13 06:07:36 +00001780
Michael Liao83725392012-09-19 19:36:58 +00001781 Val = getAtomicLoadArithTargetConstant(CurDAG, dl, Op, NVT, Val);
1782 bool isUnOp = !Val.getNode();
1783 bool isCN = Val.getNode() && (Val.getOpcode() == ISD::TargetConstant);
Chad Rosier24c19d22012-08-01 18:39:17 +00001784
Eric Christopher4a34e612011-05-10 23:57:45 +00001785 unsigned Opc = 0;
Craig Topper83e042a2013-08-15 05:57:07 +00001786 switch (NVT.SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001787 default: return nullptr;
Eric Christopher4a34e612011-05-10 23:57:45 +00001788 case MVT::i8:
1789 if (isCN)
Eric Christophereb47a2a2011-05-17 07:47:55 +00001790 Opc = AtomicOpcTbl[Op][ConstantI8];
Eric Christopher4a34e612011-05-10 23:57:45 +00001791 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001792 Opc = AtomicOpcTbl[Op][I8];
Eric Christopher4a34e612011-05-10 23:57:45 +00001793 break;
1794 case MVT::i16:
1795 if (isCN) {
1796 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001797 Opc = AtomicOpcTbl[Op][SextConstantI16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001798 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001799 Opc = AtomicOpcTbl[Op][ConstantI16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001800 } else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001801 Opc = AtomicOpcTbl[Op][I16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001802 break;
1803 case MVT::i32:
1804 if (isCN) {
1805 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001806 Opc = AtomicOpcTbl[Op][SextConstantI32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001807 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001808 Opc = AtomicOpcTbl[Op][ConstantI32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001809 } else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001810 Opc = AtomicOpcTbl[Op][I32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001811 break;
1812 case MVT::i64:
Eric Christopherc93217372011-06-30 00:48:30 +00001813 Opc = AtomicOpcTbl[Op][I64];
Eric Christopher4a34e612011-05-10 23:57:45 +00001814 if (isCN) {
1815 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001816 Opc = AtomicOpcTbl[Op][SextConstantI64];
Eric Christopher4a34e612011-05-10 23:57:45 +00001817 else if (i64immSExt32(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001818 Opc = AtomicOpcTbl[Op][ConstantI64];
Eric Christopherc93217372011-06-30 00:48:30 +00001819 }
Eric Christopher4a34e612011-05-10 23:57:45 +00001820 break;
1821 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001822
Eric Christopherc93217372011-06-30 00:48:30 +00001823 assert(Opc != 0 && "Invalid arith lock transform!");
1824
Michael Liao83725392012-09-19 19:36:58 +00001825 SDValue Ret;
Eric Christopher4a34e612011-05-10 23:57:45 +00001826 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
1827 dl, NVT), 0);
1828 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1829 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Michael Liao83725392012-09-19 19:36:58 +00001830 if (isUnOp) {
1831 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
Michael Liaob53d8962013-04-19 22:22:57 +00001832 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops), 0);
Michael Liao83725392012-09-19 19:36:58 +00001833 } else {
1834 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
Michael Liaob53d8962013-04-19 22:22:57 +00001835 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops), 0);
Michael Liao83725392012-09-19 19:36:58 +00001836 }
Eric Christopher4a34e612011-05-10 23:57:45 +00001837 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
1838 SDValue RetVals[] = { Undef, Ret };
Craig Topper64941d92014-04-27 19:20:57 +00001839 return CurDAG->getMergeValues(RetVals, dl).getNode();
Eric Christopher4a34e612011-05-10 23:57:45 +00001840}
1841
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001842/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1843/// any uses which require the SF or OF bits to be accurate.
1844static bool HasNoSignedComparisonUses(SDNode *N) {
1845 // Examine each user of the node.
1846 for (SDNode::use_iterator UI = N->use_begin(),
1847 UE = N->use_end(); UI != UE; ++UI) {
1848 // Only examine CopyToReg uses.
1849 if (UI->getOpcode() != ISD::CopyToReg)
1850 return false;
1851 // Only examine CopyToReg uses that copy to EFLAGS.
1852 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1853 X86::EFLAGS)
1854 return false;
1855 // Examine each user of the CopyToReg use.
1856 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1857 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1858 // Only examine the Flag result.
1859 if (FlagUI.getUse().getResNo() != 1) continue;
1860 // Anything unusual: assume conservatively.
1861 if (!FlagUI->isMachineOpcode()) return false;
1862 // Examine the opcode of the user.
1863 switch (FlagUI->getMachineOpcode()) {
1864 // These comparisons don't treat the most significant bit specially.
1865 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1866 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1867 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1868 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001869 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1870 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001871 case X86::CMOVA16rr: case X86::CMOVA16rm:
1872 case X86::CMOVA32rr: case X86::CMOVA32rm:
1873 case X86::CMOVA64rr: case X86::CMOVA64rm:
1874 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1875 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1876 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1877 case X86::CMOVB16rr: case X86::CMOVB16rm:
1878 case X86::CMOVB32rr: case X86::CMOVB32rm:
1879 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001880 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1881 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1882 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001883 case X86::CMOVE16rr: case X86::CMOVE16rm:
1884 case X86::CMOVE32rr: case X86::CMOVE32rm:
1885 case X86::CMOVE64rr: case X86::CMOVE64rm:
1886 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1887 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1888 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1889 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1890 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1891 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1892 case X86::CMOVP16rr: case X86::CMOVP16rm:
1893 case X86::CMOVP32rr: case X86::CMOVP32rm:
1894 case X86::CMOVP64rr: case X86::CMOVP64rm:
1895 continue;
1896 // Anything else: assume conservatively.
1897 default: return false;
1898 }
1899 }
1900 }
1901 return true;
1902}
1903
Joel Jones68d59e82012-03-29 05:45:48 +00001904/// isLoadIncOrDecStore - Check whether or not the chain ending in StoreNode
1905/// is suitable for doing the {load; increment or decrement; store} to modify
1906/// transformation.
Chad Rosier24c19d22012-08-01 18:39:17 +00001907static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
Evan Cheng3e869f02012-04-12 19:14:21 +00001908 SDValue StoredVal, SelectionDAG *CurDAG,
1909 LoadSDNode* &LoadNode, SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00001910
1911 // is the value stored the result of a DEC or INC?
1912 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
1913
Joel Jones68d59e82012-03-29 05:45:48 +00001914 // is the stored value result 0 of the load?
1915 if (StoredVal.getResNo() != 0) return false;
1916
1917 // are there other uses of the loaded value than the inc or dec?
1918 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
1919
Joel Jones68d59e82012-03-29 05:45:48 +00001920 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00001921 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00001922 return false;
1923
Evan Cheng3e869f02012-04-12 19:14:21 +00001924 SDValue Load = StoredVal->getOperand(0);
1925 // Is the stored value a non-extending and non-indexed load?
1926 if (!ISD::isNormalLoad(Load.getNode())) return false;
1927
1928 // Return LoadNode by reference.
1929 LoadNode = cast<LoadSDNode>(Load);
1930 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
Chad Rosier24c19d22012-08-01 18:39:17 +00001931 EVT LdVT = LoadNode->getMemoryVT();
1932 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
Evan Cheng3e869f02012-04-12 19:14:21 +00001933 LdVT != MVT::i8)
1934 return false;
1935
1936 // Is store the only read of the loaded value?
1937 if (!Load.hasOneUse())
1938 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001939
Evan Cheng3e869f02012-04-12 19:14:21 +00001940 // Is the address of the store the same as the load?
1941 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
1942 LoadNode->getOffset() != StoreNode->getOffset())
1943 return false;
1944
1945 // Check if the chain is produced by the load or is a TokenFactor with
1946 // the load output chain as an operand. Return InputChain by reference.
1947 SDValue Chain = StoreNode->getChain();
1948
1949 bool ChainCheck = false;
1950 if (Chain == Load.getValue(1)) {
1951 ChainCheck = true;
1952 InputChain = LoadNode->getChain();
1953 } else if (Chain.getOpcode() == ISD::TokenFactor) {
1954 SmallVector<SDValue, 4> ChainOps;
1955 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
1956 SDValue Op = Chain.getOperand(i);
1957 if (Op == Load.getValue(1)) {
1958 ChainCheck = true;
1959 continue;
1960 }
Evan Cheng58a95f02012-05-16 01:54:27 +00001961
1962 // Make sure using Op as part of the chain would not cause a cycle here.
1963 // In theory, we could check whether the chain node is a predecessor of
1964 // the load. But that can be very expensive. Instead visit the uses and
1965 // make sure they all have smaller node id than the load.
1966 int LoadId = LoadNode->getNodeId();
1967 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
1968 UE = UI->use_end(); UI != UE; ++UI) {
1969 if (UI.getUse().getResNo() != 0)
1970 continue;
1971 if (UI->getNodeId() > LoadId)
1972 return false;
1973 }
1974
Evan Cheng3e869f02012-04-12 19:14:21 +00001975 ChainOps.push_back(Op);
1976 }
1977
1978 if (ChainCheck)
1979 // Make a new TokenFactor with all the other input chains except
1980 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001981 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00001982 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00001983 }
1984 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00001985 return false;
1986
1987 return true;
1988}
1989
Benjamin Kramer8619c372012-03-29 12:37:26 +00001990/// getFusedLdStOpcode - Get the appropriate X86 opcode for an in memory
1991/// increment or decrement. Opc should be X86ISD::DEC or X86ISD::INC.
Joel Jones68d59e82012-03-29 05:45:48 +00001992static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
1993 if (Opc == X86ISD::DEC) {
1994 if (LdVT == MVT::i64) return X86::DEC64m;
1995 if (LdVT == MVT::i32) return X86::DEC32m;
1996 if (LdVT == MVT::i16) return X86::DEC16m;
1997 if (LdVT == MVT::i8) return X86::DEC8m;
Benjamin Kramer8619c372012-03-29 12:37:26 +00001998 } else {
1999 assert(Opc == X86ISD::INC && "unrecognized opcode");
Joel Jones68d59e82012-03-29 05:45:48 +00002000 if (LdVT == MVT::i64) return X86::INC64m;
2001 if (LdVT == MVT::i32) return X86::INC32m;
2002 if (LdVT == MVT::i16) return X86::INC16m;
2003 if (LdVT == MVT::i8) return X86::INC8m;
Joel Jones68d59e82012-03-29 05:45:48 +00002004 }
Benjamin Kramer8619c372012-03-29 12:37:26 +00002005 llvm_unreachable("unrecognized size for LdVT");
Joel Jones68d59e82012-03-29 05:45:48 +00002006}
2007
Manman Rena0982042012-06-26 19:47:59 +00002008/// SelectGather - Customized ISel for GATHER operations.
2009///
2010SDNode *X86DAGToDAGISel::SelectGather(SDNode *Node, unsigned Opc) {
2011 // Operands of Gather: VSrc, Base, VIdx, VMask, Scale
2012 SDValue Chain = Node->getOperand(0);
2013 SDValue VSrc = Node->getOperand(2);
2014 SDValue Base = Node->getOperand(3);
2015 SDValue VIdx = Node->getOperand(4);
2016 SDValue VMask = Node->getOperand(5);
2017 ConstantSDNode *Scale = dyn_cast<ConstantSDNode>(Node->getOperand(6));
Craig Topperfbb954f72012-07-01 02:17:08 +00002018 if (!Scale)
Craig Topper062a2ba2014-04-25 05:30:21 +00002019 return nullptr;
Manman Rena0982042012-06-26 19:47:59 +00002020
Craig Topperf7755df2012-07-12 06:52:41 +00002021 SDVTList VTs = CurDAG->getVTList(VSrc.getValueType(), VSrc.getValueType(),
2022 MVT::Other);
2023
Manman Rena0982042012-06-26 19:47:59 +00002024 // Memory Operands: Base, Scale, Index, Disp, Segment
2025 SDValue Disp = CurDAG->getTargetConstant(0, MVT::i32);
2026 SDValue Segment = CurDAG->getRegister(0, MVT::i32);
2027 const SDValue Ops[] = { VSrc, Base, getI8Imm(Scale->getSExtValue()), VIdx,
2028 Disp, Segment, VMask, Chain};
Andrew Trickef9de2a2013-05-25 02:42:55 +00002029 SDNode *ResNode = CurDAG->getMachineNode(Opc, SDLoc(Node), VTs, Ops);
Craig Topperf7755df2012-07-12 06:52:41 +00002030 // Node has 2 outputs: VDst and MVT::Other.
2031 // ResNode has 3 outputs: VDst, VMask_wb, and MVT::Other.
2032 // We replace VDst of Node with VDst of ResNode, and Other of Node with Other
2033 // of ResNode.
2034 ReplaceUses(SDValue(Node, 0), SDValue(ResNode, 0));
2035 ReplaceUses(SDValue(Node, 1), SDValue(ResNode, 2));
Manman Rena0982042012-06-26 19:47:59 +00002036 return ResNode;
2037}
2038
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002039SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002040 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002041 unsigned Opc, MOpc;
2042 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002043 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002044
Chris Lattnerf98f1242010-03-02 06:34:30 +00002045 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00002046
Dan Gohman17059682008-07-17 19:10:17 +00002047 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002048 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002049 Node->setNodeId(-1);
Craig Topper062a2ba2014-04-25 05:30:21 +00002050 return nullptr; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002051 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002052
Evan Cheng10d27902006-01-06 20:36:21 +00002053 switch (Opcode) {
Dan Gohman757eee82009-08-02 16:10:52 +00002054 default: break;
Manman Rena0982042012-06-26 19:47:59 +00002055 case ISD::INTRINSIC_W_CHAIN: {
2056 unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
2057 switch (IntNo) {
2058 default: break;
2059 case Intrinsic::x86_avx2_gather_d_pd:
Manman Rena0982042012-06-26 19:47:59 +00002060 case Intrinsic::x86_avx2_gather_d_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002061 case Intrinsic::x86_avx2_gather_q_pd:
Manman Rena0982042012-06-26 19:47:59 +00002062 case Intrinsic::x86_avx2_gather_q_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002063 case Intrinsic::x86_avx2_gather_d_ps:
Manman Rena0982042012-06-26 19:47:59 +00002064 case Intrinsic::x86_avx2_gather_d_ps_256:
Manman Rena0982042012-06-26 19:47:59 +00002065 case Intrinsic::x86_avx2_gather_q_ps:
Manman Rena0982042012-06-26 19:47:59 +00002066 case Intrinsic::x86_avx2_gather_q_ps_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002067 case Intrinsic::x86_avx2_gather_d_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002068 case Intrinsic::x86_avx2_gather_d_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002069 case Intrinsic::x86_avx2_gather_q_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002070 case Intrinsic::x86_avx2_gather_q_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002071 case Intrinsic::x86_avx2_gather_d_d:
Manman Ren98a5bf22012-06-29 00:54:20 +00002072 case Intrinsic::x86_avx2_gather_d_d_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002073 case Intrinsic::x86_avx2_gather_q_d:
Craig Topperdef044b2012-07-01 02:05:52 +00002074 case Intrinsic::x86_avx2_gather_q_d_256: {
Michael Liao00b20cc2013-06-05 18:12:26 +00002075 if (!Subtarget->hasAVX2())
2076 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002077 unsigned Opc;
2078 switch (IntNo) {
Craig Topper3af251d2012-07-01 02:55:34 +00002079 default: llvm_unreachable("Impossible intrinsic");
Craig Topperdef044b2012-07-01 02:05:52 +00002080 case Intrinsic::x86_avx2_gather_d_pd: Opc = X86::VGATHERDPDrm; break;
2081 case Intrinsic::x86_avx2_gather_d_pd_256: Opc = X86::VGATHERDPDYrm; break;
2082 case Intrinsic::x86_avx2_gather_q_pd: Opc = X86::VGATHERQPDrm; break;
2083 case Intrinsic::x86_avx2_gather_q_pd_256: Opc = X86::VGATHERQPDYrm; break;
2084 case Intrinsic::x86_avx2_gather_d_ps: Opc = X86::VGATHERDPSrm; break;
2085 case Intrinsic::x86_avx2_gather_d_ps_256: Opc = X86::VGATHERDPSYrm; break;
2086 case Intrinsic::x86_avx2_gather_q_ps: Opc = X86::VGATHERQPSrm; break;
2087 case Intrinsic::x86_avx2_gather_q_ps_256: Opc = X86::VGATHERQPSYrm; break;
2088 case Intrinsic::x86_avx2_gather_d_q: Opc = X86::VPGATHERDQrm; break;
2089 case Intrinsic::x86_avx2_gather_d_q_256: Opc = X86::VPGATHERDQYrm; break;
2090 case Intrinsic::x86_avx2_gather_q_q: Opc = X86::VPGATHERQQrm; break;
2091 case Intrinsic::x86_avx2_gather_q_q_256: Opc = X86::VPGATHERQQYrm; break;
2092 case Intrinsic::x86_avx2_gather_d_d: Opc = X86::VPGATHERDDrm; break;
2093 case Intrinsic::x86_avx2_gather_d_d_256: Opc = X86::VPGATHERDDYrm; break;
2094 case Intrinsic::x86_avx2_gather_q_d: Opc = X86::VPGATHERQDrm; break;
2095 case Intrinsic::x86_avx2_gather_q_d_256: Opc = X86::VPGATHERQDYrm; break;
2096 }
Craig Topperfbb954f72012-07-01 02:17:08 +00002097 SDNode *RetVal = SelectGather(Node, Opc);
2098 if (RetVal)
Craig Topperf7755df2012-07-12 06:52:41 +00002099 // We already called ReplaceUses inside SelectGather.
Craig Topper062a2ba2014-04-25 05:30:21 +00002100 return nullptr;
Craig Toppere15e5f72012-07-01 02:18:18 +00002101 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002102 }
Manman Rena0982042012-06-26 19:47:59 +00002103 }
2104 break;
2105 }
Dan Gohman757eee82009-08-02 16:10:52 +00002106 case X86ISD::GlobalBaseReg:
2107 return getGlobalBaseReg();
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002108
Craig Topper3af251d2012-07-01 02:55:34 +00002109
Eric Christophera1d9e292011-05-17 08:10:18 +00002110 case ISD::ATOMIC_LOAD_XOR:
2111 case ISD::ATOMIC_LOAD_AND:
Michael Liao83725392012-09-19 19:36:58 +00002112 case ISD::ATOMIC_LOAD_OR:
2113 case ISD::ATOMIC_LOAD_ADD: {
Eric Christophera1d9e292011-05-17 08:10:18 +00002114 SDNode *RetVal = SelectAtomicLoadArith(Node, NVT);
Eric Christopher4a34e612011-05-10 23:57:45 +00002115 if (RetVal)
2116 return RetVal;
2117 break;
2118 }
Benjamin Kramer4c816242011-04-22 15:30:40 +00002119 case ISD::AND:
2120 case ISD::OR:
2121 case ISD::XOR: {
2122 // For operations of the form (x << C1) op C2, check if we can use a smaller
2123 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2124 SDValue N0 = Node->getOperand(0);
2125 SDValue N1 = Node->getOperand(1);
2126
2127 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2128 break;
2129
2130 // i8 is unshrinkable, i16 should be promoted to i32.
2131 if (NVT != MVT::i32 && NVT != MVT::i64)
2132 break;
2133
2134 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2135 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2136 if (!Cst || !ShlCst)
2137 break;
2138
2139 int64_t Val = Cst->getSExtValue();
2140 uint64_t ShlVal = ShlCst->getZExtValue();
2141
2142 // Make sure that we don't change the operation by removing bits.
2143 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002144 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2145 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002146 break;
2147
Craig Topper22cb0c52012-08-11 17:44:14 +00002148 unsigned ShlOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002149 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002150
2151 // Check the minimum bitwidth for the new constant.
2152 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2153 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2154 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2155 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2156 CstVT = MVT::i8;
2157 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2158 CstVT = MVT::i32;
2159
2160 // Bail if there is no smaller encoding.
2161 if (NVT == CstVT)
2162 break;
2163
Craig Topper83e042a2013-08-15 05:57:07 +00002164 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002165 default: llvm_unreachable("Unsupported VT!");
2166 case MVT::i32:
2167 assert(CstVT == MVT::i8);
2168 ShlOp = X86::SHL32ri;
2169
2170 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002171 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002172 case ISD::AND: Op = X86::AND32ri8; break;
2173 case ISD::OR: Op = X86::OR32ri8; break;
2174 case ISD::XOR: Op = X86::XOR32ri8; break;
2175 }
2176 break;
2177 case MVT::i64:
2178 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2179 ShlOp = X86::SHL64ri;
2180
2181 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002182 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002183 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2184 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2185 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2186 }
2187 break;
2188 }
2189
2190 // Emit the smaller op and the shift.
2191 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, CstVT);
2192 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
2193 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2194 getI8Imm(ShlVal));
Benjamin Kramer4c816242011-04-22 15:30:40 +00002195 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002196 case X86ISD::UMUL: {
2197 SDValue N0 = Node->getOperand(0);
2198 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002199
Ted Kremenekb5241b22011-01-14 22:34:13 +00002200 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002201 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002202 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekb5241b22011-01-14 22:34:13 +00002203 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2204 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2205 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2206 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002207 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002208
Chris Lattner364bb0a2010-12-05 07:30:36 +00002209 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2210 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002211
Chris Lattner364bb0a2010-12-05 07:30:36 +00002212 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2213 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002214 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002215
Chris Lattner364bb0a2010-12-05 07:30:36 +00002216 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2217 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2218 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002219 return nullptr;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002220 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002221
Dan Gohman757eee82009-08-02 16:10:52 +00002222 case ISD::SMUL_LOHI:
2223 case ISD::UMUL_LOHI: {
2224 SDValue N0 = Node->getOperand(0);
2225 SDValue N1 = Node->getOperand(1);
2226
2227 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002228 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002229 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002230 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002231 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002232 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2233 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002234 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2235 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2236 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2237 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002238 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002239 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002240 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002241 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002242 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2243 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2244 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2245 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002246 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002247 }
Dan Gohman757eee82009-08-02 16:10:52 +00002248
Michael Liaof9f7b552012-09-26 08:22:37 +00002249 unsigned SrcReg, LoReg, HiReg;
2250 switch (Opc) {
2251 default: llvm_unreachable("Unknown MUL opcode!");
2252 case X86::IMUL8r:
2253 case X86::MUL8r:
2254 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2255 break;
2256 case X86::IMUL16r:
2257 case X86::MUL16r:
2258 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2259 break;
2260 case X86::IMUL32r:
2261 case X86::MUL32r:
2262 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2263 break;
2264 case X86::IMUL64r:
2265 case X86::MUL64r:
2266 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2267 break;
2268 case X86::MULX32rr:
2269 SrcReg = X86::EDX; LoReg = HiReg = 0;
2270 break;
2271 case X86::MULX64rr:
2272 SrcReg = X86::RDX; LoReg = HiReg = 0;
2273 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002274 }
2275
2276 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002277 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002278 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002279 if (!foldedLoad) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002280 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002281 if (foldedLoad)
2282 std::swap(N0, N1);
2283 }
2284
Michael Liaof9f7b552012-09-26 08:22:37 +00002285 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002286 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002287 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002288
2289 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002290 SDValue Chain;
Dan Gohman757eee82009-08-02 16:10:52 +00002291 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2292 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002293 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2294 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002295 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002296 ResHi = SDValue(CNode, 0);
2297 ResLo = SDValue(CNode, 1);
2298 Chain = SDValue(CNode, 2);
2299 InFlag = SDValue(CNode, 3);
2300 } else {
2301 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002302 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002303 Chain = SDValue(CNode, 0);
2304 InFlag = SDValue(CNode, 1);
2305 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002306
Dan Gohman757eee82009-08-02 16:10:52 +00002307 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002308 ReplaceUses(N1.getValue(1), Chain);
Dan Gohman757eee82009-08-02 16:10:52 +00002309 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002310 SDValue Ops[] = { N1, InFlag };
2311 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2312 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002313 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002314 ResHi = SDValue(CNode, 0);
2315 ResLo = SDValue(CNode, 1);
2316 InFlag = SDValue(CNode, 2);
2317 } else {
2318 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002319 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002320 InFlag = SDValue(CNode, 0);
2321 }
Dan Gohman757eee82009-08-02 16:10:52 +00002322 }
2323
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002324 // Prevent use of AH in a REX instruction by referencing AX instead.
2325 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2326 !SDValue(Node, 1).use_empty()) {
2327 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2328 X86::AX, MVT::i16, InFlag);
2329 InFlag = Result.getValue(2);
2330 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2331 // registers.
2332 if (!SDValue(Node, 0).use_empty())
2333 ReplaceUses(SDValue(Node, 1),
2334 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2335
2336 // Shift AX down 8 bits.
2337 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2338 Result,
2339 CurDAG->getTargetConstant(8, MVT::i8)), 0);
2340 // Then truncate it down to i8.
2341 ReplaceUses(SDValue(Node, 1),
2342 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2343 }
Dan Gohman757eee82009-08-02 16:10:52 +00002344 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002345 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002346 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002347 assert(LoReg && "Register for low half is not defined!");
2348 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2349 InFlag);
2350 InFlag = ResLo.getValue(2);
2351 }
2352 ReplaceUses(SDValue(Node, 0), ResLo);
2353 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002354 }
2355 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002356 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002357 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002358 assert(HiReg && "Register for high half is not defined!");
2359 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2360 InFlag);
2361 InFlag = ResHi.getValue(2);
2362 }
2363 ReplaceUses(SDValue(Node, 1), ResHi);
2364 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002365 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002366
Craig Topper062a2ba2014-04-25 05:30:21 +00002367 return nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002368 }
2369
2370 case ISD::SDIVREM:
2371 case ISD::UDIVREM: {
2372 SDValue N0 = Node->getOperand(0);
2373 SDValue N1 = Node->getOperand(1);
2374
2375 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002376 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002377 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002378 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002379 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2380 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2381 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2382 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002383 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002384 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002385 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002386 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002387 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2388 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2389 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2390 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002391 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002392 }
Dan Gohman757eee82009-08-02 16:10:52 +00002393
Chris Lattner518b0372009-12-23 01:45:04 +00002394 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002395 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002396 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002397 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002398 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002399 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002400 SExtOpcode = X86::CBW;
2401 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002402 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002403 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002404 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002405 SExtOpcode = X86::CWD;
2406 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002407 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002408 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002409 SExtOpcode = X86::CDQ;
2410 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002411 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002412 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002413 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002414 break;
2415 }
2416
Dan Gohman757eee82009-08-02 16:10:52 +00002417 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002418 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002419 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002420
Dan Gohman757eee82009-08-02 16:10:52 +00002421 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002422 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002423 // Special case for div8, just use a move with zero extension to AX to
2424 // clear the upper 8 bits (AH).
2425 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002426 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002427 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2428 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002429 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002430 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002431 Chain = Move.getValue(1);
2432 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002433 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002434 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002435 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002436 Chain = CurDAG->getEntryNode();
2437 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002438 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002439 InFlag = Chain.getValue(1);
2440 } else {
2441 InFlag =
2442 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2443 LoReg, N0, SDValue()).getValue(1);
2444 if (isSigned && !signBitIsZero) {
2445 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002446 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002447 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002448 } else {
2449 // Zero out the high part, effectively zero extending the input.
Tim Northover64ec0ff2013-05-30 13:19:42 +00002450 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002451 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002452 case MVT::i16:
2453 ClrNode =
2454 SDValue(CurDAG->getMachineNode(
2455 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
2456 CurDAG->getTargetConstant(X86::sub_16bit, MVT::i32)),
2457 0);
2458 break;
2459 case MVT::i32:
2460 break;
2461 case MVT::i64:
2462 ClrNode =
2463 SDValue(CurDAG->getMachineNode(
2464 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
2465 CurDAG->getTargetConstant(0, MVT::i64), ClrNode,
2466 CurDAG->getTargetConstant(X86::sub_32bit, MVT::i32)),
2467 0);
2468 break;
2469 default:
2470 llvm_unreachable("Unexpected division source");
2471 }
2472
Chris Lattner518b0372009-12-23 01:45:04 +00002473 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002474 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002475 }
Evan Cheng92e27972006-01-06 23:19:29 +00002476 }
Dan Gohmana1603612007-10-08 18:33:35 +00002477
Dan Gohman757eee82009-08-02 16:10:52 +00002478 if (foldedLoad) {
2479 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2480 InFlag };
2481 SDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002482 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002483 InFlag = SDValue(CNode, 1);
2484 // Update the chain.
2485 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2486 } else {
2487 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002488 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002489 }
Evan Cheng92e27972006-01-06 23:19:29 +00002490
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002491 // Prevent use of AH in a REX instruction by referencing AX instead.
2492 // Shift it down 8 bits.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002493 //
2494 // The current assumption of the register allocator is that isel
2495 // won't generate explicit references to the GPR8_NOREX registers. If
2496 // the allocator and/or the backend get enhanced to be more robust in
2497 // that regard, this can be, and should be, removed.
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002498 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2499 !SDValue(Node, 1).use_empty()) {
2500 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2501 X86::AX, MVT::i16, InFlag);
2502 InFlag = Result.getValue(2);
2503
2504 // If we also need AL (the quotient), get it by extracting a subreg from
2505 // Result. The fast register allocator does not like multiple CopyFromReg
2506 // nodes using aliasing registers.
2507 if (!SDValue(Node, 0).use_empty())
2508 ReplaceUses(SDValue(Node, 0),
2509 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2510
2511 // Shift AX right by 8 bits instead of using AH.
2512 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2513 Result,
2514 CurDAG->getTargetConstant(8, MVT::i8)),
2515 0);
2516 ReplaceUses(SDValue(Node, 1),
2517 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2518 }
Dan Gohman757eee82009-08-02 16:10:52 +00002519 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002520 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00002521 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2522 LoReg, NVT, InFlag);
2523 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002524 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002525 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002526 }
2527 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002528 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002529 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2530 HiReg, NVT, InFlag);
2531 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002532 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002533 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002534 }
Craig Topper062a2ba2014-04-25 05:30:21 +00002535 return nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002536 }
2537
Manman Ren1be131b2012-08-08 00:51:41 +00002538 case X86ISD::CMP:
2539 case X86ISD::SUB: {
2540 // Sometimes a SUB is used to perform comparison.
2541 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2542 // This node is not a CMP.
2543 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00002544 SDValue N0 = Node->getOperand(0);
2545 SDValue N1 = Node->getOperand(1);
2546
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002547 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
2548 HasNoSignedComparisonUses(Node)) {
2549 // Look for (X86cmp (truncate $op, i1), 0) and try to convert to a
2550 // smaller encoding
2551 if (Opcode == X86ISD::CMP && N0.getValueType() == MVT::i1 &&
2552 X86::isZeroNode(N1)) {
2553 SDValue Reg = N0.getOperand(0);
2554 SDValue Imm = CurDAG->getTargetConstant(1, MVT::i8);
2555
2556 // Emit testb
2557 if (Reg.getScalarValueSizeInBits() > 8)
2558 Reg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Reg);
2559 // Emit a testb.
2560 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2561 Reg, Imm);
2562 ReplaceUses(SDValue(Node, 0), SDValue(NewNode, 0));
2563 return nullptr;
2564 }
2565
2566 N0 = N0.getOperand(0);
2567 }
Dan Gohmanac33a902009-08-19 18:16:17 +00002568 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2569 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002570 // Look past the truncate if CMP is the only use of it.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002571 if ((N0.getNode()->getOpcode() == ISD::AND ||
2572 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2573 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00002574 N0.getValueType() != MVT::i8 &&
2575 X86::isZeroNode(N1)) {
2576 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2577 if (!C) break;
2578
2579 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002580 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2581 (!(C->getZExtValue() & 0x80) ||
2582 HasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002583 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
2584 SDValue Reg = N0.getNode()->getOperand(0);
2585
2586 // On x86-32, only the ABCD registers have 8-bit subregisters.
2587 if (!Subtarget->is64Bit()) {
Craig Toppercc830f82012-02-22 07:28:11 +00002588 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002589 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002590 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2591 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2592 default: llvm_unreachable("Unsupported TEST operand type!");
2593 }
2594 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002595 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2596 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002597 }
2598
2599 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002600 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002601 MVT::i8, Reg);
2602
2603 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00002604 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2605 Subreg, Imm);
2606 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2607 // one, do not call ReplaceAllUsesWith.
2608 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2609 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002610 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002611 }
2612
2613 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002614 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2615 (!(C->getZExtValue() & 0x8000) ||
2616 HasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002617 // Shift the immediate right by 8 bits.
2618 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
2619 MVT::i8);
2620 SDValue Reg = N0.getNode()->getOperand(0);
2621
2622 // Put the value in an ABCD register.
Craig Toppercc830f82012-02-22 07:28:11 +00002623 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002624 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002625 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2626 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2627 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2628 default: llvm_unreachable("Unsupported TEST operand type!");
2629 }
2630 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002631 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2632 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002633
2634 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002635 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002636 MVT::i8, Reg);
2637
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00002638 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2639 // target GR8_NOREX registers, so make sure the register class is
2640 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00002641 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
2642 MVT::i32, Subreg, ShiftedImm);
2643 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2644 // one, do not call ReplaceAllUsesWith.
2645 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2646 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002647 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002648 }
2649
2650 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2651 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002652 N0.getValueType() != MVT::i16 &&
2653 (!(C->getZExtValue() & 0x8000) ||
2654 HasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002655 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
2656 SDValue Reg = N0.getNode()->getOperand(0);
2657
2658 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002659 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002660 MVT::i16, Reg);
2661
2662 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00002663 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
2664 Subreg, Imm);
2665 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2666 // one, do not call ReplaceAllUsesWith.
2667 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2668 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002669 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002670 }
2671
2672 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2673 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002674 N0.getValueType() == MVT::i64 &&
2675 (!(C->getZExtValue() & 0x80000000) ||
2676 HasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002677 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
2678 SDValue Reg = N0.getNode()->getOperand(0);
2679
2680 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002681 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002682 MVT::i32, Reg);
2683
2684 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00002685 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
2686 Subreg, Imm);
2687 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2688 // one, do not call ReplaceAllUsesWith.
2689 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2690 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002691 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002692 }
2693 }
2694 break;
2695 }
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002696 case ISD::STORE: {
Joel Jones68d59e82012-03-29 05:45:48 +00002697 // Change a chain of {load; incr or dec; store} of the same value into
2698 // a simple increment or decrement through memory of that value, if the
2699 // uses of the modified value and its address are suitable.
Pete Cooper48784ed2011-11-16 19:03:23 +00002700 // The DEC64m tablegen pattern is currently not able to match the case where
Chad Rosier24c19d22012-08-01 18:39:17 +00002701 // the EFLAGS on the original DEC are used. (This also applies to
Joel Jones68d59e82012-03-29 05:45:48 +00002702 // {INC,DEC}X{64,32,16,8}.)
2703 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Cooper48784ed2011-11-16 19:03:23 +00002704 // node in the pattern to the result node. probably with a new keyword
2705 // for example, we have this
2706 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2707 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2708 // (implicit EFLAGS)]>;
2709 // but maybe need something like this
2710 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2711 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2712 // (transferrable EFLAGS)]>;
Joel Jones68d59e82012-03-29 05:45:48 +00002713
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002714 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002715 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones68d59e82012-03-29 05:45:48 +00002716 unsigned Opc = StoredVal->getOpcode();
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002717
Craig Topper062a2ba2014-04-25 05:30:21 +00002718 LoadSDNode *LoadNode = nullptr;
Evan Cheng3e869f02012-04-12 19:14:21 +00002719 SDValue InputChain;
2720 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal, CurDAG,
2721 LoadNode, InputChain))
2722 break;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002723
2724 SDValue Base, Scale, Index, Disp, Segment;
2725 if (!SelectAddr(LoadNode, LoadNode->getBasePtr(),
2726 Base, Scale, Index, Disp, Segment))
2727 break;
2728
2729 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2730 MemOp[0] = StoreNode->getMemOperand();
2731 MemOp[1] = LoadNode->getMemOperand();
2732 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Chad Rosier24c19d22012-08-01 18:39:17 +00002733 EVT LdVT = LoadNode->getMemoryVT();
Joel Jones68d59e82012-03-29 05:45:48 +00002734 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2735 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002736 SDLoc(Node),
Michael Liaob53d8962013-04-19 22:22:57 +00002737 MVT::i32, MVT::Other, Ops);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002738 Result->setMemRefs(MemOp, MemOp + 2);
2739
2740 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2741 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2742
2743 return Result;
2744 }
Chris Lattner655e7df2005-11-16 01:54:32 +00002745 }
2746
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002747 SDNode *ResNode = SelectCode(Node);
Evan Chengbd1c5a82006-08-11 09:08:15 +00002748
Chris Lattnerf98f1242010-03-02 06:34:30 +00002749 DEBUG(dbgs() << "=> ";
Craig Toppere73658d2014-04-28 04:05:08 +00002750 if (ResNode == nullptr || ResNode == Node)
Chris Lattnerf98f1242010-03-02 06:34:30 +00002751 Node->dump(CurDAG);
2752 else
2753 ResNode->dump(CurDAG);
2754 dbgs() << '\n');
Evan Chengbd1c5a82006-08-11 09:08:15 +00002755
2756 return ResNode;
Chris Lattner655e7df2005-11-16 01:54:32 +00002757}
2758
Chris Lattnerba1ed582006-06-08 18:03:49 +00002759bool X86DAGToDAGISel::
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002760SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00002761 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00002762 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerba1ed582006-06-08 18:03:49 +00002763 switch (ConstraintCode) {
2764 case 'o': // offsetable ??
2765 case 'v': // not offsetable ??
2766 default: return true;
2767 case 'm': // memory
Craig Topper062a2ba2014-04-25 05:30:21 +00002768 if (!SelectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00002769 return true;
2770 break;
2771 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002772
Evan Cheng2d487222006-08-26 01:05:16 +00002773 OutOps.push_back(Op0);
2774 OutOps.push_back(Op1);
2775 OutOps.push_back(Op2);
2776 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00002777 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00002778 return false;
2779}
2780
Chad Rosier24c19d22012-08-01 18:39:17 +00002781/// createX86ISelDag - This pass converts a legalized DAG into a
Chris Lattner655e7df2005-11-16 01:54:32 +00002782/// X86-specific DAG, ready for instruction scheduling.
2783///
Bill Wendling026e5d72009-04-29 23:29:43 +00002784FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00002785 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00002786 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00002787}