blob: 5c263b3021f59bd7158876ee11c55a1964aff427 [file] [log] [blame]
Bill Wendling68caaaf2010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000026#include "llvm/CodeGen/Passes.h"
Chris Lattner565449d2009-08-23 03:13:20 +000027#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000028#include "llvm/ADT/DepthFirstIterator.h"
Chris Lattner565449d2009-08-23 03:13:20 +000029#include "llvm/ADT/SetOperations.h"
30#include "llvm/ADT/SmallVector.h"
David Majnemer70497c62015-12-02 23:06:39 +000031#include "llvm/Analysis/EHPersonalities.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/LiveIntervalAnalysis.h"
33#include "llvm/CodeGen/LiveStackAnalysis.h"
34#include "llvm/CodeGen/LiveVariables.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunctionPass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/CodeGen/MachineMemOperand.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/BasicBlock.h"
40#include "llvm/IR/InlineAsm.h"
41#include "llvm/IR/Instructions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCAsmInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000043#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000044#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000045#include "llvm/Support/FileSystem.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000046#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetMachine.h"
49#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000050#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000051using namespace llvm;
52
53namespace {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000054 struct MachineVerifier {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000055
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000056 MachineVerifier(Pass *pass, const char *b) :
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000057 PASS(pass),
Owen Anderson21b17882015-02-04 00:02:59 +000058 Banner(b)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000059 {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000060
Matthias Braunb3aefc32016-02-15 19:25:31 +000061 unsigned verify(MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000062
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000063 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000064 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000065 const MachineFunction *MF;
66 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000067 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000068 const TargetRegisterInfo *TRI;
69 const MachineRegisterInfo *MRI;
70
71 unsigned foundErrors;
72
Ahmed Bougacha3681c772016-08-02 16:17:15 +000073 // Avoid querying the MachineFunctionProperties for each operand.
74 bool isFunctionRegBankSelected;
Ahmed Bougachab14e9442016-08-02 16:49:22 +000075 bool isFunctionSelected;
Ahmed Bougacha3681c772016-08-02 16:17:15 +000076
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000077 typedef SmallVector<unsigned, 16> RegVector;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000078 typedef SmallVector<const uint32_t*, 4> RegMaskVector;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000079 typedef DenseSet<unsigned> RegSet;
80 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000081 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000082
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000083 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000084 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000085
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000086 BitVector regsReserved;
87 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000088 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000089 RegMaskVector regMasks;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000090 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000091
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +000092 SlotIndex lastIndex;
93
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000094 // Add Reg and any sub-registers to RV
95 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
96 RV.push_back(Reg);
97 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +000098 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
99 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000100 }
101
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000102 struct BBInfo {
103 // Is this MBB reachable from the MF entry point?
104 bool reachable;
105
106 // Vregs that must be live in because they are used without being
107 // defined. Map value is the user.
108 RegMap vregsLiveIn;
109
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000110 // Regs killed in MBB. They may be defined again, and will then be in both
111 // regsKilled and regsLiveOut.
112 RegSet regsKilled;
113
114 // Regs defined in MBB and live out. Note that vregs passing through may
115 // be live out without being mentioned here.
116 RegSet regsLiveOut;
117
118 // Vregs that pass through MBB untouched. This set is disjoint from
119 // regsKilled and regsLiveOut.
120 RegSet vregsPassed;
121
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000122 // Vregs that must pass through MBB because they are needed by a successor
123 // block. This set is disjoint from regsLiveOut.
124 RegSet vregsRequired;
125
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000126 // Set versions of block's predecessor and successor lists.
127 BlockSet Preds, Succs;
128
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000129 BBInfo() : reachable(false) {}
130
131 // Add register to vregsPassed if it belongs there. Return true if
132 // anything changed.
133 bool addPassed(unsigned Reg) {
134 if (!TargetRegisterInfo::isVirtualRegister(Reg))
135 return false;
136 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
137 return false;
138 return vregsPassed.insert(Reg).second;
139 }
140
141 // Same for a full set.
142 bool addPassed(const RegSet &RS) {
143 bool changed = false;
144 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
145 if (addPassed(*I))
146 changed = true;
147 return changed;
148 }
149
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000150 // Add register to vregsRequired if it belongs there. Return true if
151 // anything changed.
152 bool addRequired(unsigned Reg) {
153 if (!TargetRegisterInfo::isVirtualRegister(Reg))
154 return false;
155 if (regsLiveOut.count(Reg))
156 return false;
157 return vregsRequired.insert(Reg).second;
158 }
159
160 // Same for a full set.
161 bool addRequired(const RegSet &RS) {
162 bool changed = false;
163 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
164 if (addRequired(*I))
165 changed = true;
166 return changed;
167 }
168
169 // Same for a full map.
170 bool addRequired(const RegMap &RM) {
171 bool changed = false;
172 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
173 if (addRequired(I->first))
174 changed = true;
175 return changed;
176 }
177
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000178 // Live-out registers are either in regsLiveOut or vregsPassed.
179 bool isLiveOut(unsigned Reg) const {
180 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
181 }
182 };
183
184 // Extra register info per MBB.
185 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
186
187 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000188 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000189 }
190
Lang Hames1ce837a2012-02-14 19:17:48 +0000191 bool isAllocatable(unsigned Reg) {
Jakob Stoklund Olesen244beb42012-10-16 00:05:06 +0000192 return Reg < TRI->getNumRegs() && MRI->isAllocatable(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000193 }
194
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000195 // Analysis information if available
196 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000197 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000198 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000199 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000200
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000201 void visitMachineFunctionBefore();
202 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000203 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000204 void visitMachineInstrBefore(const MachineInstr *MI);
205 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
206 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000207 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000208 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
209 void visitMachineFunctionAfter();
210
211 void report(const char *msg, const MachineFunction *MF);
212 void report(const char *msg, const MachineBasicBlock *MBB);
213 void report(const char *msg, const MachineInstr *MI);
214 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Matthias Braun7e624d52015-11-09 23:59:33 +0000215
216 void report_context(const LiveInterval &LI) const;
Matt Arsenault892fcd02016-07-25 19:39:01 +0000217 void report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000218 LaneBitmask LaneMask) const;
219 void report_context(const LiveRange::Segment &S) const;
220 void report_context(const VNInfo &VNI) const;
Matthias Braun579c9cd2016-02-02 02:44:25 +0000221 void report_context(SlotIndex Pos) const;
222 void report_context_liverange(const LiveRange &LR) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000223 void report_context_lanemask(LaneBitmask LaneMask) const;
Matthias Braun30668dd2016-05-11 21:31:39 +0000224 void report_context_vreg(unsigned VReg) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000225 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000226
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000227 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000228
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000229 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Matthias Braun1377fd62016-02-02 20:04:51 +0000230 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum,
231 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000232 LaneBitmask LaneMask = LaneBitmask::getNone());
Matthias Braun1377fd62016-02-02 20:04:51 +0000233 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum,
234 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000235 LaneBitmask LaneMask = LaneBitmask::getNone());
Matthias Braun1377fd62016-02-02 20:04:51 +0000236
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000237 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000238 void calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000239 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000240
241 void calcRegsRequired();
242 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000243 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000244 void verifyLiveInterval(const LiveInterval&);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000245 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000246 LaneBitmask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000247 void verifyLiveRangeSegment(const LiveRange&,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000248 const LiveRange::const_iterator I, unsigned,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000249 LaneBitmask);
250 void verifyLiveRange(const LiveRange&, unsigned,
251 LaneBitmask LaneMask = LaneBitmask::getNone());
Manman Renaa6875b2013-07-15 21:26:31 +0000252
253 void verifyStackFrame();
Matthias Braun80595462015-09-09 17:49:46 +0000254
255 void verifySlotIndexes() const;
Derek Schuff42666ee2016-03-29 17:40:22 +0000256 void verifyProperties(const MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000257 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000258
259 struct MachineVerifierPass : public MachineFunctionPass {
260 static char ID; // Pass ID, replacement for typeid
Matthias Brauna4e932d2014-12-11 19:41:51 +0000261 const std::string Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000262
Sven van Haastregt039a6d92017-03-29 09:08:25 +0000263 MachineVerifierPass(const std::string banner = std::string())
264 : MachineFunctionPass(ID), Banner(std::move(banner)) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000265 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
266 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000267
Craig Topper4584cd52014-03-07 09:26:03 +0000268 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000269 AU.setPreservesAll();
270 MachineFunctionPass::getAnalysisUsage(AU);
271 }
272
Craig Topper4584cd52014-03-07 09:26:03 +0000273 bool runOnMachineFunction(MachineFunction &MF) override {
Matthias Braunb3aefc32016-02-15 19:25:31 +0000274 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF);
275 if (FoundErrors)
276 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000277 return false;
278 }
279 };
280
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000281}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000282
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000283char MachineVerifierPass::ID = 0;
Owen Andersond31d82d2010-08-23 17:52:01 +0000284INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000285 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000286
Matthias Brauna4e932d2014-12-11 19:41:51 +0000287FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000288 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000289}
290
Matthias Braunb3aefc32016-02-15 19:25:31 +0000291bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors)
292 const {
293 MachineFunction &MF = const_cast<MachineFunction&>(*this);
294 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF);
295 if (AbortOnErrors && FoundErrors)
296 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
297 return FoundErrors == 0;
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000298}
299
Matthias Braun80595462015-09-09 17:49:46 +0000300void MachineVerifier::verifySlotIndexes() const {
301 if (Indexes == nullptr)
302 return;
303
304 // Ensure the IdxMBB list is sorted by slot indexes.
305 SlotIndex Last;
306 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(),
307 E = Indexes->MBBIndexEnd(); I != E; ++I) {
308 assert(!Last.isValid() || I->first > Last);
309 Last = I->first;
310 }
311}
312
Derek Schuff42666ee2016-03-29 17:40:22 +0000313void MachineVerifier::verifyProperties(const MachineFunction &MF) {
314 // If a pass has introduced virtual registers without clearing the
Matthias Braun1eb47362016-08-25 01:27:13 +0000315 // NoVRegs property (or set it without allocating the vregs)
Derek Schuff42666ee2016-03-29 17:40:22 +0000316 // then report an error.
317 if (MF.getProperties().hasProperty(
Matthias Braun1eb47362016-08-25 01:27:13 +0000318 MachineFunctionProperties::Property::NoVRegs) &&
319 MRI->getNumVirtRegs())
320 report("Function has NoVRegs property but there are VReg operands", &MF);
Derek Schuff42666ee2016-03-29 17:40:22 +0000321}
322
Matthias Braunb3aefc32016-02-15 19:25:31 +0000323unsigned MachineVerifier::verify(MachineFunction &MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000324 foundErrors = 0;
325
326 this->MF = &MF;
327 TM = &MF.getTarget();
Eric Christophereb9e87f2014-10-14 07:00:33 +0000328 TII = MF.getSubtarget().getInstrInfo();
329 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000330 MRI = &MF.getRegInfo();
331
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000332 isFunctionRegBankSelected = MF.getProperties().hasProperty(
333 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000334 isFunctionSelected = MF.getProperties().hasProperty(
335 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000336
Craig Topperc0196b12014-04-14 00:51:57 +0000337 LiveVars = nullptr;
338 LiveInts = nullptr;
339 LiveStks = nullptr;
340 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000341 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000342 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000343 // We don't want to verify LiveVariables if LiveIntervals is available.
344 if (!LiveInts)
345 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000346 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000347 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000348 }
349
Matthias Braun80595462015-09-09 17:49:46 +0000350 verifySlotIndexes();
351
Derek Schuff42666ee2016-03-29 17:40:22 +0000352 verifyProperties(MF);
353
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000354 visitMachineFunctionBefore();
355 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
356 MFI!=MFE; ++MFI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000357 visitMachineBasicBlockBefore(&*MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000358 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000359 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000360 // Do we expect the next instruction to be part of the same bundle?
361 bool InBundle = false;
362
Evan Cheng7fae11b2011-12-14 02:11:42 +0000363 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
364 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000365 if (MBBI->getParent() != &*MFI) {
Duncan P. N. Exon Smith8cc24ea2016-09-03 01:22:56 +0000366 report("Bad instruction parent pointer", &*MFI);
Owen Anderson21b17882015-02-04 00:02:59 +0000367 errs() << "Instruction: " << *MBBI;
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000368 continue;
369 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000370
371 // Check for consistent bundle flags.
372 if (InBundle && !MBBI->isBundledWithPred())
373 report("Missing BundledPred flag, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000374 "BundledSucc was set on predecessor",
375 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000376 if (!InBundle && MBBI->isBundledWithPred())
377 report("BundledPred flag is set, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000378 "but BundledSucc not set on predecessor",
379 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000380
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000381 // Is this a bundle header?
382 if (!MBBI->isInsideBundle()) {
383 if (CurBundle)
384 visitMachineBundleAfter(CurBundle);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000385 CurBundle = &*MBBI;
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000386 visitMachineBundleBefore(CurBundle);
387 } else if (!CurBundle)
Duncan P. N. Exon Smith8cc24ea2016-09-03 01:22:56 +0000388 report("No bundle header", &*MBBI);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000389 visitMachineInstrBefore(&*MBBI);
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000390 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
391 const MachineInstr &MI = *MBBI;
392 const MachineOperand &Op = MI.getOperand(I);
393 if (Op.getParent() != &MI) {
Matt Arsenault59d2ca12015-04-30 23:20:56 +0000394 // Make sure to use correct addOperand / RemoveOperand / ChangeTo
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000395 // functions when replacing operands of a MachineInstr.
396 report("Instruction has operand with wrong parent set", &MI);
397 }
398
399 visitMachineOperand(&Op, I);
400 }
401
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000402 visitMachineInstrAfter(&*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000403
404 // Was this the last bundled instruction?
405 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000406 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000407 if (CurBundle)
408 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000409 if (InBundle)
410 report("BundledSucc flag set on last instruction in block", &MFI->back());
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000411 visitMachineBasicBlockAfter(&*MFI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000412 }
413 visitMachineFunctionAfter();
414
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000415 // Clean up.
416 regsLive.clear();
417 regsDefined.clear();
418 regsDead.clear();
419 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000420 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000421 regsLiveInButUnused.clear();
422 MBBInfoMap.clear();
423
Matthias Braunb3aefc32016-02-15 19:25:31 +0000424 return foundErrors;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000425}
426
Chris Lattner75f40452009-08-23 01:03:30 +0000427void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000428 assert(MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000429 errs() << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000430 if (!foundErrors++) {
431 if (Banner)
Owen Anderson21b17882015-02-04 00:02:59 +0000432 errs() << "# " << Banner << '\n';
Matthias Braun42b4b632015-11-09 23:59:23 +0000433 if (LiveInts != nullptr)
434 LiveInts->print(errs());
435 else
436 MF->print(errs(), Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000437 }
Owen Anderson21b17882015-02-04 00:02:59 +0000438 errs() << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000439 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000440}
441
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000442void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000443 assert(MBB);
444 report(msg, MBB->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000445 errs() << "- basic block: BB#" << MBB->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000446 << ' ' << MBB->getName()
Roman Divackyad06cee2012-09-05 22:26:57 +0000447 << " (" << (const void*)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000448 if (Indexes)
Owen Anderson21b17882015-02-04 00:02:59 +0000449 errs() << " [" << Indexes->getMBBStartIdx(MBB)
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000450 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
Owen Anderson21b17882015-02-04 00:02:59 +0000451 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000452}
453
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000454void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000455 assert(MI);
456 report(msg, MI->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000457 errs() << "- instruction: ";
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000458 if (Indexes && Indexes->hasIndex(*MI))
459 errs() << Indexes->getInstructionIndex(*MI) << '\t';
Matthias Braun45718db2015-11-09 23:59:25 +0000460 MI->print(errs(), /*SkipOpers=*/true);
Matthias Braun716b4332015-11-09 23:59:29 +0000461 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000462}
463
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000464void MachineVerifier::report(const char *msg,
465 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000466 assert(MO);
467 report(msg, MO->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000468 errs() << "- operand " << MONum << ": ";
Eric Christopher1cdefae2015-02-27 00:11:34 +0000469 MO->print(errs(), TRI);
Owen Anderson21b17882015-02-04 00:02:59 +0000470 errs() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000471}
472
Matthias Braun579c9cd2016-02-02 02:44:25 +0000473void MachineVerifier::report_context(SlotIndex Pos) const {
474 errs() << "- at: " << Pos << '\n';
475}
476
Matthias Braun7e624d52015-11-09 23:59:33 +0000477void MachineVerifier::report_context(const LiveInterval &LI) const {
Owen Anderson21b17882015-02-04 00:02:59 +0000478 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000479}
480
Matt Arsenault892fcd02016-07-25 19:39:01 +0000481void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000482 LaneBitmask LaneMask) const {
Matthias Braun579c9cd2016-02-02 02:44:25 +0000483 report_context_liverange(LR);
Matt Arsenault892fcd02016-07-25 19:39:01 +0000484 report_context_vreg_regunit(VRegUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +0000485 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +0000486 report_context_lanemask(LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000487}
488
Matthias Braun7e624d52015-11-09 23:59:33 +0000489void MachineVerifier::report_context(const LiveRange::Segment &S) const {
490 errs() << "- segment: " << S << '\n';
491}
492
493void MachineVerifier::report_context(const VNInfo &VNI) const {
494 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n";
Matthias Braun364e6e92013-10-10 21:28:54 +0000495}
496
Matthias Braun579c9cd2016-02-02 02:44:25 +0000497void MachineVerifier::report_context_liverange(const LiveRange &LR) const {
498 errs() << "- liverange: " << LR << '\n';
499}
500
Matthias Braun30668dd2016-05-11 21:31:39 +0000501void MachineVerifier::report_context_vreg(unsigned VReg) const {
502 errs() << "- v. register: " << PrintReg(VReg, TRI) << '\n';
503}
504
Matthias Braun1377fd62016-02-02 20:04:51 +0000505void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const {
506 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
Matthias Braun30668dd2016-05-11 21:31:39 +0000507 report_context_vreg(VRegOrUnit);
Matthias Braun1377fd62016-02-02 20:04:51 +0000508 } else {
509 errs() << "- regunit: " << PrintRegUnit(VRegOrUnit, TRI) << '\n';
510 }
511}
512
513void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const {
514 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n';
515}
516
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000517void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000518 BBInfo &MInfo = MBBInfoMap[MBB];
519 if (!MInfo.reachable) {
520 MInfo.reachable = true;
521 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
522 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
523 markReachable(*SuI);
524 }
525}
526
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000527void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000528 lastIndex = SlotIndex();
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000529 regsReserved = MRI->getReservedRegs();
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000530
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000531 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000532
533 // Build a set of the basic blocks in the function.
534 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000535 for (const auto &MBB : *MF) {
536 FunctionBlocks.insert(&MBB);
537 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000538
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000539 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
540 if (MInfo.Preds.size() != MBB.pred_size())
541 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000542
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000543 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
544 if (MInfo.Succs.size() != MBB.succ_size())
545 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000546 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000547
548 // Check that the register use lists are sane.
549 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000550
551 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000552}
553
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000554// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000555static bool matchPair(MachineBasicBlock::const_succ_iterator i,
556 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000557 if (*i == a)
558 return *++i == b;
559 if (*i == b)
560 return *++i == a;
561 return false;
562}
563
564void
565MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000566 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000567
Matthias Braun79f85b32016-08-24 01:32:41 +0000568 if (!MF->getProperties().hasProperty(
Matthias Braun11723322017-01-05 20:01:19 +0000569 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) {
Lang Hames1ce837a2012-02-14 19:17:48 +0000570 // If this block has allocatable physical registers live-in, check that
571 // it is an entry block or landing pad.
Matthias Braund9da1622015-09-09 18:08:03 +0000572 for (const auto &LI : MBB->liveins()) {
573 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() &&
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +0000574 MBB->getIterator() != MBB->getParent()->begin()) {
Matt Arsenault900b21c2017-02-15 22:19:06 +0000575 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB);
Lang Hames1ce837a2012-02-14 19:17:48 +0000576 }
577 }
578 }
579
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000580 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000581 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000582 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000583 E = MBB->succ_end(); I != E; ++I) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000584 if ((*I)->isEHPad())
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000585 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000586 if (!FunctionBlocks.count(*I))
587 report("MBB has successor that isn't part of the function.", MBB);
588 if (!MBBInfoMap[*I].Preds.count(MBB)) {
589 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000590 errs() << "MBB is not in the predecessor list of the successor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000591 << (*I)->getNumber() << ".\n";
592 }
593 }
594
595 // Check the predecessor list.
596 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
597 E = MBB->pred_end(); I != E; ++I) {
598 if (!FunctionBlocks.count(*I))
599 report("MBB has predecessor that isn't part of the function.", MBB);
600 if (!MBBInfoMap[*I].Succs.count(MBB)) {
601 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000602 errs() << "MBB is not in the successor list of the predecessor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000603 << (*I)->getNumber() << ".\n";
604 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000605 }
Bill Wendling2a401312011-05-04 22:54:05 +0000606
607 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
608 const BasicBlock *BB = MBB->getBasicBlock();
Reid Kleckner64b003f2015-11-09 21:04:00 +0000609 const Function *Fn = MF->getFunction();
Bill Wendling2a401312011-05-04 22:54:05 +0000610 if (LandingPadSuccs.size() > 1 &&
611 !(AsmInfo &&
612 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
Reid Kleckner64b003f2015-11-09 21:04:00 +0000613 BB && isa<SwitchInst>(BB->getTerminator())) &&
614 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000615 report("MBB has more than one landing pad successor", MBB);
616
Dan Gohman352a4952009-08-27 02:43:49 +0000617 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000618 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000619 SmallVector<MachineOperand, 4> Cond;
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000620 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB,
621 Cond)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000622 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
623 // check whether its answers match up with reality.
624 if (!TBB && !FBB) {
625 // Block falls through to its successor.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000626 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000627 ++MBBI;
628 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000629 // It's possible that the block legitimately ends with a noreturn
630 // call or an unreachable, in which case it won't actually fall
631 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000632 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000633 // It's possible that the block legitimately ends with a noreturn
634 // call or an unreachable, in which case it won't actuall fall
635 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000636 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000637 report("MBB exits via unconditional fall-through but doesn't have "
638 "exactly one CFG successor!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000639 } else if (!MBB->isSuccessor(&*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000640 report("MBB exits via unconditional fall-through but its successor "
641 "differs from its CFG successor!", MBB);
642 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000643 if (!MBB->empty() && MBB->back().isBarrier() &&
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000644 !TII->isPredicated(MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000645 report("MBB exits via unconditional fall-through but ends with a "
646 "barrier instruction!", MBB);
647 }
648 if (!Cond.empty()) {
649 report("MBB exits via unconditional fall-through but has a condition!",
650 MBB);
651 }
652 } else if (TBB && !FBB && Cond.empty()) {
653 // Block unconditionally branches somewhere.
Ahmed Bougachafb6eeb72014-12-01 18:43:53 +0000654 // If the block has exactly one successor, that happens to be a
655 // landingpad, accept it as valid control flow.
656 if (MBB->succ_size() != 1+LandingPadSuccs.size() &&
657 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 ||
658 *MBB->succ_begin() != *LandingPadSuccs.begin())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000659 report("MBB exits via unconditional branch but doesn't have "
660 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000661 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000662 report("MBB exits via unconditional branch but the CFG "
663 "successor doesn't match the actual successor!", MBB);
664 }
665 if (MBB->empty()) {
666 report("MBB exits via unconditional branch but doesn't contain "
667 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000668 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000669 report("MBB exits via unconditional branch but doesn't end with a "
670 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000671 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000672 report("MBB exits via unconditional branch but the branch isn't a "
673 "terminator instruction!", MBB);
674 }
675 } else if (TBB && !FBB && !Cond.empty()) {
676 // Block conditionally branches somewhere, otherwise falls through.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000677 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000678 ++MBBI;
679 if (MBBI == MF->end()) {
680 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000681 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000682 // A conditional branch with only one successor is weird, but allowed.
683 if (&*MBBI != TBB)
684 report("MBB exits via conditional branch/fall-through but only has "
685 "one CFG successor!", MBB);
686 else if (TBB != *MBB->succ_begin())
687 report("MBB exits via conditional branch/fall-through but the CFG "
688 "successor don't match the actual successor!", MBB);
689 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000690 report("MBB exits via conditional branch/fall-through but doesn't have "
691 "exactly two CFG successors!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000692 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000693 report("MBB exits via conditional branch/fall-through but the CFG "
694 "successors don't match the actual successors!", MBB);
695 }
696 if (MBB->empty()) {
697 report("MBB exits via conditional branch/fall-through but doesn't "
698 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000699 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000700 report("MBB exits via conditional branch/fall-through but ends with a "
701 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000702 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000703 report("MBB exits via conditional branch/fall-through but the branch "
704 "isn't a terminator instruction!", MBB);
705 }
706 } else if (TBB && FBB) {
707 // Block conditionally branches somewhere, otherwise branches
708 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000709 if (MBB->succ_size() == 1) {
710 // A conditional branch with only one successor is weird, but allowed.
711 if (FBB != TBB)
712 report("MBB exits via conditional branch/branch through but only has "
713 "one CFG successor!", MBB);
714 else if (TBB != *MBB->succ_begin())
715 report("MBB exits via conditional branch/branch through but the CFG "
716 "successor don't match the actual successor!", MBB);
717 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000718 report("MBB exits via conditional branch/branch but doesn't have "
719 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000720 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000721 report("MBB exits via conditional branch/branch but the CFG "
722 "successors don't match the actual successors!", MBB);
723 }
724 if (MBB->empty()) {
725 report("MBB exits via conditional branch/branch but doesn't "
726 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000727 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000728 report("MBB exits via conditional branch/branch but doesn't end with a "
729 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000730 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000731 report("MBB exits via conditional branch/branch but the branch "
732 "isn't a terminator instruction!", MBB);
733 }
734 if (Cond.empty()) {
735 report("MBB exits via conditinal branch/branch but there's no "
736 "condition!", MBB);
737 }
738 } else {
739 report("AnalyzeBranch returned invalid data!", MBB);
740 }
741 }
742
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000743 regsLive.clear();
Matthias Braun11723322017-01-05 20:01:19 +0000744 if (MRI->tracksLiveness()) {
745 for (const auto &LI : MBB->liveins()) {
746 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) {
747 report("MBB live-in list contains non-physical register", MBB);
748 continue;
749 }
750 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true);
751 SubRegs.isValid(); ++SubRegs)
752 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000753 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000754 }
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000755 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000756
Matthias Braun941a7052016-07-28 18:40:00 +0000757 const MachineFrameInfo &MFI = MF->getFrameInfo();
758 BitVector PR = MFI.getPristineRegs(*MF);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000759 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000760 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
761 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000762 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000763 }
764
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000765 regsKilled.clear();
766 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000767
768 if (Indexes)
769 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000770}
771
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000772// This function gets called for all bundle headers, including normal
773// stand-alone unbundled instructions.
774void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000775 if (Indexes && Indexes->hasIndex(*MI)) {
776 SlotIndex idx = Indexes->getInstructionIndex(*MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000777 if (!(idx > lastIndex)) {
778 report("Instruction index out of order", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000779 errs() << "Last instruction was at " << lastIndex << '\n';
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000780 }
781 lastIndex = idx;
782 }
Pete Coopercd720162012-06-07 17:41:39 +0000783
784 // Ensure non-terminators don't follow terminators.
785 // Ignore predicated terminators formed by if conversion.
786 // FIXME: If conversion shouldn't need to violate this rule.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000787 if (MI->isTerminator() && !TII->isPredicated(*MI)) {
Pete Coopercd720162012-06-07 17:41:39 +0000788 if (!FirstTerminator)
789 FirstTerminator = MI;
790 } else if (FirstTerminator) {
791 report("Non-terminator instruction after the first terminator", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000792 errs() << "First terminator was:\t" << *FirstTerminator;
Pete Coopercd720162012-06-07 17:41:39 +0000793 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000794}
795
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000796// The operands on an INLINEASM instruction must follow a template.
797// Verify that the flag operands make sense.
798void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
799 // The first two operands on INLINEASM are the asm string and global flags.
800 if (MI->getNumOperands() < 2) {
801 report("Too few operands on inline asm", MI);
802 return;
803 }
804 if (!MI->getOperand(0).isSymbol())
805 report("Asm string must be an external symbol", MI);
806 if (!MI->getOperand(1).isImm())
807 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000808 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
Wei Ding0526e7f2016-06-22 18:51:08 +0000809 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16,
810 // and Extra_IsConvergent = 32.
811 if (!isUInt<6>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000812 report("Unknown asm flags", &MI->getOperand(1), 1);
813
Gabor Horvathfee04342015-03-16 09:53:42 +0000814 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed");
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000815
816 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
817 unsigned NumOps;
818 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
819 const MachineOperand &MO = MI->getOperand(OpNo);
820 // There may be implicit ops after the fixed operands.
821 if (!MO.isImm())
822 break;
823 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
824 }
825
826 if (OpNo > MI->getNumOperands())
827 report("Missing operands in last group", MI);
828
829 // An optional MDNode follows the groups.
830 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
831 ++OpNo;
832
833 // All trailing operands must be implicit registers.
834 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
835 const MachineOperand &MO = MI->getOperand(OpNo);
836 if (!MO.isReg() || !MO.isImplicit())
837 report("Expected implicit register after groups", &MO, OpNo);
838 }
839}
840
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000841void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000842 const MCInstrDesc &MCID = MI->getDesc();
843 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000844 report("Too few operands", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000845 errs() << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000846 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000847 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000848
Matthias Braun90799ce2016-08-23 21:19:49 +0000849 if (MI->isPHI() && MF->getProperties().hasProperty(
850 MachineFunctionProperties::Property::NoPHIs))
851 report("Found PHI instruction with NoPHIs property set", MI);
852
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000853 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000854 if (MI->isInlineAsm())
855 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000856
Dan Gohmandb9493c2009-10-07 17:36:00 +0000857 // Check the MachineMemOperands for basic consistency.
858 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
859 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000860 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000861 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000862 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000863 report("Missing mayStore flag", MI);
864 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000865
866 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000867 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000868 if (LiveInts) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000869 bool mapped = !LiveInts->isNotInMIMap(*MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000870 if (MI->isDebugValue()) {
871 if (mapped)
872 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000873 } else if (MI->isInsideBundle()) {
874 if (mapped)
875 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000876 } else {
877 if (!mapped)
878 report("Missing slot index", MI);
879 }
880 }
881
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000882 // Check types.
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000883 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000884 if (isFunctionSelected)
885 report("Unexpected generic instruction in a Selected function", MI);
886
Tim Northover0f140c72016-09-09 11:46:34 +0000887 // Generic instructions specify equality constraints between some
888 // of their operands. Make sure these are consistent.
889 SmallVector<LLT, 4> Types;
890 for (unsigned i = 0; i < MCID.getNumOperands(); ++i) {
891 if (!MCID.OpInfo[i].isGenericType())
892 continue;
893 size_t TypeIdx = MCID.OpInfo[i].getGenericTypeIndex();
894 Types.resize(std::max(TypeIdx + 1, Types.size()));
895
896 LLT OpTy = MRI->getType(MI->getOperand(i).getReg());
897 if (Types[TypeIdx].isValid() && Types[TypeIdx] != OpTy)
898 report("type mismatch in generic instruction", MI);
899 Types[TypeIdx] = OpTy;
900 }
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000901 }
902
Tim Northovere5102de2016-08-30 18:52:46 +0000903 // Generic opcodes must not have physical register operands.
Tim Northover25d12862016-09-09 11:47:31 +0000904 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Tim Northovere5102de2016-08-30 18:52:46 +0000905 for (auto &Op : MI->operands()) {
906 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg()))
907 report("Generic instruction cannot have physical register", MI);
908 }
909 }
910
Tim Northover88634992017-02-17 18:50:15 +0000911 // Generic loads and stores must have a single MachineMemOperand
912 // describing that access.
913 if ((MI->getOpcode() == TargetOpcode::G_LOAD ||
914 MI->getOpcode() == TargetOpcode::G_STORE) &&
915 !MI->hasOneMemOperand())
916 report("Generic instruction accessing memory must have one mem operand",
917 MI);
918
Andrew Trick924123a2011-09-21 02:20:46 +0000919 StringRef ErrorInfo;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000920 if (!TII->verifyInstruction(*MI, ErrorInfo))
Andrew Trick924123a2011-09-21 02:20:46 +0000921 report(ErrorInfo.data(), MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000922}
923
924void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000925MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000926 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000927 const MCInstrDesc &MCID = MI->getDesc();
Alex Lorenze5101e22015-08-10 21:47:36 +0000928 unsigned NumDefs = MCID.getNumDefs();
929 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT)
930 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0;
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000931
Evan Cheng6cc775f2011-06-28 19:10:37 +0000932 // The first MCID.NumDefs operands must be explicit register defines
Alex Lorenze5101e22015-08-10 21:47:36 +0000933 if (MONum < NumDefs) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000934 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000935 if (!MO->isReg())
936 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +0000937 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000938 report("Explicit definition marked as use", MO, MONum);
939 else if (MO->isImplicit())
940 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000941 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000942 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +0000943 // Don't check if it's the last operand in a variadic instruction. See,
944 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000945 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000946 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000947 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +0000948 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000949 if (MO->isImplicit())
950 report("Explicit operand marked as implicit", MO, MONum);
951 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000952
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000953 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
954 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000955 if (!MO->isReg())
956 report("Tied use must be a register", MO, MONum);
957 else if (!MO->isTied())
958 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000959 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
960 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000961 } else if (MO->isReg() && MO->isTied())
962 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000963 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +0000964 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000965 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000966 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000967 }
968
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000969 switch (MO->getType()) {
970 case MachineOperand::MO_Register: {
971 const unsigned Reg = MO->getReg();
972 if (!Reg)
973 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000974 if (MRI->tracksLiveness() && !MI->isDebugValue())
975 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000976
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000977 // Verify the consistency of tied operands.
978 if (MO->isTied()) {
979 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
980 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
981 if (!OtherMO.isReg())
982 report("Must be tied to a register", MO, MONum);
983 if (!OtherMO.isTied())
984 report("Missing tie flags on tied operand", MO, MONum);
985 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
986 report("Inconsistent tie links", MO, MONum);
987 if (MONum < MCID.getNumDefs()) {
988 if (OtherIdx < MCID.getNumOperands()) {
989 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
990 report("Explicit def tied to explicit use without tie constraint",
991 MO, MONum);
992 } else {
993 if (!OtherMO.isImplicit())
994 report("Explicit def should be tied to implicit use", MO, MONum);
995 }
996 }
997 }
998
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +0000999 // Verify two-address constraints after leaving SSA form.
1000 unsigned DefIdx;
1001 if (!MRI->isSSA() && MO->isUse() &&
1002 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
1003 Reg != MI->getOperand(DefIdx).getReg())
1004 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001005
1006 // Check register classes.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001007 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001008 unsigned SubIdx = MO->getSubReg();
1009
1010 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001011 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001012 report("Illegal subregister index for physical register", MO, MONum);
1013 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001014 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001015 if (const TargetRegisterClass *DRC =
1016 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001017 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001018 report("Illegal physical register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001019 errs() << TRI->getName(Reg) << " is not a "
Craig Toppercf0444b2014-11-17 05:50:14 +00001020 << TRI->getRegClassName(DRC) << " register.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001021 }
1022 }
1023 } else {
1024 // Virtual register.
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001025 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg);
1026 if (!RC) {
1027 // This is a generic virtual register.
Ahmed Bougachab14e9442016-08-02 16:49:22 +00001028
1029 // If we're post-Select, we can't have gvregs anymore.
1030 if (isFunctionSelected) {
1031 report("Generic virtual register invalid in a Selected function",
1032 MO, MONum);
1033 return;
1034 }
1035
Quentin Colombet3749f332016-12-22 22:50:34 +00001036 // The gvreg must have a type and it must not have a SubIdx.
Tim Northover0f140c72016-09-09 11:46:34 +00001037 LLT Ty = MRI->getType(Reg);
1038 if (!Ty.isValid()) {
1039 report("Generic virtual register must have a valid type", MO,
1040 MONum);
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001041 return;
1042 }
Ahmed Bougacha3681c772016-08-02 16:17:15 +00001043
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001044 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg);
Ahmed Bougacha3681c772016-08-02 16:17:15 +00001045
1046 // If we're post-RegBankSelect, the gvreg must have a bank.
1047 if (!RegBank && isFunctionRegBankSelected) {
1048 report("Generic virtual register must have a bank in a "
1049 "RegBankSelected function",
1050 MO, MONum);
1051 return;
1052 }
1053
1054 // Make sure the register fits into its register bank if any.
Tim Northover32a078a2016-09-15 10:09:59 +00001055 if (RegBank && Ty.isValid() &&
Tim Northover0f140c72016-09-09 11:46:34 +00001056 RegBank->getSize() < Ty.getSizeInBits()) {
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001057 report("Register bank is too small for virtual register", MO,
1058 MONum);
1059 errs() << "Register bank " << RegBank->getName() << " too small("
Tim Northover0f140c72016-09-09 11:46:34 +00001060 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits()
1061 << "-bits\n";
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001062 return;
1063 }
1064 if (SubIdx) {
Tim Northover0f140c72016-09-09 11:46:34 +00001065 report("Generic virtual register does not subregister index", MO,
1066 MONum);
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001067 return;
1068 }
Quentin Colombetfa5960a2016-12-22 21:56:39 +00001069
1070 // If this is a target specific instruction and this operand
1071 // has register class constraint, the virtual register must
1072 // comply to it.
1073 if (!isPreISelGenericOpcode(MCID.getOpcode()) &&
1074 TII->getRegClass(MCID, MONum, TRI, *MF)) {
1075 report("Virtual register does not match instruction constraint", MO,
1076 MONum);
1077 errs() << "Expect register class "
1078 << TRI->getRegClassName(
1079 TII->getRegClass(MCID, MONum, TRI, *MF))
1080 << " but got nothing\n";
1081 return;
1082 }
1083
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001084 break;
1085 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001086 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001087 const TargetRegisterClass *SRC =
1088 TRI->getSubClassWithSubReg(RC, SubIdx);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +00001089 if (!SRC) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001090 report("Invalid subregister index for virtual register", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001091 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +00001092 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001093 return;
1094 }
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001095 if (RC != SRC) {
1096 report("Invalid register class for subregister index", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001097 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001098 << " does not fully support subreg index " << SubIdx << "\n";
1099 return;
1100 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001101 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001102 if (const TargetRegisterClass *DRC =
1103 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001104 if (SubIdx) {
1105 const TargetRegisterClass *SuperRC =
Eric Christopher433c4322015-03-10 23:46:01 +00001106 TRI->getLargestLegalSuperClass(RC, *MF);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001107 if (!SuperRC) {
1108 report("No largest legal super class exists.", MO, MONum);
1109 return;
1110 }
1111 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
1112 if (!DRC) {
1113 report("No matching super-reg register class.", MO, MONum);
1114 return;
1115 }
1116 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +00001117 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001118 report("Illegal virtual register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001119 errs() << "Expected a " << TRI->getRegClassName(DRC)
Craig Toppercf0444b2014-11-17 05:50:14 +00001120 << " register, but got a " << TRI->getRegClassName(RC)
1121 << " register\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001122 }
1123 }
1124 }
1125 }
1126 break;
1127 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001128
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001129 case MachineOperand::MO_RegisterMask:
1130 regMasks.push_back(MO->getRegMask());
1131 break;
1132
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001133 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +00001134 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
1135 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001136 break;
1137
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001138 case MachineOperand::MO_FrameIndex:
1139 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001140 LiveInts && !LiveInts->isNotInMIMap(*MI)) {
Jonas Paulsson72640f12015-10-29 08:28:35 +00001141 int FI = MO->getIndex();
1142 LiveInterval &LI = LiveStks->getInterval(FI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001143 SlotIndex Idx = LiveInts->getInstructionIndex(*MI);
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001144
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001145 bool stores = MI->mayStore();
Jonas Paulsson72640f12015-10-29 08:28:35 +00001146 bool loads = MI->mayLoad();
1147 // For a memory-to-memory move, we need to check if the frame
1148 // index is used for storing or loading, by inspecting the
1149 // memory operands.
1150 if (stores && loads) {
1151 for (auto *MMO : MI->memoperands()) {
1152 const PseudoSourceValue *PSV = MMO->getPseudoValue();
1153 if (PSV == nullptr) continue;
1154 const FixedStackPseudoSourceValue *Value =
1155 dyn_cast<FixedStackPseudoSourceValue>(PSV);
1156 if (Value == nullptr) continue;
1157 if (Value->getFrameIndex() != FI) continue;
1158
1159 if (MMO->isStore())
1160 loads = false;
1161 else
1162 stores = false;
1163 break;
1164 }
1165 if (loads == stores)
1166 report("Missing fixed stack memoperand.", MI);
1167 }
1168 if (loads && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001169 report("Instruction loads from dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001170 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001171 }
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001172 if (stores && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001173 report("Instruction stores to dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001174 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001175 }
1176 }
1177 break;
1178
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001179 default:
1180 break;
1181 }
1182}
1183
Matthias Braun1377fd62016-02-02 20:04:51 +00001184void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO,
1185 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit,
1186 LaneBitmask LaneMask) {
1187 LiveQueryResult LRQ = LR.Query(UseIdx);
1188 // Check if we have a segment at the use, note however that we only need one
1189 // live subregister range, the others may be dead.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001190 if (!LRQ.valueIn() && LaneMask.none()) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001191 report("No live segment at use", MO, MONum);
1192 report_context_liverange(LR);
1193 report_context_vreg_regunit(VRegOrUnit);
1194 report_context(UseIdx);
1195 }
1196 if (MO->isKill() && !LRQ.isKill()) {
1197 report("Live range continues after kill flag", MO, MONum);
1198 report_context_liverange(LR);
1199 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001200 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001201 report_context_lanemask(LaneMask);
1202 report_context(UseIdx);
1203 }
1204}
1205
1206void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO,
1207 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit,
1208 LaneBitmask LaneMask) {
1209 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) {
1210 assert(VNI && "NULL valno is not allowed");
1211 if (VNI->def != DefIdx) {
1212 report("Inconsistent valno->def", MO, MONum);
1213 report_context_liverange(LR);
1214 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001215 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001216 report_context_lanemask(LaneMask);
1217 report_context(*VNI);
1218 report_context(DefIdx);
1219 }
1220 } else {
1221 report("No live segment at def", MO, MONum);
1222 report_context_liverange(LR);
1223 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001224 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001225 report_context_lanemask(LaneMask);
1226 report_context(DefIdx);
1227 }
1228 // Check that, if the dead def flag is present, LiveInts agree.
1229 if (MO->isDead()) {
1230 LiveQueryResult LRQ = LR.Query(DefIdx);
1231 if (!LRQ.isDeadDef()) {
1232 // In case of physregs we can have a non-dead definition on another
1233 // operand.
1234 bool otherDef = false;
1235 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
1236 const MachineInstr &MI = *MO->getParent();
1237 for (const MachineOperand &MO : MI.operands()) {
1238 if (!MO.isReg() || !MO.isDef() || MO.isDead())
1239 continue;
1240 unsigned Reg = MO.getReg();
1241 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
1242 if (*Units == VRegOrUnit) {
1243 otherDef = true;
1244 break;
1245 }
1246 }
1247 }
1248 }
1249
1250 if (!otherDef) {
1251 report("Live range continues after dead def flag", MO, MONum);
1252 report_context_liverange(LR);
1253 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001254 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001255 report_context_lanemask(LaneMask);
1256 }
1257 }
1258 }
1259}
1260
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001261void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
1262 const MachineInstr *MI = MO->getParent();
1263 const unsigned Reg = MO->getReg();
1264
1265 // Both use and def operands can read a register.
1266 if (MO->readsReg()) {
1267 regsLiveInButUnused.erase(Reg);
1268
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001269 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001270 addRegWithSubRegs(regsKilled, Reg);
1271
1272 // Check that LiveVars knows this kill.
1273 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1274 MO->isKill()) {
1275 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
David Majnemer0d955d02016-08-11 22:21:41 +00001276 if (!is_contained(VI.Kills, MI))
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001277 report("Kill missing from LiveVariables", MO, MONum);
1278 }
1279
1280 // Check LiveInts liveness and kill.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001281 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1282 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001283 // Check the cached regunit intervals.
1284 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1285 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001286 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units))
1287 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001288 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001289 }
1290
1291 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1292 if (LiveInts->hasInterval(Reg)) {
1293 // This is a virtual register interval.
1294 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun1377fd62016-02-02 20:04:51 +00001295 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg);
1296
1297 if (LI.hasSubRanges() && !MO->isDef()) {
1298 unsigned SubRegIdx = MO->getSubReg();
1299 LaneBitmask MOMask = SubRegIdx != 0
1300 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1301 : MRI->getMaxLaneMaskForVReg(Reg);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001302 LaneBitmask LiveInMask;
Matthias Braun1377fd62016-02-02 20:04:51 +00001303 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001304 if ((MOMask & SR.LaneMask).none())
Matthias Braun1377fd62016-02-02 20:04:51 +00001305 continue;
1306 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask);
1307 LiveQueryResult LRQ = SR.Query(UseIdx);
1308 if (LRQ.valueIn())
1309 LiveInMask |= SR.LaneMask;
1310 }
1311 // At least parts of the register has to be live at the use.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001312 if ((LiveInMask & MOMask).none()) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001313 report("No live subrange at use", MO, MONum);
1314 report_context(LI);
1315 report_context(UseIdx);
1316 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001317 }
1318 } else {
1319 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001320 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001321 }
1322 }
1323
1324 // Use of a dead register.
1325 if (!regsLive.count(Reg)) {
1326 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1327 // Reserved registers may be used even when 'dead'.
Matthias Braun96d77322014-12-10 01:13:13 +00001328 bool Bad = !isReserved(Reg);
1329 // We are fine if just any subregister has a defined value.
1330 if (Bad) {
1331 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid();
1332 ++SubRegs) {
1333 if (regsLive.count(*SubRegs)) {
1334 Bad = false;
1335 break;
1336 }
1337 }
1338 }
Matthias Braun96a31952015-01-14 22:25:14 +00001339 // If there is an additional implicit-use of a super register we stop
1340 // here. By definition we are fine if the super register is not
1341 // (completely) dead, if the complete super register is dead we will
1342 // get a report for its operand.
1343 if (Bad) {
1344 for (const MachineOperand &MOP : MI->uses()) {
1345 if (!MOP.isReg())
1346 continue;
1347 if (!MOP.isImplicit())
1348 continue;
1349 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid();
1350 ++SubRegs) {
1351 if (*SubRegs == Reg) {
1352 Bad = false;
1353 break;
1354 }
1355 }
1356 }
1357 }
Matthias Braun96d77322014-12-10 01:13:13 +00001358 if (Bad)
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001359 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001360 } else if (MRI->def_empty(Reg)) {
1361 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001362 } else {
1363 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1364 // We don't know which virtual registers are live in, so only complain
1365 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1366 // must be live in. PHI instructions are handled separately.
1367 if (MInfo.regsKilled.count(Reg))
1368 report("Using a killed virtual register", MO, MONum);
1369 else if (!MI->isPHI())
1370 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1371 }
1372 }
1373 }
1374
1375 if (MO->isDef()) {
1376 // Register defined.
1377 // TODO: verify that earlyclobber ops are not used.
1378 if (MO->isDead())
1379 addRegWithSubRegs(regsDead, Reg);
1380 else
1381 addRegWithSubRegs(regsDefined, Reg);
1382
1383 // Verify SSA form.
1384 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001385 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001386 report("Multiple virtual register defs in SSA form", MO, MONum);
1387
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001388 // Check LiveInts for a live segment, but only for virtual registers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001389 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1390 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001391 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Matthias Braun1377fd62016-02-02 20:04:51 +00001392
1393 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1394 if (LiveInts->hasInterval(Reg)) {
1395 const LiveInterval &LI = LiveInts->getInterval(Reg);
1396 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg);
1397
1398 if (LI.hasSubRanges()) {
1399 unsigned SubRegIdx = MO->getSubReg();
1400 LaneBitmask MOMask = SubRegIdx != 0
1401 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1402 : MRI->getMaxLaneMaskForVReg(Reg);
1403 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001404 if ((SR.LaneMask & MOMask).none())
Matthias Braun1377fd62016-02-02 20:04:51 +00001405 continue;
1406 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask);
1407 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001408 }
1409 } else {
Matthias Braun1377fd62016-02-02 20:04:51 +00001410 report("Virtual register has no Live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001411 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001412 }
1413 }
1414 }
1415}
1416
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001417void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001418}
1419
1420// This function gets called after visiting all instructions in a bundle. The
1421// argument points to the bundle header.
1422// Normal stand-alone instructions are also considered 'bundles', and this
1423// function is called for all of them.
1424void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001425 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1426 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001427 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001428 // Kill any masked registers.
1429 while (!regMasks.empty()) {
1430 const uint32_t *Mask = regMasks.pop_back_val();
1431 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1432 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1433 MachineOperand::clobbersPhysReg(Mask, *I))
1434 regsDead.push_back(*I);
1435 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001436 set_subtract(regsLive, regsDead); regsDead.clear();
1437 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001438}
1439
1440void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001441MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001442 MBBInfoMap[MBB].regsLiveOut = regsLive;
1443 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001444
1445 if (Indexes) {
1446 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1447 if (!(stop > lastIndex)) {
1448 report("Block ends before last instruction index", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001449 errs() << "Block ends at " << stop
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001450 << " last instruction was at " << lastIndex << '\n';
1451 }
1452 lastIndex = stop;
1453 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001454}
1455
1456// Calculate the largest possible vregsPassed sets. These are the registers that
1457// can pass through an MBB live, but may not be live every time. It is assumed
1458// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001459void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001460 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1461 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001462 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001463 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001464 BBInfo &MInfo = MBBInfoMap[&MBB];
1465 if (!MInfo.reachable)
1466 continue;
1467 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1468 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1469 BBInfo &SInfo = MBBInfoMap[*SuI];
1470 if (SInfo.addPassed(MInfo.regsLiveOut))
1471 todo.insert(*SuI);
1472 }
1473 }
1474
1475 // Iteratively push vregsPassed to successors. This will converge to the same
1476 // final state regardless of DenseSet iteration order.
1477 while (!todo.empty()) {
1478 const MachineBasicBlock *MBB = *todo.begin();
1479 todo.erase(MBB);
1480 BBInfo &MInfo = MBBInfoMap[MBB];
1481 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1482 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1483 if (*SuI == MBB)
1484 continue;
1485 BBInfo &SInfo = MBBInfoMap[*SuI];
1486 if (SInfo.addPassed(MInfo.vregsPassed))
1487 todo.insert(*SuI);
1488 }
1489 }
1490}
1491
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001492// Calculate the set of virtual registers that must be passed through each basic
1493// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001494// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001495void MachineVerifier::calcRegsRequired() {
1496 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001497 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001498 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001499 BBInfo &MInfo = MBBInfoMap[&MBB];
1500 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1501 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1502 BBInfo &PInfo = MBBInfoMap[*PrI];
1503 if (PInfo.addRequired(MInfo.vregsLiveIn))
1504 todo.insert(*PrI);
1505 }
1506 }
1507
1508 // Iteratively push vregsRequired to predecessors. This will converge to the
1509 // same final state regardless of DenseSet iteration order.
1510 while (!todo.empty()) {
1511 const MachineBasicBlock *MBB = *todo.begin();
1512 todo.erase(MBB);
1513 BBInfo &MInfo = MBBInfoMap[MBB];
1514 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1515 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1516 if (*PrI == MBB)
1517 continue;
1518 BBInfo &SInfo = MBBInfoMap[*PrI];
1519 if (SInfo.addRequired(MInfo.vregsRequired))
1520 todo.insert(*PrI);
1521 }
1522 }
1523}
1524
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001525// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001526// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001527void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001528 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001529 for (const auto &BBI : *MBB) {
1530 if (!BBI.isPHI())
1531 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001532 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001533
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001534 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) {
1535 unsigned Reg = BBI.getOperand(i).getReg();
1536 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001537 if (!Pre->isSuccessor(MBB))
1538 continue;
1539 seen.insert(Pre);
1540 BBInfo &PrInfo = MBBInfoMap[Pre];
1541 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
1542 report("PHI operand is not live-out from predecessor",
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001543 &BBI.getOperand(i), i);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001544 }
1545
1546 // Did we see all predecessors?
1547 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1548 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1549 if (!seen.count(*PrI)) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001550 report("Missing PHI operand", &BBI);
Owen Anderson21b17882015-02-04 00:02:59 +00001551 errs() << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001552 << " is a predecessor according to the CFG.\n";
1553 }
1554 }
1555 }
1556}
1557
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001558void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001559 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001560
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001561 for (const auto &MBB : *MF) {
1562 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001563
1564 // Skip unreachable MBBs.
1565 if (!MInfo.reachable)
1566 continue;
1567
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001568 checkPHIOps(&MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001569 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001570
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001571 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001572 calcRegsRequired();
1573
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001574 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001575 for (const auto &MBB : *MF) {
1576 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001577 for (RegSet::iterator
1578 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1579 ++I)
1580 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001581 report("Virtual register killed in block, but needed live out.", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001582 errs() << "Virtual register " << PrintReg(*I)
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001583 << " is used after the block.\n";
1584 }
1585 }
1586
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001587 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001588 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1589 for (RegSet::iterator
1590 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Matthias Braun30668dd2016-05-11 21:31:39 +00001591 ++I) {
1592 report("Virtual register defs don't dominate all uses.", MF);
1593 report_context_vreg(*I);
1594 }
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001595 }
1596
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001597 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001598 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001599 if (LiveInts)
1600 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001601}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001602
1603void MachineVerifier::verifyLiveVariables() {
1604 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001605 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1606 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001607 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001608 for (const auto &MBB : *MF) {
1609 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001610
1611 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1612 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001613 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1614 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001615 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001616 << " must be live through the block.\n";
1617 }
1618 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001619 if (VI.AliveBlocks.test(MBB.getNumber())) {
1620 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001621 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001622 << " is not needed live through the block.\n";
1623 }
1624 }
1625 }
1626 }
1627}
1628
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001629void MachineVerifier::verifyLiveIntervals() {
1630 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001631 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1632 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001633
1634 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001635 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001636 continue;
1637
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001638 if (!LiveInts->hasInterval(Reg)) {
1639 report("Missing live interval for virtual register", MF);
Owen Anderson21b17882015-02-04 00:02:59 +00001640 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001641 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001642 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001643
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001644 const LiveInterval &LI = LiveInts->getInterval(Reg);
1645 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001646 verifyLiveInterval(LI);
1647 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001648
1649 // Verify all the cached regunit intervals.
1650 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001651 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1652 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001653}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001654
Matthias Braun364e6e92013-10-10 21:28:54 +00001655void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001656 const VNInfo *VNI, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001657 LaneBitmask LaneMask) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001658 if (VNI->isUnused())
1659 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001660
Matthias Braun364e6e92013-10-10 21:28:54 +00001661 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001662
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001663 if (!DefVNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001664 report("Value not live at VNInfo def and not marked unused", MF);
1665 report_context(LR, Reg, LaneMask);
1666 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001667 return;
1668 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001669
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001670 if (DefVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001671 report("Live segment at def has different VNInfo", MF);
1672 report_context(LR, Reg, LaneMask);
1673 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001674 return;
1675 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001676
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001677 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1678 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001679 report("Invalid VNInfo definition index", MF);
1680 report_context(LR, Reg, LaneMask);
1681 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001682 return;
1683 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001684
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001685 if (VNI->isPHIDef()) {
1686 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001687 report("PHIDef VNInfo is not defined at MBB start", MBB);
1688 report_context(LR, Reg, LaneMask);
1689 report_context(*VNI);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001690 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001691 return;
1692 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001693
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001694 // Non-PHI def.
1695 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1696 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001697 report("No instruction at VNInfo def index", MBB);
1698 report_context(LR, Reg, LaneMask);
1699 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001700 return;
1701 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001702
Matthias Braun364e6e92013-10-10 21:28:54 +00001703 if (Reg != 0) {
1704 bool hasDef = false;
1705 bool isEarlyClobber = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001706 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001707 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001708 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001709 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1710 if (MOI->getReg() != Reg)
1711 continue;
1712 } else {
1713 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1714 !TRI->hasRegUnit(MOI->getReg(), Reg))
1715 continue;
1716 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001717 if (LaneMask.any() &&
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001718 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none())
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001719 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001720 hasDef = true;
1721 if (MOI->isEarlyClobber())
1722 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001723 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001724
Matthias Braun364e6e92013-10-10 21:28:54 +00001725 if (!hasDef) {
1726 report("Defining instruction does not modify register", MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001727 report_context(LR, Reg, LaneMask);
1728 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001729 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001730
Matthias Braun364e6e92013-10-10 21:28:54 +00001731 // Early clobber defs begin at USE slots, but other defs must begin at
1732 // DEF slots.
1733 if (isEarlyClobber) {
1734 if (!VNI->def.isEarlyClobber()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001735 report("Early clobber def must be at an early-clobber slot", MBB);
1736 report_context(LR, Reg, LaneMask);
1737 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001738 }
1739 } else if (!VNI->def.isRegister()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001740 report("Non-PHI, non-early clobber def must be at a register slot", MBB);
1741 report_context(LR, Reg, LaneMask);
1742 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001743 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001744 }
1745}
1746
Matthias Braun364e6e92013-10-10 21:28:54 +00001747void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1748 const LiveRange::const_iterator I,
Matthias Braune6a24852015-09-25 21:51:14 +00001749 unsigned Reg, LaneBitmask LaneMask)
1750{
Matthias Braun364e6e92013-10-10 21:28:54 +00001751 const LiveRange::Segment &S = *I;
1752 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001753 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001754
Matthias Braun364e6e92013-10-10 21:28:54 +00001755 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001756 report("Foreign valno in live segment", MF);
1757 report_context(LR, Reg, LaneMask);
1758 report_context(S);
1759 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001760 }
1761
1762 if (VNI->isUnused()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001763 report("Live segment valno is marked unused", MF);
1764 report_context(LR, Reg, LaneMask);
1765 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001766 }
1767
Matthias Braun364e6e92013-10-10 21:28:54 +00001768 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001769 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001770 report("Bad start of live segment, no basic block", MF);
1771 report_context(LR, Reg, LaneMask);
1772 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001773 return;
1774 }
1775 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001776 if (S.start != MBBStartIdx && S.start != VNI->def) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001777 report("Live segment must begin at MBB entry or valno def", MBB);
1778 report_context(LR, Reg, LaneMask);
1779 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001780 }
1781
1782 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001783 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001784 if (!EndMBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001785 report("Bad end of live segment, no basic block", MF);
1786 report_context(LR, Reg, LaneMask);
1787 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001788 return;
1789 }
1790
1791 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001792 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001793 return;
1794
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001795 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001796 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1797 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001798 return;
1799
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001800 // The live segment is ending inside EndMBB
1801 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001802 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001803 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001804 report("Live segment doesn't end at a valid instruction", EndMBB);
1805 report_context(LR, Reg, LaneMask);
1806 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001807 return;
1808 }
1809
1810 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001811 if (S.end.isBlock()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001812 report("Live segment ends at B slot of an instruction", EndMBB);
1813 report_context(LR, Reg, LaneMask);
1814 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001815 }
1816
Matthias Braun364e6e92013-10-10 21:28:54 +00001817 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001818 // Segment ends on the dead slot.
1819 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001820 if (!SlotIndex::isSameInstr(S.start, S.end)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001821 report("Live segment ending at dead slot spans instructions", EndMBB);
1822 report_context(LR, Reg, LaneMask);
1823 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001824 }
1825 }
1826
1827 // A live segment can only end at an early-clobber slot if it is being
1828 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001829 if (S.end.isEarlyClobber()) {
1830 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001831 report("Live segment ending at early clobber slot must be "
Matthias Braun7e624d52015-11-09 23:59:33 +00001832 "redefined by an EC def in the same instruction", EndMBB);
1833 report_context(LR, Reg, LaneMask);
1834 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001835 }
1836 }
1837
1838 // The following checks only apply to virtual registers. Physreg liveness
1839 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001840 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001841 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001842 // use, or a dead flag on a def.
1843 bool hasRead = false;
Matthias Braun21554d92014-12-10 01:13:11 +00001844 bool hasSubRegDef = false;
Matthias Braun72a58c32016-03-29 19:07:43 +00001845 bool hasDeadDef = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001846 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001847 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001848 continue;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001849 unsigned Sub = MOI->getSubReg();
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001850 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub)
1851 : LaneBitmask::getAll();
Matthias Braun72a58c32016-03-29 19:07:43 +00001852 if (MOI->isDef()) {
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001853 if (Sub != 0) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001854 hasSubRegDef = true;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001855 // An operand vreg0:sub0<def> reads vreg0:sub1..n. Invert the lane
1856 // mask for subregister defs. Read-undef defs will be handled by
1857 // readsReg below.
Krzysztof Parzyszek0a955d62016-08-29 13:15:35 +00001858 SLM = ~SLM;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001859 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001860 if (MOI->isDead())
1861 hasDeadDef = true;
1862 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001863 if (LaneMask.any() && (LaneMask & SLM).none())
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001864 continue;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001865 if (MOI->readsReg())
1866 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001867 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001868 if (S.end.isDead()) {
1869 // Make sure that the corresponding machine operand for a "dead" live
1870 // range has the dead flag. We cannot perform this check for subregister
1871 // liveranges as partially dead values are allowed.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001872 if (LaneMask.none() && !hasDeadDef) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001873 report("Instruction ending live segment on dead slot has no dead flag",
1874 MI);
1875 report_context(LR, Reg, LaneMask);
1876 report_context(S);
1877 }
1878 } else {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001879 if (!hasRead) {
Matthias Braun21554d92014-12-10 01:13:11 +00001880 // When tracking subregister liveness, the main range must start new
1881 // values on partial register writes, even if there is no read.
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001882 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() ||
Matthias Brauna25e13a2015-03-19 00:21:58 +00001883 !hasSubRegDef) {
Matthias Braun21554d92014-12-10 01:13:11 +00001884 report("Instruction ending live segment doesn't read the register",
1885 MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001886 report_context(LR, Reg, LaneMask);
1887 report_context(S);
Matthias Braun21554d92014-12-10 01:13:11 +00001888 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001889 }
1890 }
1891 }
1892
1893 // Now check all the basic blocks in this live segment.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001894 MachineFunction::const_iterator MFI = MBB->getIterator();
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001895 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00001896 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001897 // Not live-in to any blocks.
1898 if (MBB == EndMBB)
1899 return;
1900 // Skip this block.
1901 ++MFI;
1902 }
1903 for (;;) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001904 assert(LiveInts->isLiveInToMBB(LR, &*MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001905 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00001906 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Reid Kleckner0e288232015-08-27 23:27:47 +00001907 MFI->isEHPad()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001908 if (&*MFI == EndMBB)
1909 break;
1910 ++MFI;
1911 continue;
1912 }
1913
1914 // Is VNI a PHI-def in the current block?
1915 bool IsPHI = VNI->isPHIDef() &&
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001916 VNI->def == LiveInts->getMBBStartIdx(&*MFI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001917
1918 // Check that VNI is live-out of all predecessors.
1919 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1920 PE = MFI->pred_end(); PI != PE; ++PI) {
1921 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001922 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001923
Matthias Braune29b7682016-05-20 23:02:13 +00001924 // All predecessors must have a live-out value if this is not a
1925 // subregister liverange.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001926 if (!PVNI && LaneMask.none()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001927 report("Register not marked live out of predecessor", *PI);
1928 report_context(LR, Reg, LaneMask);
1929 report_context(*VNI);
1930 errs() << " live into BB#" << MFI->getNumber()
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001931 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before "
1932 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001933 continue;
1934 }
1935
1936 // Only PHI-defs can take different predecessor values.
1937 if (!IsPHI && PVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001938 report("Different value live out of predecessor", *PI);
1939 report_context(LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001940 errs() << "Valno #" << PVNI->id << " live out of BB#"
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001941 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id
1942 << " live into BB#" << MFI->getNumber() << '@'
1943 << LiveInts->getMBBStartIdx(&*MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001944 }
1945 }
1946 if (&*MFI == EndMBB)
1947 break;
1948 ++MFI;
1949 }
1950}
1951
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001952void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001953 LaneBitmask LaneMask) {
Matthias Braun96761952014-12-10 23:07:54 +00001954 for (const VNInfo *VNI : LR.valnos)
1955 verifyLiveRangeValue(LR, VNI, Reg, LaneMask);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001956
Matthias Braun364e6e92013-10-10 21:28:54 +00001957 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001958 verifyLiveRangeSegment(LR, I, Reg, LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +00001959}
1960
1961void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001962 unsigned Reg = LI.reg;
Matthias Braune962e522015-03-25 21:18:22 +00001963 assert(TargetRegisterInfo::isVirtualRegister(Reg));
1964 verifyLiveRange(LI, Reg);
1965
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001966 LaneBitmask Mask;
Matthias Braune6a24852015-09-25 21:51:14 +00001967 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg);
Matthias Braune962e522015-03-25 21:18:22 +00001968 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001969 if ((Mask & SR.LaneMask).any()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001970 report("Lane masks of sub ranges overlap in live interval", MF);
1971 report_context(LI);
1972 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001973 if ((SR.LaneMask & ~MaxMask).any()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001974 report("Subrange lanemask is invalid", MF);
1975 report_context(LI);
1976 }
1977 if (SR.empty()) {
1978 report("Subrange must not be empty", MF);
1979 report_context(SR, LI.reg, SR.LaneMask);
1980 }
Matthias Braune962e522015-03-25 21:18:22 +00001981 Mask |= SR.LaneMask;
1982 verifyLiveRange(SR, LI.reg, SR.LaneMask);
Matthias Braun7e624d52015-11-09 23:59:33 +00001983 if (!LI.covers(SR)) {
1984 report("A Subrange is not covered by the main range", MF);
1985 report_context(LI);
1986 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001987 }
1988
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001989 // Check the LI only has one connected component.
Matthias Braune962e522015-03-25 21:18:22 +00001990 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
Matthias Braunbf47f632016-01-08 01:16:35 +00001991 unsigned NumComp = ConEQ.Classify(LI);
Matthias Braune962e522015-03-25 21:18:22 +00001992 if (NumComp > 1) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001993 report("Multiple connected components in live interval", MF);
1994 report_context(LI);
Matthias Braune962e522015-03-25 21:18:22 +00001995 for (unsigned comp = 0; comp != NumComp; ++comp) {
1996 errs() << comp << ": valnos";
1997 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
1998 E = LI.vni_end(); I!=E; ++I)
1999 if (comp == ConEQ.getEqClass(*I))
2000 errs() << ' ' << (*I)->id;
2001 errs() << '\n';
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00002002 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00002003 }
2004}
Manman Renaa6875b2013-07-15 21:26:31 +00002005
2006namespace {
2007 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
2008 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
2009 // value is zero.
2010 // We use a bool plus an integer to capture the stack state.
2011 struct StackStateOfBB {
2012 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false),
2013 ExitIsSetup(false) { }
2014 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
2015 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
2016 ExitIsSetup(ExitSetup) { }
2017 // Can be negative, which means we are setting up a frame.
2018 int EntryValue;
2019 int ExitValue;
2020 bool EntryIsSetup;
2021 bool ExitIsSetup;
2022 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +00002023}
Manman Renaa6875b2013-07-15 21:26:31 +00002024
2025/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
2026/// by a FrameDestroy <n>, stack adjustments are identical on all
2027/// CFG edges to a merge point, and frame is destroyed at end of a return block.
2028void MachineVerifier::verifyStackFrame() {
Matthias Braunfa3872e2015-05-18 20:27:55 +00002029 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode();
2030 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
Manman Renaa6875b2013-07-15 21:26:31 +00002031
2032 SmallVector<StackStateOfBB, 8> SPState;
2033 SPState.resize(MF->getNumBlockIDs());
David Callahanc1051ab2016-10-05 21:36:16 +00002034 df_iterator_default_set<const MachineBasicBlock*> Reachable;
Manman Renaa6875b2013-07-15 21:26:31 +00002035
2036 // Visit the MBBs in DFS order.
2037 for (df_ext_iterator<const MachineFunction*,
David Callahanc1051ab2016-10-05 21:36:16 +00002038 df_iterator_default_set<const MachineBasicBlock*> >
Manman Renaa6875b2013-07-15 21:26:31 +00002039 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
2040 DFI != DFE; ++DFI) {
2041 const MachineBasicBlock *MBB = *DFI;
2042
2043 StackStateOfBB BBState;
2044 // Check the exit state of the DFS stack predecessor.
2045 if (DFI.getPathLength() >= 2) {
2046 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
2047 assert(Reachable.count(StackPred) &&
2048 "DFS stack predecessor is already visited.\n");
2049 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
2050 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
2051 BBState.ExitValue = BBState.EntryValue;
2052 BBState.ExitIsSetup = BBState.EntryIsSetup;
2053 }
2054
2055 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002056 for (const auto &I : *MBB) {
2057 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00002058 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002059 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00002060 assert(Size >= 0 &&
2061 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
2062
2063 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002064 report("FrameSetup is after another FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00002065 BBState.ExitValue -= Size;
2066 BBState.ExitIsSetup = true;
2067 }
2068
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002069 if (I.getOpcode() == FrameDestroyOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00002070 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002071 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00002072 assert(Size >= 0 &&
2073 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
2074
2075 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002076 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00002077 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
2078 BBState.ExitValue;
2079 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002080 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Owen Anderson21b17882015-02-04 00:02:59 +00002081 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <"
Manman Renaa6875b2013-07-15 21:26:31 +00002082 << AbsSPAdj << ">.\n";
2083 }
2084 BBState.ExitValue += Size;
2085 BBState.ExitIsSetup = false;
2086 }
2087 }
2088 SPState[MBB->getNumber()] = BBState;
2089
2090 // Make sure the exit state of any predecessor is consistent with the entry
2091 // state.
2092 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
2093 E = MBB->pred_end(); I != E; ++I) {
2094 if (Reachable.count(*I) &&
2095 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
2096 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
2097 report("The exit stack state of a predecessor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00002098 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state ("
Manman Renaa6875b2013-07-15 21:26:31 +00002099 << SPState[(*I)->getNumber()].ExitValue << ", "
2100 << SPState[(*I)->getNumber()].ExitIsSetup
2101 << "), while BB#" << MBB->getNumber() << " has entry state ("
2102 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
2103 }
2104 }
2105
2106 // Make sure the entry state of any successor is consistent with the exit
2107 // state.
2108 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
2109 E = MBB->succ_end(); I != E; ++I) {
2110 if (Reachable.count(*I) &&
2111 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
2112 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
2113 report("The entry stack state of a successor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00002114 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state ("
Manman Renaa6875b2013-07-15 21:26:31 +00002115 << SPState[(*I)->getNumber()].EntryValue << ", "
2116 << SPState[(*I)->getNumber()].EntryIsSetup
2117 << "), while BB#" << MBB->getNumber() << " has exit state ("
2118 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
2119 }
2120 }
2121
2122 // Make sure a basic block with return ends with zero stack adjustment.
2123 if (!MBB->empty() && MBB->back().isReturn()) {
2124 if (BBState.ExitIsSetup)
2125 report("A return block ends with a FrameSetup.", MBB);
2126 if (BBState.ExitValue)
2127 report("A return block ends with a nonzero stack adjustment.", MBB);
2128 }
2129 }
2130}