blob: a2e4b3e61ccc3e64a3f4ef718b061d38c88018fc [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- X86TargetTransformInfo.cpp - X86 specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// X86 target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
Alexey Bataevb271a582016-10-12 13:24:13 +000016/// About Cost Model numbers used below it's necessary to say the following:
17/// the numbers correspond to some "generic" X86 CPU instead of usage of
18/// concrete CPU model. Usually the numbers correspond to CPU where the feature
19/// apeared at the first time. For example, if we do Subtarget.hasSSE42() in
20/// the lookups below the cost is based on Nehalem as that was the first CPU
21/// to support that feature level and thus has most likely the worst case cost.
22/// Some examples of other technologies/CPUs:
23/// SSE 3 - Pentium4 / Athlon64
24/// SSE 4.1 - Penryn
25/// SSE 4.2 - Nehalem
26/// AVX - Sandy Bridge
27/// AVX2 - Haswell
28/// AVX-512 - Xeon Phi / Skylake
29/// And some examples of instruction target dependent costs (latency)
30/// divss sqrtss rsqrtss
31/// AMD K7 11-16 19 3
32/// Piledriver 9-24 13-15 5
33/// Jaguar 14 16 2
34/// Pentium II,III 18 30 2
35/// Nehalem 7-14 7-18 3
36/// Haswell 10-13 11 5
37/// TODO: Develop and implement the target dependent cost model and
38/// specialize cost numbers for different Cost Model Targets such as throughput,
39/// code size, latency and uop count.
40//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +000041
Chandler Carruth93dcdc42015-01-31 11:17:59 +000042#include "X86TargetTransformInfo.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000043#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth705b1852015-01-31 03:43:40 +000044#include "llvm/CodeGen/BasicTTIImpl.h"
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000045#include "llvm/IR/IntrinsicInst.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000046#include "llvm/Support/Debug.h"
Renato Golind4c392e2013-01-24 23:01:00 +000047#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000048#include "llvm/Target/TargetLowering.h"
Hans Wennborg083ca9b2015-10-06 23:24:35 +000049
Chandler Carruth664e3542013-01-07 01:37:14 +000050using namespace llvm;
51
Chandler Carruth84e68b22014-04-22 02:41:26 +000052#define DEBUG_TYPE "x86tti"
53
Chandler Carruth664e3542013-01-07 01:37:14 +000054//===----------------------------------------------------------------------===//
55//
56// X86 cost model.
57//
58//===----------------------------------------------------------------------===//
59
Chandler Carruth705b1852015-01-31 03:43:40 +000060TargetTransformInfo::PopcntSupportKind
61X86TTIImpl::getPopcntSupport(unsigned TyWidth) {
Chandler Carruth664e3542013-01-07 01:37:14 +000062 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
63 // TODO: Currently the __builtin_popcount() implementation using SSE3
64 // instructions is inefficient. Once the problem is fixed, we should
Craig Topper0a63e1d2013-09-08 00:47:31 +000065 // call ST->hasSSE3() instead of ST->hasPOPCNT().
Chandler Carruth705b1852015-01-31 03:43:40 +000066 return ST->hasPOPCNT() ? TTI::PSK_FastHardware : TTI::PSK_Software;
Chandler Carruth664e3542013-01-07 01:37:14 +000067}
68
Chandler Carruth705b1852015-01-31 03:43:40 +000069unsigned X86TTIImpl::getNumberOfRegisters(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000070 if (Vector && !ST->hasSSE1())
71 return 0;
72
Adam Nemet2820a5b2014-07-09 18:22:33 +000073 if (ST->is64Bit()) {
74 if (Vector && ST->hasAVX512())
75 return 32;
Chandler Carruth664e3542013-01-07 01:37:14 +000076 return 16;
Adam Nemet2820a5b2014-07-09 18:22:33 +000077 }
Chandler Carruth664e3542013-01-07 01:37:14 +000078 return 8;
79}
80
Chandler Carruth705b1852015-01-31 03:43:40 +000081unsigned X86TTIImpl::getRegisterBitWidth(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000082 if (Vector) {
Adam Nemet2820a5b2014-07-09 18:22:33 +000083 if (ST->hasAVX512()) return 512;
Nadav Rotemb1791a72013-01-09 22:29:00 +000084 if (ST->hasAVX()) return 256;
85 if (ST->hasSSE1()) return 128;
86 return 0;
87 }
88
89 if (ST->is64Bit())
90 return 64;
Nadav Rotemb1791a72013-01-09 22:29:00 +000091
Hans Wennborg083ca9b2015-10-06 23:24:35 +000092 return 32;
Nadav Rotemb1791a72013-01-09 22:29:00 +000093}
94
Wei Mi062c7442015-05-06 17:12:25 +000095unsigned X86TTIImpl::getMaxInterleaveFactor(unsigned VF) {
96 // If the loop will not be vectorized, don't interleave the loop.
97 // Let regular unroll to unroll the loop, which saves the overflow
98 // check and memory check cost.
99 if (VF == 1)
100 return 1;
101
Nadav Rotemb696c362013-01-09 01:15:42 +0000102 if (ST->isAtom())
103 return 1;
104
105 // Sandybridge and Haswell have multiple execution ports and pipelined
106 // vector units.
107 if (ST->hasAVX())
108 return 4;
109
110 return 2;
111}
112
Chandler Carruth93205eb2015-08-05 18:08:10 +0000113int X86TTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000114 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
115 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
116 TTI::OperandValueProperties Opd2PropInfo) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000117 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000118 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
Chandler Carruth664e3542013-01-07 01:37:14 +0000119
120 int ISD = TLI->InstructionOpcodeToISD(Opcode);
121 assert(ISD && "Invalid opcode");
122
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000123 if (ISD == ISD::SDIV &&
124 Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
125 Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
126 // On X86, vector signed division by constants power-of-two are
127 // normally expanded to the sequence SRA + SRL + ADD + SRA.
128 // The OperandValue properties many not be same as that of previous
129 // operation;conservatively assume OP_None.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000130 int Cost = 2 * getArithmeticInstrCost(Instruction::AShr, Ty, Op1Info,
131 Op2Info, TargetTransformInfo::OP_None,
132 TargetTransformInfo::OP_None);
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000133 Cost += getArithmeticInstrCost(Instruction::LShr, Ty, Op1Info, Op2Info,
134 TargetTransformInfo::OP_None,
135 TargetTransformInfo::OP_None);
136 Cost += getArithmeticInstrCost(Instruction::Add, Ty, Op1Info, Op2Info,
137 TargetTransformInfo::OP_None,
138 TargetTransformInfo::OP_None);
139
140 return Cost;
141 }
142
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000143 static const CostTblEntry AVX512BWUniformConstCostTable[] = {
144 { ISD::SDIV, MVT::v32i16, 6 }, // vpmulhw sequence
145 { ISD::UDIV, MVT::v32i16, 6 }, // vpmulhuw sequence
146 };
147
148 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
149 ST->hasBWI()) {
150 if (const auto *Entry = CostTableLookup(AVX512BWUniformConstCostTable, ISD,
151 LT.second))
152 return LT.first * Entry->Cost;
153 }
154
155 static const CostTblEntry AVX512UniformConstCostTable[] = {
156 { ISD::SDIV, MVT::v16i32, 15 }, // vpmuldq sequence
157 { ISD::UDIV, MVT::v16i32, 15 }, // vpmuludq sequence
158 };
159
160 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
161 ST->hasAVX512()) {
162 if (const auto *Entry = CostTableLookup(AVX512UniformConstCostTable, ISD,
163 LT.second))
164 return LT.first * Entry->Cost;
165 }
166
Craig Topper4b275762015-10-28 04:02:12 +0000167 static const CostTblEntry AVX2UniformConstCostTable[] = {
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000168 { ISD::SRA, MVT::v4i64, 4 }, // 2 x psrad + shuffle.
169
Benjamin Kramer7c372272014-04-26 14:53:05 +0000170 { ISD::SDIV, MVT::v16i16, 6 }, // vpmulhw sequence
171 { ISD::UDIV, MVT::v16i16, 6 }, // vpmulhuw sequence
172 { ISD::SDIV, MVT::v8i32, 15 }, // vpmuldq sequence
173 { ISD::UDIV, MVT::v8i32, 15 }, // vpmuludq sequence
174 };
175
176 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
177 ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000178 if (const auto *Entry = CostTableLookup(AVX2UniformConstCostTable, ISD,
179 LT.second))
180 return LT.first * Entry->Cost;
Benjamin Kramer7c372272014-04-26 14:53:05 +0000181 }
182
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000183 static const CostTblEntry SSE2UniformConstCostTable[] = {
184 { ISD::SDIV, MVT::v16i16, 12 }, // pmulhw sequence
185 { ISD::SDIV, MVT::v8i16, 6 }, // pmulhw sequence
186 { ISD::UDIV, MVT::v16i16, 12 }, // pmulhuw sequence
187 { ISD::UDIV, MVT::v8i16, 6 }, // pmulhuw sequence
188 { ISD::SDIV, MVT::v8i32, 38 }, // pmuludq sequence
189 { ISD::SDIV, MVT::v4i32, 19 }, // pmuludq sequence
190 { ISD::UDIV, MVT::v8i32, 30 }, // pmuludq sequence
191 { ISD::UDIV, MVT::v4i32, 15 }, // pmuludq sequence
192 };
193
194 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
195 ST->hasSSE2()) {
196 // pmuldq sequence.
197 if (ISD == ISD::SDIV && LT.second == MVT::v8i32 && ST->hasAVX())
198 return LT.first * 30;
199 if (ISD == ISD::SDIV && LT.second == MVT::v4i32 && ST->hasSSE41())
200 return LT.first * 15;
201
202 if (const auto *Entry = CostTableLookup(SSE2UniformConstCostTable, ISD,
203 LT.second))
204 return LT.first * Entry->Cost;
205 }
206
Simon Pilgrim820e1322016-10-27 15:27:00 +0000207 static const CostTblEntry AVX512DQCostTable[] = {
208 { ISD::MUL, MVT::v2i64, 1 },
209 { ISD::MUL, MVT::v4i64, 1 },
210 { ISD::MUL, MVT::v8i64, 1 }
211 };
212
213 // Look for AVX512DQ lowering tricks for custom cases.
214 if (ST->hasDQI()) {
215 if (const auto *Entry = CostTableLookup(AVX512DQCostTable, ISD,
216 LT.second))
217 return LT.first * Entry->Cost;
218 }
219
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000220 static const CostTblEntry AVX512BWCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000221 { ISD::MUL, MVT::v64i8, 11 }, // extend/pmullw/trunc sequence.
222 { ISD::MUL, MVT::v32i8, 4 }, // extend/pmullw/trunc sequence.
223 { ISD::MUL, MVT::v16i8, 4 }, // extend/pmullw/trunc sequence.
224
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000225 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
226 { ISD::SDIV, MVT::v64i8, 64*20 },
227 { ISD::SDIV, MVT::v32i16, 32*20 },
228 { ISD::SDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000229 { ISD::SDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000230 { ISD::UDIV, MVT::v64i8, 64*20 },
231 { ISD::UDIV, MVT::v32i16, 32*20 },
232 { ISD::UDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000233 { ISD::UDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000234 };
235
236 // Look for AVX512BW lowering tricks for custom cases.
237 if (ST->hasBWI()) {
238 if (const auto *Entry = CostTableLookup(AVX512BWCostTable, ISD,
239 LT.second))
240 return LT.first * Entry->Cost;
241 }
242
Craig Topper4b275762015-10-28 04:02:12 +0000243 static const CostTblEntry AVX512CostTable[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000244 { ISD::SHL, MVT::v16i32, 1 },
245 { ISD::SRL, MVT::v16i32, 1 },
246 { ISD::SRA, MVT::v16i32, 1 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000247 { ISD::SHL, MVT::v8i64, 1 },
248 { ISD::SRL, MVT::v8i64, 1 },
249 { ISD::SRA, MVT::v8i64, 1 },
250
251 { ISD::MUL, MVT::v32i8, 13 }, // extend/pmullw/trunc sequence.
252 { ISD::MUL, MVT::v16i8, 5 }, // extend/pmullw/trunc sequence.
Elena Demikhovsky27012472014-09-16 07:57:37 +0000253 };
254
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000255 if (ST->hasAVX512()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000256 if (const auto *Entry = CostTableLookup(AVX512CostTable, ISD, LT.second))
257 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000258 }
259
Craig Topper4b275762015-10-28 04:02:12 +0000260 static const CostTblEntry AVX2CostTable[] = {
Michael Liao70dd7f92013-03-20 22:01:10 +0000261 // Shifts on v4i64/v8i32 on AVX2 is legal even though we declare to
262 // customize them to detect the cases where shift amount is a scalar one.
263 { ISD::SHL, MVT::v4i32, 1 },
264 { ISD::SRL, MVT::v4i32, 1 },
265 { ISD::SRA, MVT::v4i32, 1 },
266 { ISD::SHL, MVT::v8i32, 1 },
267 { ISD::SRL, MVT::v8i32, 1 },
268 { ISD::SRA, MVT::v8i32, 1 },
269 { ISD::SHL, MVT::v2i64, 1 },
270 { ISD::SRL, MVT::v2i64, 1 },
271 { ISD::SHL, MVT::v4i64, 1 },
272 { ISD::SRL, MVT::v4i64, 1 },
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000273 };
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000274
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000275 // Look for AVX2 lowering tricks.
276 if (ST->hasAVX2()) {
277 if (ISD == ISD::SHL && LT.second == MVT::v16i16 &&
278 (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
279 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
280 // On AVX2, a packed v16i16 shift left by a constant build_vector
281 // is lowered into a vector multiply (vpmullw).
282 return LT.first;
283
Craig Topperee0c8592015-10-27 04:14:24 +0000284 if (const auto *Entry = CostTableLookup(AVX2CostTable, ISD, LT.second))
285 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000286 }
287
Craig Topper4b275762015-10-28 04:02:12 +0000288 static const CostTblEntry XOPCostTable[] = {
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000289 // 128bit shifts take 1cy, but right shifts require negation beforehand.
290 { ISD::SHL, MVT::v16i8, 1 },
291 { ISD::SRL, MVT::v16i8, 2 },
292 { ISD::SRA, MVT::v16i8, 2 },
293 { ISD::SHL, MVT::v8i16, 1 },
294 { ISD::SRL, MVT::v8i16, 2 },
295 { ISD::SRA, MVT::v8i16, 2 },
296 { ISD::SHL, MVT::v4i32, 1 },
297 { ISD::SRL, MVT::v4i32, 2 },
298 { ISD::SRA, MVT::v4i32, 2 },
299 { ISD::SHL, MVT::v2i64, 1 },
300 { ISD::SRL, MVT::v2i64, 2 },
301 { ISD::SRA, MVT::v2i64, 2 },
302 // 256bit shifts require splitting if AVX2 didn't catch them above.
303 { ISD::SHL, MVT::v32i8, 2 },
304 { ISD::SRL, MVT::v32i8, 4 },
305 { ISD::SRA, MVT::v32i8, 4 },
306 { ISD::SHL, MVT::v16i16, 2 },
307 { ISD::SRL, MVT::v16i16, 4 },
308 { ISD::SRA, MVT::v16i16, 4 },
309 { ISD::SHL, MVT::v8i32, 2 },
310 { ISD::SRL, MVT::v8i32, 4 },
311 { ISD::SRA, MVT::v8i32, 4 },
312 { ISD::SHL, MVT::v4i64, 2 },
313 { ISD::SRL, MVT::v4i64, 4 },
314 { ISD::SRA, MVT::v4i64, 4 },
315 };
316
317 // Look for XOP lowering tricks.
318 if (ST->hasXOP()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000319 if (const auto *Entry = CostTableLookup(XOPCostTable, ISD, LT.second))
320 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000321 }
322
Craig Topper4b275762015-10-28 04:02:12 +0000323 static const CostTblEntry AVX2CustomCostTable[] = {
Simon Pilgrim59656802015-06-11 07:46:37 +0000324 { ISD::SHL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000325 { ISD::SHL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000326
Simon Pilgrim59656802015-06-11 07:46:37 +0000327 { ISD::SRL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000328 { ISD::SRL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000329
Simon Pilgrim59656802015-06-11 07:46:37 +0000330 { ISD::SRA, MVT::v32i8, 24 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000331 { ISD::SRA, MVT::v16i16, 10 }, // extend/vpsravd/pack sequence.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000332 { ISD::SRA, MVT::v2i64, 4 }, // srl/xor/sub sequence.
333 { ISD::SRA, MVT::v4i64, 4 }, // srl/xor/sub sequence.
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000334
335 { ISD::MUL, MVT::v32i8, 17 }, // extend/pmullw/trunc sequence.
336 { ISD::MUL, MVT::v16i8, 7 }, // extend/pmullw/trunc sequence.
337
Alexey Bataevd07c7312016-10-31 12:10:53 +0000338 { ISD::FDIV, MVT::f32, 7 }, // Haswell from http://www.agner.org/
339 { ISD::FDIV, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
340 { ISD::FDIV, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
341 { ISD::FDIV, MVT::f64, 14 }, // Haswell from http://www.agner.org/
342 { ISD::FDIV, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
343 { ISD::FDIV, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000344 };
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000345
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000346 // Look for AVX2 lowering tricks for custom cases.
347 if (ST->hasAVX2()) {
348 if (const auto *Entry = CostTableLookup(AVX2CustomCostTable, ISD,
349 LT.second))
350 return LT.first * Entry->Cost;
351 }
352
353 static const CostTblEntry AVXCustomCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000354 { ISD::MUL, MVT::v32i8, 26 }, // extend/pmullw/trunc sequence.
355
Alexey Bataevd07c7312016-10-31 12:10:53 +0000356 { ISD::FDIV, MVT::f32, 14 }, // SNB from http://www.agner.org/
357 { ISD::FDIV, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
358 { ISD::FDIV, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
359 { ISD::FDIV, MVT::f64, 22 }, // SNB from http://www.agner.org/
360 { ISD::FDIV, MVT::v2f64, 22 }, // SNB from http://www.agner.org/
361 { ISD::FDIV, MVT::v4f64, 44 }, // SNB from http://www.agner.org/
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000362
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000363 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
364 { ISD::SDIV, MVT::v32i8, 32*20 },
365 { ISD::SDIV, MVT::v16i16, 16*20 },
366 { ISD::SDIV, MVT::v8i32, 8*20 },
367 { ISD::SDIV, MVT::v4i64, 4*20 },
368 { ISD::UDIV, MVT::v32i8, 32*20 },
369 { ISD::UDIV, MVT::v16i16, 16*20 },
370 { ISD::UDIV, MVT::v8i32, 8*20 },
371 { ISD::UDIV, MVT::v4i64, 4*20 },
Michael Liao70dd7f92013-03-20 22:01:10 +0000372 };
373
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000374 // Look for AVX2 lowering tricks for custom cases.
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000375 if (ST->hasAVX()) {
376 if (const auto *Entry = CostTableLookup(AVXCustomCostTable, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +0000377 LT.second))
378 return LT.first * Entry->Cost;
Michael Liao70dd7f92013-03-20 22:01:10 +0000379 }
380
Alexey Bataevd07c7312016-10-31 12:10:53 +0000381 static const CostTblEntry SSE42FloatCostTable[] = {
382 { ISD::FDIV, MVT::f32, 14 }, // Nehalem from http://www.agner.org/
383 { ISD::FDIV, MVT::v4f32, 14 }, // Nehalem from http://www.agner.org/
384 { ISD::FDIV, MVT::f64, 22 }, // Nehalem from http://www.agner.org/
385 { ISD::FDIV, MVT::v2f64, 22 }, // Nehalem from http://www.agner.org/
386 };
387
388 if (ST->hasSSE42()) {
389 if (const auto *Entry = CostTableLookup(SSE42FloatCostTable, ISD,
390 LT.second))
391 return LT.first * Entry->Cost;
392 }
393
Craig Topper4b275762015-10-28 04:02:12 +0000394 static const CostTblEntry
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000395 SSE2UniformCostTable[] = {
396 // Uniform splats are cheaper for the following instructions.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000397 { ISD::SHL, MVT::v16i8, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000398 { ISD::SHL, MVT::v32i8, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000399 { ISD::SHL, MVT::v8i16, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000400 { ISD::SHL, MVT::v16i16, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000401 { ISD::SHL, MVT::v4i32, 1 }, // pslld
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000402 { ISD::SHL, MVT::v8i32, 2 }, // pslld
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000403 { ISD::SHL, MVT::v2i64, 1 }, // psllq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000404 { ISD::SHL, MVT::v4i64, 2 }, // psllq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000405
406 { ISD::SRL, MVT::v16i8, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000407 { ISD::SRL, MVT::v32i8, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000408 { ISD::SRL, MVT::v8i16, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000409 { ISD::SRL, MVT::v16i16, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000410 { ISD::SRL, MVT::v4i32, 1 }, // psrld.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000411 { ISD::SRL, MVT::v8i32, 2 }, // psrld.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000412 { ISD::SRL, MVT::v2i64, 1 }, // psrlq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000413 { ISD::SRL, MVT::v4i64, 2 }, // psrlq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000414
415 { ISD::SRA, MVT::v16i8, 4 }, // psrlw, pand, pxor, psubb.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000416 { ISD::SRA, MVT::v32i8, 8 }, // psrlw, pand, pxor, psubb.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000417 { ISD::SRA, MVT::v8i16, 1 }, // psraw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000418 { ISD::SRA, MVT::v16i16, 2 }, // psraw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000419 { ISD::SRA, MVT::v4i32, 1 }, // psrad.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000420 { ISD::SRA, MVT::v8i32, 2 }, // psrad.
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000421 { ISD::SRA, MVT::v2i64, 4 }, // 2 x psrad + shuffle.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000422 { ISD::SRA, MVT::v4i64, 8 }, // 2 x psrad + shuffle.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000423 };
424
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000425 if (ST->hasSSE2() &&
426 ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
427 (Op2Info == TargetTransformInfo::OK_UniformValue))) {
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000428 if (const auto *Entry =
429 CostTableLookup(SSE2UniformCostTable, ISD, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000430 return LT.first * Entry->Cost;
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000431 }
432
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000433 if (ISD == ISD::SHL &&
434 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) {
Craig Toppereda02a92015-10-25 03:15:29 +0000435 MVT VT = LT.second;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000436 // Vector shift left by non uniform constant can be lowered
437 // into vector multiply (pmullw/pmulld).
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000438 if ((VT == MVT::v8i16 && ST->hasSSE2()) ||
439 (VT == MVT::v4i32 && ST->hasSSE41()))
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000440 return LT.first;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000441
442 // v16i16 and v8i32 shifts by non-uniform constants are lowered into a
443 // sequence of extract + two vector multiply + insert.
444 if ((VT == MVT::v8i32 || VT == MVT::v16i16) &&
445 (ST->hasAVX() && !ST->hasAVX2()))
446 ISD = ISD::MUL;
447
448 // A vector shift left by non uniform constant is converted
449 // into a vector multiply; the new multiply is eventually
450 // lowered into a sequence of shuffles and 2 x pmuludq.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000451 if (VT == MVT::v4i32 && ST->hasSSE2())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000452 ISD = ISD::MUL;
453 }
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000454
Simon Pilgrim6ac1e982016-10-23 16:49:04 +0000455 static const CostTblEntry SSE41CostTable[] = {
456 { ISD::SHL, MVT::v16i8, 11 }, // pblendvb sequence.
457 { ISD::SHL, MVT::v32i8, 2*11 }, // pblendvb sequence.
458 { ISD::SHL, MVT::v8i16, 14 }, // pblendvb sequence.
459 { ISD::SHL, MVT::v16i16, 2*14 }, // pblendvb sequence.
460
461 { ISD::SRL, MVT::v16i8, 12 }, // pblendvb sequence.
462 { ISD::SRL, MVT::v32i8, 2*12 }, // pblendvb sequence.
463 { ISD::SRL, MVT::v8i16, 14 }, // pblendvb sequence.
464 { ISD::SRL, MVT::v16i16, 2*14 }, // pblendvb sequence.
465 { ISD::SRL, MVT::v4i32, 11 }, // Shift each lane + blend.
466 { ISD::SRL, MVT::v8i32, 2*11 }, // Shift each lane + blend.
467
468 { ISD::SRA, MVT::v16i8, 24 }, // pblendvb sequence.
469 { ISD::SRA, MVT::v32i8, 2*24 }, // pblendvb sequence.
470 { ISD::SRA, MVT::v8i16, 14 }, // pblendvb sequence.
471 { ISD::SRA, MVT::v16i16, 2*14 }, // pblendvb sequence.
472 { ISD::SRA, MVT::v4i32, 12 }, // Shift each lane + blend.
473 { ISD::SRA, MVT::v8i32, 2*12 }, // Shift each lane + blend.
474 };
475
476 if (ST->hasSSE41()) {
477 if (const auto *Entry = CostTableLookup(SSE41CostTable, ISD, LT.second))
478 return LT.first * Entry->Cost;
479 }
480
Craig Topper4b275762015-10-28 04:02:12 +0000481 static const CostTblEntry SSE2CostTable[] = {
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000482 // We don't correctly identify costs of casts because they are marked as
483 // custom.
Simon Pilgrim59656802015-06-11 07:46:37 +0000484 { ISD::SHL, MVT::v16i8, 26 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000485 { ISD::SHL, MVT::v32i8, 2*26 }, // cmpgtb sequence.
Simon Pilgrim59656802015-06-11 07:46:37 +0000486 { ISD::SHL, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000487 { ISD::SHL, MVT::v16i16, 2*32 }, // cmpgtb sequence.
Simon Pilgrim59656802015-06-11 07:46:37 +0000488 { ISD::SHL, MVT::v4i32, 2*5 }, // We optimized this using mul.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000489 { ISD::SHL, MVT::v8i32, 2*2*5 }, // We optimized this using mul.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000490 { ISD::SHL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000491 { ISD::SHL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000492
493 { ISD::SRL, MVT::v16i8, 26 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000494 { ISD::SRL, MVT::v32i8, 2*26 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000495 { ISD::SRL, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000496 { ISD::SRL, MVT::v16i16, 2*32 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000497 { ISD::SRL, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000498 { ISD::SRL, MVT::v8i32, 2*16 }, // Shift each lane + blend.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000499 { ISD::SRL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000500 { ISD::SRL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000501
502 { ISD::SRA, MVT::v16i8, 54 }, // unpacked cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000503 { ISD::SRA, MVT::v32i8, 2*54 }, // unpacked cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000504 { ISD::SRA, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000505 { ISD::SRA, MVT::v16i16, 2*32 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000506 { ISD::SRA, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000507 { ISD::SRA, MVT::v8i32, 2*16 }, // Shift each lane + blend.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000508 { ISD::SRA, MVT::v2i64, 12 }, // srl/xor/sub sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000509 { ISD::SRA, MVT::v4i64, 2*12 }, // srl/xor/sub sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000510
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000511 { ISD::MUL, MVT::v16i8, 12 }, // extend/pmullw/trunc sequence.
512
Alexey Bataevd07c7312016-10-31 12:10:53 +0000513 { ISD::FDIV, MVT::f32, 23 }, // Pentium IV from http://www.agner.org/
514 { ISD::FDIV, MVT::v4f32, 39 }, // Pentium IV from http://www.agner.org/
515 { ISD::FDIV, MVT::f64, 38 }, // Pentium IV from http://www.agner.org/
516 { ISD::FDIV, MVT::v2f64, 69 }, // Pentium IV from http://www.agner.org/
517
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000518 // It is not a good idea to vectorize division. We have to scalarize it and
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000519 // in the process we will often end up having to spilling regular
520 // registers. The overhead of division is going to dominate most kernels
521 // anyways so try hard to prevent vectorization of division - it is
522 // generally a bad idea. Assume somewhat arbitrarily that we have to be able
523 // to hide "20 cycles" for each lane.
524 { ISD::SDIV, MVT::v16i8, 16*20 },
525 { ISD::SDIV, MVT::v8i16, 8*20 },
526 { ISD::SDIV, MVT::v4i32, 4*20 },
527 { ISD::SDIV, MVT::v2i64, 2*20 },
528 { ISD::UDIV, MVT::v16i8, 16*20 },
529 { ISD::UDIV, MVT::v8i16, 8*20 },
530 { ISD::UDIV, MVT::v4i32, 4*20 },
531 { ISD::UDIV, MVT::v2i64, 2*20 },
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000532 };
533
534 if (ST->hasSSE2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000535 if (const auto *Entry = CostTableLookup(SSE2CostTable, ISD, LT.second))
536 return LT.first * Entry->Cost;
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000537 }
538
Craig Topper4b275762015-10-28 04:02:12 +0000539 static const CostTblEntry AVX1CostTable[] = {
Renato Goline1fb0592013-01-20 20:57:20 +0000540 // We don't have to scalarize unsupported ops. We can issue two half-sized
541 // operations and we only need to extract the upper YMM half.
542 // Two ops + 1 extract + 1 insert = 4.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000543 { ISD::MUL, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000544 { ISD::MUL, MVT::v8i32, 4 },
Simon Pilgrim27fed8e2016-11-14 14:45:16 +0000545 { ISD::SUB, MVT::v32i8, 4 },
546 { ISD::ADD, MVT::v32i8, 4 },
547 { ISD::SUB, MVT::v16i16, 4 },
548 { ISD::ADD, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000549 { ISD::SUB, MVT::v8i32, 4 },
550 { ISD::ADD, MVT::v8i32, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000551 { ISD::SUB, MVT::v4i64, 4 },
552 { ISD::ADD, MVT::v4i64, 4 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000553 // A v4i64 multiply is custom lowered as two split v2i64 vectors that then
554 // are lowered as a series of long multiplies(3), shifts(4) and adds(2)
555 // Because we believe v4i64 to be a legal type, we must also include the
556 // split factor of two in the cost table. Therefore, the cost here is 18
557 // instead of 9.
558 { ISD::MUL, MVT::v4i64, 18 },
559 };
Chandler Carruth664e3542013-01-07 01:37:14 +0000560
561 // Look for AVX1 lowering tricks.
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000562 if (ST->hasAVX() && !ST->hasAVX2()) {
Craig Toppereda02a92015-10-25 03:15:29 +0000563 MVT VT = LT.second;
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000564
Craig Topperee0c8592015-10-27 04:14:24 +0000565 if (const auto *Entry = CostTableLookup(AVX1CostTable, ISD, VT))
566 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000567 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000568
569 // Custom lowering of vectors.
Craig Topper4b275762015-10-28 04:02:12 +0000570 static const CostTblEntry CustomLowered[] = {
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000571 // A v2i64/v4i64 and multiply is custom lowered as a series of long
572 // multiplies(3), shifts(4) and adds(2).
573 { ISD::MUL, MVT::v2i64, 9 },
574 { ISD::MUL, MVT::v4i64, 9 },
Simon Pilgrimd23219b2016-10-27 18:32:06 +0000575 { ISD::MUL, MVT::v8i64, 9 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000576 };
Craig Topperee0c8592015-10-27 04:14:24 +0000577 if (const auto *Entry = CostTableLookup(CustomLowered, ISD, LT.second))
578 return LT.first * Entry->Cost;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000579
580 // Special lowering of v4i32 mul on sse2, sse3: Lower v4i32 mul as 2x shuffle,
581 // 2x pmuludq, 2x shuffle.
582 if (ISD == ISD::MUL && LT.second == MVT::v4i32 && ST->hasSSE2() &&
583 !ST->hasSSE41())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000584 return LT.first * 6;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000585
Alexey Bataevd07c7312016-10-31 12:10:53 +0000586 static const CostTblEntry SSE1FloatCostTable[] = {
587 { ISD::FDIV, MVT::f32, 17 }, // Pentium III from http://www.agner.org/
588 { ISD::FDIV, MVT::v4f32, 34 }, // Pentium III from http://www.agner.org/
589 };
590
591 if (ST->hasSSE1())
592 if (const auto *Entry = CostTableLookup(SSE1FloatCostTable, ISD,
593 LT.second))
594 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000595 // Fallback to the default implementation.
Chandler Carruth705b1852015-01-31 03:43:40 +0000596 return BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Chandler Carruth664e3542013-01-07 01:37:14 +0000597}
598
Chandler Carruth93205eb2015-08-05 18:08:10 +0000599int X86TTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
600 Type *SubTp) {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000601 // We only estimate the cost of reverse and alternate shuffles.
Chandler Carruth705b1852015-01-31 03:43:40 +0000602 if (Kind != TTI::SK_Reverse && Kind != TTI::SK_Alternate)
603 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000604
Chandler Carruth705b1852015-01-31 03:43:40 +0000605 if (Kind == TTI::SK_Reverse) {
Chandler Carruth93205eb2015-08-05 18:08:10 +0000606 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
607 int Cost = 1;
Karthik Bhate03a25d2014-06-20 04:32:48 +0000608 if (LT.second.getSizeInBits() > 128)
609 Cost = 3; // Extract + insert + copy.
Chandler Carruth664e3542013-01-07 01:37:14 +0000610
Karthik Bhate03a25d2014-06-20 04:32:48 +0000611 // Multiple by the number of parts.
612 return Cost * LT.first;
613 }
614
Chandler Carruth705b1852015-01-31 03:43:40 +0000615 if (Kind == TTI::SK_Alternate) {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000616 // 64-bit packed float vectors (v2f32) are widened to type v4f32.
617 // 64-bit packed integer vectors (v2i32) are promoted to type v2i64.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000618 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000619
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000620 // The backend knows how to generate a single VEX.256 version of
621 // instruction VPBLENDW if the target supports AVX2.
622 if (ST->hasAVX2() && LT.second == MVT::v16i16)
623 return LT.first;
624
Craig Topper4b275762015-10-28 04:02:12 +0000625 static const CostTblEntry AVXAltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000626 {ISD::VECTOR_SHUFFLE, MVT::v4i64, 1}, // vblendpd
627 {ISD::VECTOR_SHUFFLE, MVT::v4f64, 1}, // vblendpd
628
629 {ISD::VECTOR_SHUFFLE, MVT::v8i32, 1}, // vblendps
630 {ISD::VECTOR_SHUFFLE, MVT::v8f32, 1}, // vblendps
631
632 // This shuffle is custom lowered into a sequence of:
633 // 2x vextractf128 , 2x vpblendw , 1x vinsertf128
634 {ISD::VECTOR_SHUFFLE, MVT::v16i16, 5},
635
636 // This shuffle is custom lowered into a long sequence of:
637 // 2x vextractf128 , 4x vpshufb , 2x vpor , 1x vinsertf128
638 {ISD::VECTOR_SHUFFLE, MVT::v32i8, 9}
639 };
640
Craig Topperee0c8592015-10-27 04:14:24 +0000641 if (ST->hasAVX())
642 if (const auto *Entry = CostTableLookup(AVXAltShuffleTbl,
643 ISD::VECTOR_SHUFFLE, LT.second))
644 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000645
Craig Topper4b275762015-10-28 04:02:12 +0000646 static const CostTblEntry SSE41AltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000647 // These are lowered into movsd.
648 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1},
649 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1},
650
651 // packed float vectors with four elements are lowered into BLENDI dag
652 // nodes. A v4i32/v4f32 BLENDI generates a single 'blendps'/'blendpd'.
653 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 1},
654 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 1},
655
656 // This shuffle generates a single pshufw.
657 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 1},
658
659 // There is no instruction that matches a v16i8 alternate shuffle.
660 // The backend will expand it into the sequence 'pshufb + pshufb + or'.
661 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 3}
662 };
663
Craig Topperee0c8592015-10-27 04:14:24 +0000664 if (ST->hasSSE41())
665 if (const auto *Entry = CostTableLookup(SSE41AltShuffleTbl, ISD::VECTOR_SHUFFLE,
666 LT.second))
667 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000668
Craig Topper4b275762015-10-28 04:02:12 +0000669 static const CostTblEntry SSSE3AltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000670 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1}, // movsd
671 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1}, // movsd
672
673 // SSE3 doesn't have 'blendps'. The following shuffles are expanded into
674 // the sequence 'shufps + pshufd'
675 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2},
676 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2},
677
678 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 3}, // pshufb + pshufb + or
679 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 3} // pshufb + pshufb + or
680 };
Michael Liao5bf95782014-12-04 05:20:33 +0000681
Craig Topperee0c8592015-10-27 04:14:24 +0000682 if (ST->hasSSSE3())
683 if (const auto *Entry = CostTableLookup(SSSE3AltShuffleTbl,
684 ISD::VECTOR_SHUFFLE, LT.second))
685 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000686
Craig Topper4b275762015-10-28 04:02:12 +0000687 static const CostTblEntry SSEAltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000688 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1}, // movsd
689 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1}, // movsd
690
691 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2}, // shufps + pshufd
692 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2}, // shufps + pshufd
Michael Liao5bf95782014-12-04 05:20:33 +0000693
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000694 // This is expanded into a long sequence of four extract + four insert.
695 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 8}, // 4 x pextrw + 4 pinsrw.
696
697 // 8 x (pinsrw + pextrw + and + movb + movzb + or)
698 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 48}
699 };
700
Michael Liao5bf95782014-12-04 05:20:33 +0000701 // Fall-back (SSE3 and SSE2).
Craig Topperee0c8592015-10-27 04:14:24 +0000702 if (const auto *Entry = CostTableLookup(SSEAltShuffleTbl,
703 ISD::VECTOR_SHUFFLE, LT.second))
704 return LT.first * Entry->Cost;
Chandler Carruth705b1852015-01-31 03:43:40 +0000705 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000706 }
707
Chandler Carruth705b1852015-01-31 03:43:40 +0000708 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000709}
710
Chandler Carruth93205eb2015-08-05 18:08:10 +0000711int X86TTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000712 int ISD = TLI->InstructionOpcodeToISD(Opcode);
713 assert(ISD && "Invalid opcode");
714
Cong Hou59898d82015-12-11 00:31:39 +0000715 // FIXME: Need a better design of the cost table to handle non-simple types of
716 // potential massive combinations (elem_num x src_type x dst_type).
717
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000718 static const TypeConversionCostTblEntry AVX512DQConversionTbl[] = {
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000719 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000720 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000721 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000722 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000723 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000724 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000725
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000726 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f32, 1 },
727 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f32, 1 },
728 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000729 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f64, 1 },
730 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f64, 1 },
731 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000732 };
733
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000734 // TODO: For AVX512DQ + AVX512VL, we also have cheap casts for 128-bit and
735 // 256-bit wide vectors.
736
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000737 static const TypeConversionCostTblEntry AVX512FConversionTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000738 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 1 },
739 { ISD::FP_EXTEND, MVT::v8f64, MVT::v16f32, 3 },
740 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000741
742 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 1 },
743 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 1 },
744 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i64, 1 },
745 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000746
747 // v16i1 -> v16i32 - load + broadcast
748 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
749 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000750 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
751 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
752 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
753 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000754 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
755 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000756 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
757 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000758
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000759 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000760 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000761 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000762 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000763 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000764 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
765 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000766 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000767 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 26 },
768 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000769
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000770 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000771 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000772 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000773 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
774 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 2 },
775 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
776 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000777 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000778 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
779 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 2 },
780 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
781 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000782 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 2 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000783 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000784 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
785 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
786 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
787 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
788 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000789 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 5 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000790 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 5 },
791 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 12 },
792 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
793
794 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f32, 1 },
795 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
796 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 1 },
797 { ISD::FP_TO_UINT, MVT::v16i32, MVT::v16f32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000798 };
799
Craig Topper4b275762015-10-28 04:02:12 +0000800 static const TypeConversionCostTblEntry AVX2ConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000801 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
802 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000803 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
804 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000805 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
806 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000807 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
808 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
809 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
810 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000811 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
812 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000813 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
814 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000815 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
816 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
817
818 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 2 },
819 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 2 },
820 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 2 },
821 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 2 },
822 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 2 },
823 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 4 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000824
825 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 3 },
826 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 3 },
Quentin Colombet360460b2014-11-11 02:23:47 +0000827
828 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 8 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000829 };
830
Craig Topper4b275762015-10-28 04:02:12 +0000831 static const TypeConversionCostTblEntry AVXConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000832 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 6 },
833 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000834 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 7 },
835 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000836 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 6 },
837 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000838 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 7 },
839 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 4 },
840 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
841 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000842 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 6 },
843 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000844 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
845 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000846 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
847 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
848
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000849 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 4 },
850 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
851 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000852 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 4 },
853 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 4 },
854 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000855 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 9 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000856
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000857 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000858 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000859 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 },
860 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000861 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000862 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 8 },
863 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000864 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000865 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
866 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000867 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000868 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000869
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000870 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 7 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000871 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i1, 7 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000872 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 },
873 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000874 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000875 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 5 },
876 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000877 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000878 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000879 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000880 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 6 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000881 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000882 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 9 },
Quentin Colombet85b904d2014-03-27 22:27:41 +0000883 // The generic code to compute the scalar overhead is currently broken.
884 // Workaround this limitation by estimating the scalarization overhead
885 // here. We have roughly 10 instructions per scalar element.
886 // Multiply that by the vector width.
887 // FIXME: remove that when PR19268 is fixed.
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000888 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 10 },
889 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 20 },
890 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
891 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000892
Renato Goline1fb0592013-01-20 20:57:20 +0000893 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000894 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 7 },
Adam Nemet6dafe972014-03-30 18:07:13 +0000895 // This node is expanded into scalarized operations but BasicTTI is overly
896 // optimistic estimating its cost. It computes 3 per element (one
897 // vector-extract, one scalar conversion and one vector-insert). The
898 // problem is that the inserts form a read-modify-write chain so latency
899 // should be factored in too. Inflating the cost per element by 1.
900 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 8*4 },
Adam Nemet10c4ce22014-03-31 21:54:48 +0000901 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f64, 4*4 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000902
903 { ISD::FP_EXTEND, MVT::v4f64, MVT::v4f32, 1 },
904 { ISD::FP_ROUND, MVT::v4f32, MVT::v4f64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +0000905 };
906
Cong Hou59898d82015-12-11 00:31:39 +0000907 static const TypeConversionCostTblEntry SSE41ConversionTbl[] = {
Michael Kuperstein9a0542a2016-06-10 17:01:05 +0000908 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
909 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000910 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
911 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
912 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
913 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +0000914
Cong Hou59898d82015-12-11 00:31:39 +0000915 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
916 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000917 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
918 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
919 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
920 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
921 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
922 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
923 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
924 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
925 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
926 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
927 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
928 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
929 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
930 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
931 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
932 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
Cong Hou59898d82015-12-11 00:31:39 +0000933
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000934 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 2 },
935 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 1 },
936 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +0000937 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +0000938 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000939 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000940 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 6 },
941
Cong Hou59898d82015-12-11 00:31:39 +0000942 };
943
944 static const TypeConversionCostTblEntry SSE2ConversionTbl[] = {
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000945 // These are somewhat magic numbers justified by looking at the output of
946 // Intel's IACA, running some kernels and making sure when we take
947 // legalization into account the throughput will be overestimated.
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000948 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000949 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
950 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
951 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
Sanjay Patel04b34962016-07-06 19:15:54 +0000952 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000953 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
954 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
955 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
Cong Hou59898d82015-12-11 00:31:39 +0000956
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000957 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
958 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
959 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
960 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
961 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
962 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 8 },
963 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
964 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +0000965
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +0000966 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 3 },
967
Cong Hou59898d82015-12-11 00:31:39 +0000968 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
969 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000970 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 2 },
971 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 3 },
972 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
973 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 8 },
974 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
975 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 2 },
976 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
977 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
978 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 3 },
979 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
980 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 9 },
981 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 12 },
982 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
983 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 2 },
984 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
985 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 10 },
986 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 3 },
987 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
988 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 6 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000989 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000990 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 3 },
991 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 5 },
Cong Hou59898d82015-12-11 00:31:39 +0000992
Cong Hou59898d82015-12-11 00:31:39 +0000993 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000994 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 2 },
995 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 3 },
996 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 3 },
997 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 3 },
998 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
999 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 7 },
1000 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
1001 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 10 },
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001002 };
1003
Chandler Carruth93205eb2015-08-05 18:08:10 +00001004 std::pair<int, MVT> LTSrc = TLI->getTypeLegalizationCost(DL, Src);
1005 std::pair<int, MVT> LTDest = TLI->getTypeLegalizationCost(DL, Dst);
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001006
1007 if (ST->hasSSE2() && !ST->hasAVX()) {
Cong Hou59898d82015-12-11 00:31:39 +00001008 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +00001009 LTDest.second, LTSrc.second))
1010 return LTSrc.first * Entry->Cost;
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001011 }
1012
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001013 EVT SrcTy = TLI->getValueType(DL, Src);
1014 EVT DstTy = TLI->getValueType(DL, Dst);
1015
1016 // The function getSimpleVT only handles simple value types.
1017 if (!SrcTy.isSimple() || !DstTy.isSimple())
1018 return BaseT::getCastInstrCost(Opcode, Dst, Src);
1019
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +00001020 if (ST->hasDQI())
1021 if (const auto *Entry = ConvertCostTableLookup(AVX512DQConversionTbl, ISD,
1022 DstTy.getSimpleVT(),
1023 SrcTy.getSimpleVT()))
1024 return Entry->Cost;
1025
1026 if (ST->hasAVX512())
1027 if (const auto *Entry = ConvertCostTableLookup(AVX512FConversionTbl, ISD,
1028 DstTy.getSimpleVT(),
1029 SrcTy.getSimpleVT()))
1030 return Entry->Cost;
1031
Tim Northoverf0e21612014-02-06 18:18:36 +00001032 if (ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001033 if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
1034 DstTy.getSimpleVT(),
1035 SrcTy.getSimpleVT()))
1036 return Entry->Cost;
Tim Northoverf0e21612014-02-06 18:18:36 +00001037 }
1038
Chandler Carruth664e3542013-01-07 01:37:14 +00001039 if (ST->hasAVX()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001040 if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
1041 DstTy.getSimpleVT(),
1042 SrcTy.getSimpleVT()))
1043 return Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001044 }
1045
Cong Hou59898d82015-12-11 00:31:39 +00001046 if (ST->hasSSE41()) {
1047 if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
1048 DstTy.getSimpleVT(),
1049 SrcTy.getSimpleVT()))
1050 return Entry->Cost;
1051 }
1052
1053 if (ST->hasSSE2()) {
1054 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
1055 DstTy.getSimpleVT(),
1056 SrcTy.getSimpleVT()))
1057 return Entry->Cost;
1058 }
1059
Chandler Carruth705b1852015-01-31 03:43:40 +00001060 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001061}
1062
Chandler Carruth93205eb2015-08-05 18:08:10 +00001063int X86TTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001064 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001065 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001066
1067 MVT MTy = LT.second;
1068
1069 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1070 assert(ISD && "Invalid opcode");
1071
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001072 static const CostTblEntry SSE2CostTbl[] = {
1073 { ISD::SETCC, MVT::v2i64, 8 },
1074 { ISD::SETCC, MVT::v4i32, 1 },
1075 { ISD::SETCC, MVT::v8i16, 1 },
1076 { ISD::SETCC, MVT::v16i8, 1 },
1077 };
1078
Craig Topper4b275762015-10-28 04:02:12 +00001079 static const CostTblEntry SSE42CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001080 { ISD::SETCC, MVT::v2f64, 1 },
1081 { ISD::SETCC, MVT::v4f32, 1 },
1082 { ISD::SETCC, MVT::v2i64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001083 };
1084
Craig Topper4b275762015-10-28 04:02:12 +00001085 static const CostTblEntry AVX1CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001086 { ISD::SETCC, MVT::v4f64, 1 },
1087 { ISD::SETCC, MVT::v8f32, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001088 // AVX1 does not support 8-wide integer compare.
Renato Goline1fb0592013-01-20 20:57:20 +00001089 { ISD::SETCC, MVT::v4i64, 4 },
1090 { ISD::SETCC, MVT::v8i32, 4 },
1091 { ISD::SETCC, MVT::v16i16, 4 },
1092 { ISD::SETCC, MVT::v32i8, 4 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001093 };
1094
Craig Topper4b275762015-10-28 04:02:12 +00001095 static const CostTblEntry AVX2CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001096 { ISD::SETCC, MVT::v4i64, 1 },
1097 { ISD::SETCC, MVT::v8i32, 1 },
1098 { ISD::SETCC, MVT::v16i16, 1 },
1099 { ISD::SETCC, MVT::v32i8, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001100 };
1101
Craig Topper4b275762015-10-28 04:02:12 +00001102 static const CostTblEntry AVX512CostTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +00001103 { ISD::SETCC, MVT::v8i64, 1 },
1104 { ISD::SETCC, MVT::v16i32, 1 },
1105 { ISD::SETCC, MVT::v8f64, 1 },
1106 { ISD::SETCC, MVT::v16f32, 1 },
1107 };
1108
Craig Topperee0c8592015-10-27 04:14:24 +00001109 if (ST->hasAVX512())
1110 if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
1111 return LT.first * Entry->Cost;
Elena Demikhovsky27012472014-09-16 07:57:37 +00001112
Craig Topperee0c8592015-10-27 04:14:24 +00001113 if (ST->hasAVX2())
1114 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1115 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001116
Craig Topperee0c8592015-10-27 04:14:24 +00001117 if (ST->hasAVX())
1118 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1119 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001120
Craig Topperee0c8592015-10-27 04:14:24 +00001121 if (ST->hasSSE42())
1122 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1123 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001124
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001125 if (ST->hasSSE2())
1126 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1127 return LT.first * Entry->Cost;
1128
Chandler Carruth705b1852015-01-31 03:43:40 +00001129 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001130}
1131
Simon Pilgrim14000b32016-05-24 08:17:50 +00001132int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1133 ArrayRef<Type *> Tys, FastMathFlags FMF) {
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001134 // Costs should match the codegen from:
1135 // BITREVERSE: llvm\test\CodeGen\X86\vector-bitreverse.ll
1136 // BSWAP: llvm\test\CodeGen\X86\bswap-vector.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001137 // CTLZ: llvm\test\CodeGen\X86\vector-lzcnt-*.ll
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001138 // CTPOP: llvm\test\CodeGen\X86\vector-popcnt-*.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001139 // CTTZ: llvm\test\CodeGen\X86\vector-tzcnt-*.ll
Simon Pilgrim14000b32016-05-24 08:17:50 +00001140 static const CostTblEntry XOPCostTbl[] = {
1141 { ISD::BITREVERSE, MVT::v4i64, 4 },
1142 { ISD::BITREVERSE, MVT::v8i32, 4 },
1143 { ISD::BITREVERSE, MVT::v16i16, 4 },
1144 { ISD::BITREVERSE, MVT::v32i8, 4 },
1145 { ISD::BITREVERSE, MVT::v2i64, 1 },
1146 { ISD::BITREVERSE, MVT::v4i32, 1 },
1147 { ISD::BITREVERSE, MVT::v8i16, 1 },
1148 { ISD::BITREVERSE, MVT::v16i8, 1 },
1149 { ISD::BITREVERSE, MVT::i64, 3 },
1150 { ISD::BITREVERSE, MVT::i32, 3 },
1151 { ISD::BITREVERSE, MVT::i16, 3 },
1152 { ISD::BITREVERSE, MVT::i8, 3 }
1153 };
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001154 static const CostTblEntry AVX2CostTbl[] = {
1155 { ISD::BITREVERSE, MVT::v4i64, 5 },
1156 { ISD::BITREVERSE, MVT::v8i32, 5 },
1157 { ISD::BITREVERSE, MVT::v16i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001158 { ISD::BITREVERSE, MVT::v32i8, 5 },
1159 { ISD::BSWAP, MVT::v4i64, 1 },
1160 { ISD::BSWAP, MVT::v8i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001161 { ISD::BSWAP, MVT::v16i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001162 { ISD::CTLZ, MVT::v4i64, 23 },
1163 { ISD::CTLZ, MVT::v8i32, 18 },
1164 { ISD::CTLZ, MVT::v16i16, 14 },
1165 { ISD::CTLZ, MVT::v32i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001166 { ISD::CTPOP, MVT::v4i64, 7 },
1167 { ISD::CTPOP, MVT::v8i32, 11 },
1168 { ISD::CTPOP, MVT::v16i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001169 { ISD::CTPOP, MVT::v32i8, 6 },
1170 { ISD::CTTZ, MVT::v4i64, 10 },
1171 { ISD::CTTZ, MVT::v8i32, 14 },
1172 { ISD::CTTZ, MVT::v16i16, 12 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001173 { ISD::CTTZ, MVT::v32i8, 9 },
1174 { ISD::FSQRT, MVT::f32, 7 }, // Haswell from http://www.agner.org/
1175 { ISD::FSQRT, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
1176 { ISD::FSQRT, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
1177 { ISD::FSQRT, MVT::f64, 14 }, // Haswell from http://www.agner.org/
1178 { ISD::FSQRT, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
1179 { ISD::FSQRT, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001180 };
1181 static const CostTblEntry AVX1CostTbl[] = {
1182 { ISD::BITREVERSE, MVT::v4i64, 10 },
1183 { ISD::BITREVERSE, MVT::v8i32, 10 },
1184 { ISD::BITREVERSE, MVT::v16i16, 10 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001185 { ISD::BITREVERSE, MVT::v32i8, 10 },
1186 { ISD::BSWAP, MVT::v4i64, 4 },
1187 { ISD::BSWAP, MVT::v8i32, 4 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001188 { ISD::BSWAP, MVT::v16i16, 4 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001189 { ISD::CTLZ, MVT::v4i64, 46 },
1190 { ISD::CTLZ, MVT::v8i32, 36 },
1191 { ISD::CTLZ, MVT::v16i16, 28 },
1192 { ISD::CTLZ, MVT::v32i8, 18 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001193 { ISD::CTPOP, MVT::v4i64, 14 },
1194 { ISD::CTPOP, MVT::v8i32, 22 },
1195 { ISD::CTPOP, MVT::v16i16, 18 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001196 { ISD::CTPOP, MVT::v32i8, 12 },
1197 { ISD::CTTZ, MVT::v4i64, 20 },
1198 { ISD::CTTZ, MVT::v8i32, 28 },
1199 { ISD::CTTZ, MVT::v16i16, 24 },
1200 { ISD::CTTZ, MVT::v32i8, 18 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001201 { ISD::FSQRT, MVT::f32, 14 }, // SNB from http://www.agner.org/
1202 { ISD::FSQRT, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
1203 { ISD::FSQRT, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
1204 { ISD::FSQRT, MVT::f64, 21 }, // SNB from http://www.agner.org/
1205 { ISD::FSQRT, MVT::v2f64, 21 }, // SNB from http://www.agner.org/
1206 { ISD::FSQRT, MVT::v4f64, 43 }, // SNB from http://www.agner.org/
1207 };
1208 static const CostTblEntry SSE42CostTbl[] = {
1209 { ISD::FSQRT, MVT::f32, 18 }, // Nehalem from http://www.agner.org/
1210 { ISD::FSQRT, MVT::v4f32, 18 }, // Nehalem from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001211 };
1212 static const CostTblEntry SSSE3CostTbl[] = {
1213 { ISD::BITREVERSE, MVT::v2i64, 5 },
1214 { ISD::BITREVERSE, MVT::v4i32, 5 },
1215 { ISD::BITREVERSE, MVT::v8i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001216 { ISD::BITREVERSE, MVT::v16i8, 5 },
1217 { ISD::BSWAP, MVT::v2i64, 1 },
1218 { ISD::BSWAP, MVT::v4i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001219 { ISD::BSWAP, MVT::v8i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001220 { ISD::CTLZ, MVT::v2i64, 23 },
1221 { ISD::CTLZ, MVT::v4i32, 18 },
1222 { ISD::CTLZ, MVT::v8i16, 14 },
1223 { ISD::CTLZ, MVT::v16i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001224 { ISD::CTPOP, MVT::v2i64, 7 },
1225 { ISD::CTPOP, MVT::v4i32, 11 },
1226 { ISD::CTPOP, MVT::v8i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001227 { ISD::CTPOP, MVT::v16i8, 6 },
1228 { ISD::CTTZ, MVT::v2i64, 10 },
1229 { ISD::CTTZ, MVT::v4i32, 14 },
1230 { ISD::CTTZ, MVT::v8i16, 12 },
1231 { ISD::CTTZ, MVT::v16i8, 9 }
Simon Pilgrim356e8232016-06-20 23:08:21 +00001232 };
1233 static const CostTblEntry SSE2CostTbl[] = {
1234 { ISD::BSWAP, MVT::v2i64, 7 },
1235 { ISD::BSWAP, MVT::v4i32, 7 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001236 { ISD::BSWAP, MVT::v8i16, 7 },
Simon Pilgrimd02c5522016-11-08 14:10:28 +00001237 { ISD::CTLZ, MVT::v2i64, 25 },
1238 { ISD::CTLZ, MVT::v4i32, 26 },
1239 { ISD::CTLZ, MVT::v8i16, 20 },
1240 { ISD::CTLZ, MVT::v16i8, 17 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001241 { ISD::CTPOP, MVT::v2i64, 12 },
1242 { ISD::CTPOP, MVT::v4i32, 15 },
1243 { ISD::CTPOP, MVT::v8i16, 13 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001244 { ISD::CTPOP, MVT::v16i8, 10 },
1245 { ISD::CTTZ, MVT::v2i64, 14 },
1246 { ISD::CTTZ, MVT::v4i32, 18 },
1247 { ISD::CTTZ, MVT::v8i16, 16 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001248 { ISD::CTTZ, MVT::v16i8, 13 },
1249 { ISD::FSQRT, MVT::f64, 32 }, // Nehalem from http://www.agner.org/
1250 { ISD::FSQRT, MVT::v2f64, 32 }, // Nehalem from http://www.agner.org/
1251 };
1252 static const CostTblEntry SSE1CostTbl[] = {
1253 { ISD::FSQRT, MVT::f32, 28 }, // Pentium III from http://www.agner.org/
1254 { ISD::FSQRT, MVT::v4f32, 56 }, // Pentium III from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001255 };
Simon Pilgrim14000b32016-05-24 08:17:50 +00001256
1257 unsigned ISD = ISD::DELETED_NODE;
1258 switch (IID) {
1259 default:
1260 break;
1261 case Intrinsic::bitreverse:
1262 ISD = ISD::BITREVERSE;
1263 break;
Simon Pilgrim356e8232016-06-20 23:08:21 +00001264 case Intrinsic::bswap:
1265 ISD = ISD::BSWAP;
1266 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001267 case Intrinsic::ctlz:
1268 ISD = ISD::CTLZ;
1269 break;
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001270 case Intrinsic::ctpop:
1271 ISD = ISD::CTPOP;
1272 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001273 case Intrinsic::cttz:
1274 ISD = ISD::CTTZ;
1275 break;
Alexey Bataevd07c7312016-10-31 12:10:53 +00001276 case Intrinsic::sqrt:
1277 ISD = ISD::FSQRT;
1278 break;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001279 }
1280
1281 // Legalize the type.
1282 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, RetTy);
1283 MVT MTy = LT.second;
1284
1285 // Attempt to lookup cost.
1286 if (ST->hasXOP())
1287 if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
1288 return LT.first * Entry->Cost;
1289
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001290 if (ST->hasAVX2())
1291 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1292 return LT.first * Entry->Cost;
1293
1294 if (ST->hasAVX())
1295 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1296 return LT.first * Entry->Cost;
1297
Alexey Bataevd07c7312016-10-31 12:10:53 +00001298 if (ST->hasSSE42())
1299 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1300 return LT.first * Entry->Cost;
1301
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001302 if (ST->hasSSSE3())
1303 if (const auto *Entry = CostTableLookup(SSSE3CostTbl, ISD, MTy))
1304 return LT.first * Entry->Cost;
1305
Simon Pilgrim356e8232016-06-20 23:08:21 +00001306 if (ST->hasSSE2())
1307 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1308 return LT.first * Entry->Cost;
1309
Alexey Bataevd07c7312016-10-31 12:10:53 +00001310 if (ST->hasSSE1())
1311 if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
1312 return LT.first * Entry->Cost;
1313
Simon Pilgrim14000b32016-05-24 08:17:50 +00001314 return BaseT::getIntrinsicInstrCost(IID, RetTy, Tys, FMF);
1315}
1316
1317int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1318 ArrayRef<Value *> Args, FastMathFlags FMF) {
1319 return BaseT::getIntrinsicInstrCost(IID, RetTy, Args, FMF);
1320}
1321
Chandler Carruth93205eb2015-08-05 18:08:10 +00001322int X86TTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001323 assert(Val->isVectorTy() && "This must be a vector type");
1324
Sanjay Patelaedc3472016-05-25 17:27:54 +00001325 Type *ScalarType = Val->getScalarType();
1326
Chandler Carruth664e3542013-01-07 01:37:14 +00001327 if (Index != -1U) {
1328 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001329 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Val);
Chandler Carruth664e3542013-01-07 01:37:14 +00001330
1331 // This type is legalized to a scalar type.
1332 if (!LT.second.isVector())
1333 return 0;
1334
1335 // The type may be split. Normalize the index to the new type.
1336 unsigned Width = LT.second.getVectorNumElements();
1337 Index = Index % Width;
1338
1339 // Floating point scalars are already located in index #0.
Sanjay Patelaedc3472016-05-25 17:27:54 +00001340 if (ScalarType->isFloatingPointTy() && Index == 0)
Chandler Carruth664e3542013-01-07 01:37:14 +00001341 return 0;
1342 }
1343
Sanjay Patelaedc3472016-05-25 17:27:54 +00001344 // Add to the base cost if we know that the extracted element of a vector is
1345 // destined to be moved to and used in the integer register file.
1346 int RegisterFileMoveCost = 0;
1347 if (Opcode == Instruction::ExtractElement && ScalarType->isPointerTy())
1348 RegisterFileMoveCost = 1;
1349
1350 return BaseT::getVectorInstrCost(Opcode, Val, Index) + RegisterFileMoveCost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001351}
1352
Chandler Carruth93205eb2015-08-05 18:08:10 +00001353int X86TTIImpl::getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) {
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001354 assert (Ty->isVectorTy() && "Can only scalarize vectors");
Chandler Carruth93205eb2015-08-05 18:08:10 +00001355 int Cost = 0;
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001356
1357 for (int i = 0, e = Ty->getVectorNumElements(); i < e; ++i) {
1358 if (Insert)
Chandler Carruth705b1852015-01-31 03:43:40 +00001359 Cost += getVectorInstrCost(Instruction::InsertElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001360 if (Extract)
Chandler Carruth705b1852015-01-31 03:43:40 +00001361 Cost += getVectorInstrCost(Instruction::ExtractElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001362 }
1363
1364 return Cost;
1365}
1366
Chandler Carruth93205eb2015-08-05 18:08:10 +00001367int X86TTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
1368 unsigned AddressSpace) {
Alp Tokerf907b892013-12-05 05:44:44 +00001369 // Handle non-power-of-two vectors such as <3 x float>
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001370 if (VectorType *VTy = dyn_cast<VectorType>(Src)) {
1371 unsigned NumElem = VTy->getVectorNumElements();
1372
1373 // Handle a few common cases:
1374 // <3 x float>
1375 if (NumElem == 3 && VTy->getScalarSizeInBits() == 32)
1376 // Cost = 64 bit store + extract + 32 bit store.
1377 return 3;
1378
1379 // <3 x double>
1380 if (NumElem == 3 && VTy->getScalarSizeInBits() == 64)
1381 // Cost = 128 bit store + unpack + 64 bit store.
1382 return 3;
1383
Alp Tokerf907b892013-12-05 05:44:44 +00001384 // Assume that all other non-power-of-two numbers are scalarized.
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001385 if (!isPowerOf2_32(NumElem)) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001386 int Cost = BaseT::getMemoryOpCost(Opcode, VTy->getScalarType(), Alignment,
1387 AddressSpace);
1388 int SplitCost = getScalarizationOverhead(Src, Opcode == Instruction::Load,
1389 Opcode == Instruction::Store);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001390 return NumElem * Cost + SplitCost;
1391 }
1392 }
1393
Chandler Carruth664e3542013-01-07 01:37:14 +00001394 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001395 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001396 assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
1397 "Invalid Opcode");
1398
1399 // Each load/store unit costs 1.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001400 int Cost = LT.first * 1;
Chandler Carruth664e3542013-01-07 01:37:14 +00001401
Sanjay Patel9f6c4d52016-03-09 22:23:33 +00001402 // This isn't exactly right. We're using slow unaligned 32-byte accesses as a
1403 // proxy for a double-pumped AVX memory interface such as on Sandybridge.
1404 if (LT.second.getStoreSize() == 32 && ST->isUnalignedMem32Slow())
1405 Cost *= 2;
Chandler Carruth664e3542013-01-07 01:37:14 +00001406
1407 return Cost;
1408}
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001409
Chandler Carruth93205eb2015-08-05 18:08:10 +00001410int X86TTIImpl::getMaskedMemoryOpCost(unsigned Opcode, Type *SrcTy,
1411 unsigned Alignment,
1412 unsigned AddressSpace) {
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001413 VectorType *SrcVTy = dyn_cast<VectorType>(SrcTy);
1414 if (!SrcVTy)
1415 // To calculate scalar take the regular cost, without mask
1416 return getMemoryOpCost(Opcode, SrcTy, Alignment, AddressSpace);
1417
1418 unsigned NumElem = SrcVTy->getVectorNumElements();
1419 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001420 VectorType::get(Type::getInt8Ty(SrcVTy->getContext()), NumElem);
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001421 if ((Opcode == Instruction::Load && !isLegalMaskedLoad(SrcVTy)) ||
1422 (Opcode == Instruction::Store && !isLegalMaskedStore(SrcVTy)) ||
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001423 !isPowerOf2_32(NumElem)) {
1424 // Scalarization
Chandler Carruth93205eb2015-08-05 18:08:10 +00001425 int MaskSplitCost = getScalarizationOverhead(MaskTy, false, true);
1426 int ScalarCompareCost = getCmpSelInstrCost(
Mehdi Amini867e9142016-04-14 04:36:40 +00001427 Instruction::ICmp, Type::getInt8Ty(SrcVTy->getContext()), nullptr);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001428 int BranchCost = getCFInstrCost(Instruction::Br);
1429 int MaskCmpCost = NumElem * (BranchCost + ScalarCompareCost);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001430
Chandler Carruth93205eb2015-08-05 18:08:10 +00001431 int ValueSplitCost = getScalarizationOverhead(
1432 SrcVTy, Opcode == Instruction::Load, Opcode == Instruction::Store);
1433 int MemopCost =
Chandler Carruth705b1852015-01-31 03:43:40 +00001434 NumElem * BaseT::getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1435 Alignment, AddressSpace);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001436 return MemopCost + ValueSplitCost + MaskSplitCost + MaskCmpCost;
1437 }
1438
1439 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001440 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, SrcVTy);
Cong Houda4e8ae2015-10-28 18:15:46 +00001441 auto VT = TLI->getValueType(DL, SrcVTy);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001442 int Cost = 0;
Cong Houda4e8ae2015-10-28 18:15:46 +00001443 if (VT.isSimple() && LT.second != VT.getSimpleVT() &&
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001444 LT.second.getVectorNumElements() == NumElem)
1445 // Promotion requires expand/truncate for data and a shuffle for mask.
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001446 Cost += getShuffleCost(TTI::SK_Alternate, SrcVTy, 0, nullptr) +
1447 getShuffleCost(TTI::SK_Alternate, MaskTy, 0, nullptr);
Chandler Carruth705b1852015-01-31 03:43:40 +00001448
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001449 else if (LT.second.getVectorNumElements() > NumElem) {
1450 VectorType *NewMaskTy = VectorType::get(MaskTy->getVectorElementType(),
1451 LT.second.getVectorNumElements());
1452 // Expanding requires fill mask with zeroes
Chandler Carruth705b1852015-01-31 03:43:40 +00001453 Cost += getShuffleCost(TTI::SK_InsertSubvector, NewMaskTy, 0, MaskTy);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001454 }
1455 if (!ST->hasAVX512())
1456 return Cost + LT.first*4; // Each maskmov costs 4
1457
1458 // AVX-512 masked load/store is cheapper
1459 return Cost+LT.first;
1460}
1461
Chandler Carruth93205eb2015-08-05 18:08:10 +00001462int X86TTIImpl::getAddressComputationCost(Type *Ty, bool IsComplex) {
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001463 // Address computations in vectorized code with non-consecutive addresses will
1464 // likely result in more instructions compared to scalar code where the
1465 // computation can more often be merged into the index mode. The resulting
1466 // extra micro-ops can significantly decrease throughput.
1467 unsigned NumVectorInstToHideOverhead = 10;
1468
1469 if (Ty->isVectorTy() && IsComplex)
1470 return NumVectorInstToHideOverhead;
1471
Chandler Carruth705b1852015-01-31 03:43:40 +00001472 return BaseT::getAddressComputationCost(Ty, IsComplex);
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001473}
Yi Jiang5c343de2013-09-19 17:48:48 +00001474
Chandler Carruth93205eb2015-08-05 18:08:10 +00001475int X86TTIImpl::getReductionCost(unsigned Opcode, Type *ValTy,
1476 bool IsPairwise) {
Michael Liao5bf95782014-12-04 05:20:33 +00001477
Chandler Carruth93205eb2015-08-05 18:08:10 +00001478 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Michael Liao5bf95782014-12-04 05:20:33 +00001479
Yi Jiang5c343de2013-09-19 17:48:48 +00001480 MVT MTy = LT.second;
Michael Liao5bf95782014-12-04 05:20:33 +00001481
Yi Jiang5c343de2013-09-19 17:48:48 +00001482 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1483 assert(ISD && "Invalid opcode");
Michael Liao5bf95782014-12-04 05:20:33 +00001484
1485 // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
1486 // and make it as the cost.
1487
Craig Topper4b275762015-10-28 04:02:12 +00001488 static const CostTblEntry SSE42CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001489 { ISD::FADD, MVT::v2f64, 2 },
1490 { ISD::FADD, MVT::v4f32, 4 },
1491 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1492 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1493 { ISD::ADD, MVT::v8i16, 5 },
1494 };
Michael Liao5bf95782014-12-04 05:20:33 +00001495
Craig Topper4b275762015-10-28 04:02:12 +00001496 static const CostTblEntry AVX1CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001497 { ISD::FADD, MVT::v4f32, 4 },
1498 { ISD::FADD, MVT::v4f64, 5 },
1499 { ISD::FADD, MVT::v8f32, 7 },
1500 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1501 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1502 { ISD::ADD, MVT::v4i64, 5 }, // The data reported by the IACA tool is "4.8".
1503 { ISD::ADD, MVT::v8i16, 5 },
1504 { ISD::ADD, MVT::v8i32, 5 },
1505 };
1506
Craig Topper4b275762015-10-28 04:02:12 +00001507 static const CostTblEntry SSE42CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001508 { ISD::FADD, MVT::v2f64, 2 },
1509 { ISD::FADD, MVT::v4f32, 4 },
1510 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1511 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.3".
1512 { ISD::ADD, MVT::v8i16, 4 }, // The data reported by the IACA tool is "4.3".
1513 };
Michael Liao5bf95782014-12-04 05:20:33 +00001514
Craig Topper4b275762015-10-28 04:02:12 +00001515 static const CostTblEntry AVX1CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001516 { ISD::FADD, MVT::v4f32, 3 },
1517 { ISD::FADD, MVT::v4f64, 3 },
1518 { ISD::FADD, MVT::v8f32, 4 },
1519 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1520 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "2.8".
1521 { ISD::ADD, MVT::v4i64, 3 },
1522 { ISD::ADD, MVT::v8i16, 4 },
1523 { ISD::ADD, MVT::v8i32, 5 },
1524 };
Michael Liao5bf95782014-12-04 05:20:33 +00001525
Yi Jiang5c343de2013-09-19 17:48:48 +00001526 if (IsPairwise) {
Craig Topperee0c8592015-10-27 04:14:24 +00001527 if (ST->hasAVX())
1528 if (const auto *Entry = CostTableLookup(AVX1CostTblPairWise, ISD, MTy))
1529 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001530
Craig Topperee0c8592015-10-27 04:14:24 +00001531 if (ST->hasSSE42())
1532 if (const auto *Entry = CostTableLookup(SSE42CostTblPairWise, ISD, MTy))
1533 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001534 } else {
Craig Topperee0c8592015-10-27 04:14:24 +00001535 if (ST->hasAVX())
1536 if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
1537 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001538
Craig Topperee0c8592015-10-27 04:14:24 +00001539 if (ST->hasSSE42())
1540 if (const auto *Entry = CostTableLookup(SSE42CostTblNoPairWise, ISD, MTy))
1541 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001542 }
1543
Chandler Carruth705b1852015-01-31 03:43:40 +00001544 return BaseT::getReductionCost(Opcode, ValTy, IsPairwise);
Yi Jiang5c343de2013-09-19 17:48:48 +00001545}
1546
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001547/// \brief Calculate the cost of materializing a 64-bit value. This helper
1548/// method might only calculate a fraction of a larger immediate. Therefore it
1549/// is valid to return a cost of ZERO.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001550int X86TTIImpl::getIntImmCost(int64_t Val) {
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001551 if (Val == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001552 return TTI::TCC_Free;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001553
1554 if (isInt<32>(Val))
Chandler Carruth705b1852015-01-31 03:43:40 +00001555 return TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001556
Chandler Carruth705b1852015-01-31 03:43:40 +00001557 return 2 * TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001558}
1559
Chandler Carruth93205eb2015-08-05 18:08:10 +00001560int X86TTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001561 assert(Ty->isIntegerTy());
1562
1563 unsigned BitSize = Ty->getPrimitiveSizeInBits();
1564 if (BitSize == 0)
1565 return ~0U;
1566
Juergen Ributzka43176172014-05-19 21:00:53 +00001567 // Never hoist constants larger than 128bit, because this might lead to
1568 // incorrect code generation or assertions in codegen.
1569 // Fixme: Create a cost model for types larger than i128 once the codegen
1570 // issues have been fixed.
1571 if (BitSize > 128)
Chandler Carruth705b1852015-01-31 03:43:40 +00001572 return TTI::TCC_Free;
Juergen Ributzka43176172014-05-19 21:00:53 +00001573
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001574 if (Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001575 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001576
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001577 // Sign-extend all constants to a multiple of 64-bit.
1578 APInt ImmVal = Imm;
1579 if (BitSize & 0x3f)
1580 ImmVal = Imm.sext((BitSize + 63) & ~0x3fU);
1581
1582 // Split the constant into 64-bit chunks and calculate the cost for each
1583 // chunk.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001584 int Cost = 0;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001585 for (unsigned ShiftVal = 0; ShiftVal < BitSize; ShiftVal += 64) {
1586 APInt Tmp = ImmVal.ashr(ShiftVal).sextOrTrunc(64);
1587 int64_t Val = Tmp.getSExtValue();
1588 Cost += getIntImmCost(Val);
1589 }
Sanjay Patel4c7d0942016-04-05 19:27:39 +00001590 // We need at least one instruction to materialize the constant.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001591 return std::max(1, Cost);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001592}
1593
Chandler Carruth93205eb2015-08-05 18:08:10 +00001594int X86TTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
1595 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001596 assert(Ty->isIntegerTy());
1597
1598 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001599 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1600 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001601 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001602 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001603
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001604 unsigned ImmIdx = ~0U;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001605 switch (Opcode) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001606 default:
1607 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001608 case Instruction::GetElementPtr:
Juergen Ributzka27435b32014-04-02 21:45:36 +00001609 // Always hoist the base address of a GetElementPtr. This prevents the
1610 // creation of new constants for every base constant that gets constant
1611 // folded with the offset.
Juergen Ributzka631c4912014-03-25 18:01:25 +00001612 if (Idx == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001613 return 2 * TTI::TCC_Basic;
1614 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001615 case Instruction::Store:
1616 ImmIdx = 0;
1617 break;
Craig Topper074e8452015-12-20 18:41:54 +00001618 case Instruction::ICmp:
1619 // This is an imperfect hack to prevent constant hoisting of
1620 // compares that might be trying to check if a 64-bit value fits in
1621 // 32-bits. The backend can optimize these cases using a right shift by 32.
1622 // Ideally we would check the compare predicate here. There also other
1623 // similar immediates the backend can use shifts for.
1624 if (Idx == 1 && Imm.getBitWidth() == 64) {
1625 uint64_t ImmVal = Imm.getZExtValue();
1626 if (ImmVal == 0x100000000ULL || ImmVal == 0xffffffff)
1627 return TTI::TCC_Free;
1628 }
1629 ImmIdx = 1;
1630 break;
Craig Topper79dd1bf2015-10-06 02:50:24 +00001631 case Instruction::And:
1632 // We support 64-bit ANDs with immediates with 32-bits of leading zeroes
1633 // by using a 32-bit operation with implicit zero extension. Detect such
1634 // immediates here as the normal path expects bit 31 to be sign extended.
1635 if (Idx == 1 && Imm.getBitWidth() == 64 && isUInt<32>(Imm.getZExtValue()))
1636 return TTI::TCC_Free;
Justin Bognerb03fd122016-08-17 05:10:15 +00001637 LLVM_FALLTHROUGH;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001638 case Instruction::Add:
1639 case Instruction::Sub:
1640 case Instruction::Mul:
1641 case Instruction::UDiv:
1642 case Instruction::SDiv:
1643 case Instruction::URem:
1644 case Instruction::SRem:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001645 case Instruction::Or:
1646 case Instruction::Xor:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001647 ImmIdx = 1;
1648 break;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001649 // Always return TCC_Free for the shift value of a shift instruction.
1650 case Instruction::Shl:
1651 case Instruction::LShr:
1652 case Instruction::AShr:
1653 if (Idx == 1)
Chandler Carruth705b1852015-01-31 03:43:40 +00001654 return TTI::TCC_Free;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001655 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001656 case Instruction::Trunc:
1657 case Instruction::ZExt:
1658 case Instruction::SExt:
1659 case Instruction::IntToPtr:
1660 case Instruction::PtrToInt:
1661 case Instruction::BitCast:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001662 case Instruction::PHI:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001663 case Instruction::Call:
1664 case Instruction::Select:
1665 case Instruction::Ret:
1666 case Instruction::Load:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001667 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001668 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001669
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001670 if (Idx == ImmIdx) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001671 int NumConstants = (BitSize + 63) / 64;
1672 int Cost = X86TTIImpl::getIntImmCost(Imm, Ty);
Chandler Carruth705b1852015-01-31 03:43:40 +00001673 return (Cost <= NumConstants * TTI::TCC_Basic)
Chandler Carruth93205eb2015-08-05 18:08:10 +00001674 ? static_cast<int>(TTI::TCC_Free)
Chandler Carruth705b1852015-01-31 03:43:40 +00001675 : Cost;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001676 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001677
Chandler Carruth705b1852015-01-31 03:43:40 +00001678 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001679}
1680
Chandler Carruth93205eb2015-08-05 18:08:10 +00001681int X86TTIImpl::getIntImmCost(Intrinsic::ID IID, unsigned Idx, const APInt &Imm,
1682 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001683 assert(Ty->isIntegerTy());
1684
1685 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001686 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1687 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001688 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001689 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001690
1691 switch (IID) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001692 default:
1693 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001694 case Intrinsic::sadd_with_overflow:
1695 case Intrinsic::uadd_with_overflow:
1696 case Intrinsic::ssub_with_overflow:
1697 case Intrinsic::usub_with_overflow:
1698 case Intrinsic::smul_with_overflow:
1699 case Intrinsic::umul_with_overflow:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001700 if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<32>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +00001701 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001702 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001703 case Intrinsic::experimental_stackmap:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001704 if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001705 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001706 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001707 case Intrinsic::experimental_patchpoint_void:
1708 case Intrinsic::experimental_patchpoint_i64:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001709 if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001710 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001711 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001712 }
Chandler Carruth705b1852015-01-31 03:43:40 +00001713 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001714}
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001715
Elena Demikhovsky54946982015-12-28 20:10:59 +00001716// Return an average cost of Gather / Scatter instruction, maybe improved later
1717int X86TTIImpl::getGSVectorCost(unsigned Opcode, Type *SrcVTy, Value *Ptr,
1718 unsigned Alignment, unsigned AddressSpace) {
1719
1720 assert(isa<VectorType>(SrcVTy) && "Unexpected type in getGSVectorCost");
1721 unsigned VF = SrcVTy->getVectorNumElements();
1722
1723 // Try to reduce index size from 64 bit (default for GEP)
1724 // to 32. It is essential for VF 16. If the index can't be reduced to 32, the
1725 // operation will use 16 x 64 indices which do not fit in a zmm and needs
1726 // to split. Also check that the base pointer is the same for all lanes,
1727 // and that there's at most one variable index.
1728 auto getIndexSizeInBits = [](Value *Ptr, const DataLayout& DL) {
1729 unsigned IndexSize = DL.getPointerSizeInBits();
1730 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
1731 if (IndexSize < 64 || !GEP)
1732 return IndexSize;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001733
Elena Demikhovsky54946982015-12-28 20:10:59 +00001734 unsigned NumOfVarIndices = 0;
1735 Value *Ptrs = GEP->getPointerOperand();
1736 if (Ptrs->getType()->isVectorTy() && !getSplatValue(Ptrs))
1737 return IndexSize;
1738 for (unsigned i = 1; i < GEP->getNumOperands(); ++i) {
1739 if (isa<Constant>(GEP->getOperand(i)))
1740 continue;
1741 Type *IndxTy = GEP->getOperand(i)->getType();
1742 if (IndxTy->isVectorTy())
1743 IndxTy = IndxTy->getVectorElementType();
1744 if ((IndxTy->getPrimitiveSizeInBits() == 64 &&
1745 !isa<SExtInst>(GEP->getOperand(i))) ||
1746 ++NumOfVarIndices > 1)
1747 return IndexSize; // 64
1748 }
1749 return (unsigned)32;
1750 };
1751
1752
1753 // Trying to reduce IndexSize to 32 bits for vector 16.
1754 // By default the IndexSize is equal to pointer size.
1755 unsigned IndexSize = (VF >= 16) ? getIndexSizeInBits(Ptr, DL) :
1756 DL.getPointerSizeInBits();
1757
Mehdi Amini867e9142016-04-14 04:36:40 +00001758 Type *IndexVTy = VectorType::get(IntegerType::get(SrcVTy->getContext(),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001759 IndexSize), VF);
1760 std::pair<int, MVT> IdxsLT = TLI->getTypeLegalizationCost(DL, IndexVTy);
1761 std::pair<int, MVT> SrcLT = TLI->getTypeLegalizationCost(DL, SrcVTy);
1762 int SplitFactor = std::max(IdxsLT.first, SrcLT.first);
1763 if (SplitFactor > 1) {
1764 // Handle splitting of vector of pointers
1765 Type *SplitSrcTy = VectorType::get(SrcVTy->getScalarType(), VF / SplitFactor);
1766 return SplitFactor * getGSVectorCost(Opcode, SplitSrcTy, Ptr, Alignment,
1767 AddressSpace);
1768 }
1769
1770 // The gather / scatter cost is given by Intel architects. It is a rough
1771 // number since we are looking at one instruction in a time.
1772 const int GSOverhead = 2;
1773 return GSOverhead + VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1774 Alignment, AddressSpace);
1775}
1776
1777/// Return the cost of full scalarization of gather / scatter operation.
1778///
1779/// Opcode - Load or Store instruction.
1780/// SrcVTy - The type of the data vector that should be gathered or scattered.
1781/// VariableMask - The mask is non-constant at compile time.
1782/// Alignment - Alignment for one element.
1783/// AddressSpace - pointer[s] address space.
1784///
1785int X86TTIImpl::getGSScalarCost(unsigned Opcode, Type *SrcVTy,
1786 bool VariableMask, unsigned Alignment,
1787 unsigned AddressSpace) {
1788 unsigned VF = SrcVTy->getVectorNumElements();
1789
1790 int MaskUnpackCost = 0;
1791 if (VariableMask) {
1792 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001793 VectorType::get(Type::getInt1Ty(SrcVTy->getContext()), VF);
Elena Demikhovsky54946982015-12-28 20:10:59 +00001794 MaskUnpackCost = getScalarizationOverhead(MaskTy, false, true);
1795 int ScalarCompareCost =
Mehdi Amini867e9142016-04-14 04:36:40 +00001796 getCmpSelInstrCost(Instruction::ICmp, Type::getInt1Ty(SrcVTy->getContext()),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001797 nullptr);
1798 int BranchCost = getCFInstrCost(Instruction::Br);
1799 MaskUnpackCost += VF * (BranchCost + ScalarCompareCost);
1800 }
1801
1802 // The cost of the scalar loads/stores.
1803 int MemoryOpCost = VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1804 Alignment, AddressSpace);
1805
1806 int InsertExtractCost = 0;
1807 if (Opcode == Instruction::Load)
1808 for (unsigned i = 0; i < VF; ++i)
1809 // Add the cost of inserting each scalar load into the vector
1810 InsertExtractCost +=
1811 getVectorInstrCost(Instruction::InsertElement, SrcVTy, i);
1812 else
1813 for (unsigned i = 0; i < VF; ++i)
1814 // Add the cost of extracting each element out of the data vector
1815 InsertExtractCost +=
1816 getVectorInstrCost(Instruction::ExtractElement, SrcVTy, i);
1817
1818 return MemoryOpCost + MaskUnpackCost + InsertExtractCost;
1819}
1820
1821/// Calculate the cost of Gather / Scatter operation
1822int X86TTIImpl::getGatherScatterOpCost(unsigned Opcode, Type *SrcVTy,
1823 Value *Ptr, bool VariableMask,
1824 unsigned Alignment) {
1825 assert(SrcVTy->isVectorTy() && "Unexpected data type for Gather/Scatter");
1826 unsigned VF = SrcVTy->getVectorNumElements();
1827 PointerType *PtrTy = dyn_cast<PointerType>(Ptr->getType());
1828 if (!PtrTy && Ptr->getType()->isVectorTy())
1829 PtrTy = dyn_cast<PointerType>(Ptr->getType()->getVectorElementType());
1830 assert(PtrTy && "Unexpected type for Ptr argument");
1831 unsigned AddressSpace = PtrTy->getAddressSpace();
1832
1833 bool Scalarize = false;
1834 if ((Opcode == Instruction::Load && !isLegalMaskedGather(SrcVTy)) ||
1835 (Opcode == Instruction::Store && !isLegalMaskedScatter(SrcVTy)))
1836 Scalarize = true;
1837 // Gather / Scatter for vector 2 is not profitable on KNL / SKX
1838 // Vector-4 of gather/scatter instruction does not exist on KNL.
1839 // We can extend it to 8 elements, but zeroing upper bits of
1840 // the mask vector will add more instructions. Right now we give the scalar
1841 // cost of vector-4 for KNL. TODO: Check, maybe the gather/scatter instruction is
1842 // better in the VariableMask case.
1843 if (VF == 2 || (VF == 4 && !ST->hasVLX()))
1844 Scalarize = true;
1845
1846 if (Scalarize)
1847 return getGSScalarCost(Opcode, SrcVTy, VariableMask, Alignment, AddressSpace);
1848
1849 return getGSVectorCost(Opcode, SrcVTy, Ptr, Alignment, AddressSpace);
1850}
1851
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001852bool X86TTIImpl::isLegalMaskedLoad(Type *DataTy) {
1853 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00001854 int DataWidth = isa<PointerType>(ScalarTy) ?
1855 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001856
Igor Bregerf44b79d2016-08-02 09:15:28 +00001857 return ((DataWidth == 32 || DataWidth == 64) && ST->hasAVX()) ||
1858 ((DataWidth == 8 || DataWidth == 16) && ST->hasBWI());
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001859}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00001860
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001861bool X86TTIImpl::isLegalMaskedStore(Type *DataType) {
1862 return isLegalMaskedLoad(DataType);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00001863}
1864
Elena Demikhovsky09285852015-10-25 15:37:55 +00001865bool X86TTIImpl::isLegalMaskedGather(Type *DataTy) {
1866 // This function is called now in two cases: from the Loop Vectorizer
1867 // and from the Scalarizer.
1868 // When the Loop Vectorizer asks about legality of the feature,
1869 // the vectorization factor is not calculated yet. The Loop Vectorizer
1870 // sends a scalar type and the decision is based on the width of the
1871 // scalar element.
1872 // Later on, the cost model will estimate usage this intrinsic based on
1873 // the vector type.
1874 // The Scalarizer asks again about legality. It sends a vector type.
1875 // In this case we can reject non-power-of-2 vectors.
1876 if (isa<VectorType>(DataTy) && !isPowerOf2_32(DataTy->getVectorNumElements()))
1877 return false;
1878 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00001879 int DataWidth = isa<PointerType>(ScalarTy) ?
1880 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
Elena Demikhovsky09285852015-10-25 15:37:55 +00001881
1882 // AVX-512 allows gather and scatter
Igor Bregerf44b79d2016-08-02 09:15:28 +00001883 return (DataWidth == 32 || DataWidth == 64) && ST->hasAVX512();
Elena Demikhovsky09285852015-10-25 15:37:55 +00001884}
1885
1886bool X86TTIImpl::isLegalMaskedScatter(Type *DataType) {
1887 return isLegalMaskedGather(DataType);
1888}
1889
Eric Christopherd566fb12015-07-29 22:09:48 +00001890bool X86TTIImpl::areInlineCompatible(const Function *Caller,
1891 const Function *Callee) const {
Eric Christophere1002262015-07-02 01:11:50 +00001892 const TargetMachine &TM = getTLI()->getTargetMachine();
1893
1894 // Work this as a subsetting of subtarget features.
1895 const FeatureBitset &CallerBits =
1896 TM.getSubtargetImpl(*Caller)->getFeatureBits();
1897 const FeatureBitset &CalleeBits =
1898 TM.getSubtargetImpl(*Callee)->getFeatureBits();
1899
1900 // FIXME: This is likely too limiting as it will include subtarget features
1901 // that we might not care about for inlining, but it is conservatively
1902 // correct.
1903 return (CallerBits & CalleeBits) == CalleeBits;
1904}
Michael Kupersteinb2443ed2016-10-20 21:04:31 +00001905
1906bool X86TTIImpl::enableInterleavedAccessVectorization() {
1907 // TODO: We expect this to be beneficial regardless of arch,
1908 // but there are currently some unexplained performance artifacts on Atom.
1909 // As a temporary solution, disable on Atom.
1910 return !(ST->isAtom() || ST->isSLM());
1911}