blob: ecf80a1ac9bf8b35b7e9295cf0c1ffdc38eeb48e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrMMX.td - Describe the MMX Instruction Set --*- tablegen -*-===//
Eric Christopherd91dcee2009-08-10 22:37:37 +00002//
Evan Cheng6e595b92006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopherd91dcee2009-08-10 22:37:37 +00007//
Evan Cheng6e595b92006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
Dale Johannesen5f4a6f22010-09-09 01:02:39 +000014// All instructions that use MMX should be in this file, even if they also use
15// SSE.
16//
Evan Cheng6e595b92006-02-21 19:13:53 +000017//===----------------------------------------------------------------------===//
18
Bill Wendlingbbd25982007-03-06 18:53:42 +000019//===----------------------------------------------------------------------===//
Bill Wendling6092ce22007-03-08 22:09:11 +000020// MMX Multiclasses
21//===----------------------------------------------------------------------===//
22
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000023let Sched = WriteVecALU in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000024def MMX_INTALU_ITINS : OpndItins<
25 IIC_MMX_ALU_RR, IIC_MMX_ALU_RM
26>;
27
28def MMX_INTALUQ_ITINS : OpndItins<
29 IIC_MMX_ALUQ_RR, IIC_MMX_ALUQ_RM
30>;
31
32def MMX_PHADDSUBW : OpndItins<
33 IIC_MMX_PHADDSUBW_RR, IIC_MMX_PHADDSUBW_RM
34>;
35
36def MMX_PHADDSUBD : OpndItins<
37 IIC_MMX_PHADDSUBD_RR, IIC_MMX_PHADDSUBD_RM
38>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000039}
Preston Gurd09de6ae2012-05-11 14:27:12 +000040
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000041let Sched = WriteVecIMul in
Preston Gurd09de6ae2012-05-11 14:27:12 +000042def MMX_PMUL_ITINS : OpndItins<
43 IIC_MMX_PMUL, IIC_MMX_PMUL
44>;
45
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000046let Sched = WriteVecALU in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000047def MMX_PSADBW_ITINS : OpndItins<
48 IIC_MMX_PSADBW, IIC_MMX_PSADBW
49>;
50
51def MMX_MISC_FUNC_ITINS : OpndItins<
52 IIC_MMX_MISC_FUNC_MEM, IIC_MMX_MISC_FUNC_REG
53>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000054}
Preston Gurd09de6ae2012-05-11 14:27:12 +000055
56def MMX_SHIFT_ITINS : ShiftOpndItins<
57 IIC_MMX_SHIFT_RR, IIC_MMX_SHIFT_RM, IIC_MMX_SHIFT_RI
58>;
59
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000060let Sched = WriteShuffle in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000061def MMX_UNPCK_H_ITINS : OpndItins<
62 IIC_MMX_UNPCK_H_RR, IIC_MMX_UNPCK_H_RM
63>;
64
65def MMX_UNPCK_L_ITINS : OpndItins<
66 IIC_MMX_UNPCK_L, IIC_MMX_UNPCK_L
67>;
68
69def MMX_PCK_ITINS : OpndItins<
70 IIC_MMX_PCK_RR, IIC_MMX_PCK_RM
71>;
72
73def MMX_PSHUF_ITINS : OpndItins<
74 IIC_MMX_PSHUF, IIC_MMX_PSHUF
75>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000076} // Sched
Preston Gurd09de6ae2012-05-11 14:27:12 +000077
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000078let Sched = WriteCvtF2I in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000079def MMX_CVT_PD_ITINS : OpndItins<
80 IIC_MMX_CVT_PD_RR, IIC_MMX_CVT_PD_RM
81>;
82
83def MMX_CVT_PS_ITINS : OpndItins<
84 IIC_MMX_CVT_PS_RR, IIC_MMX_CVT_PS_RM
85>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000086}
Preston Gurd09de6ae2012-05-11 14:27:12 +000087
Eric Christopherd91dcee2009-08-10 22:37:37 +000088let Constraints = "$src1 = $dst" in {
Dale Johannesendd224d22010-09-30 23:57:10 +000089 // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic.
Dale Johannesen4dae0172010-09-08 20:54:00 +000090 // When this is cleaned up, remove the FIXME from X86RecognizableInstr.cpp.
91 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Preston Gurd09de6ae2012-05-11 14:27:12 +000092 OpndItins itins, bit Commutable = 0> {
Dale Johannesen605acfe2010-09-07 18:10:56 +000093 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
94 (ins VR64:$src1, VR64:$src2),
95 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000096 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))], itins.rr>,
97 Sched<[itins.Sched]> {
Dale Johannesen605acfe2010-09-07 18:10:56 +000098 let isCommutable = Commutable;
99 }
100 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
101 (ins VR64:$src1, i64mem:$src2),
102 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
103 [(set VR64:$dst, (IntId VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000104 (bitconvert (load_mmx addr:$src2))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000105 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Dale Johannesen605acfe2010-09-07 18:10:56 +0000106 }
107
Bill Wendlingd551a182007-03-22 18:42:45 +0000108 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Chengcdf22f22008-05-03 00:52:09 +0000109 string OpcodeStr, Intrinsic IntId,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000110 Intrinsic IntId2, ShiftOpndItins itins> {
Evan Cheng92b44882008-03-21 00:40:09 +0000111 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
112 (ins VR64:$src1, VR64:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000114 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))], itins.rr>,
115 Sched<[WriteVecShift]>;
Evan Cheng92b44882008-03-21 00:40:09 +0000116 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
117 (ins VR64:$src1, i64mem:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000118 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingd551a182007-03-22 18:42:45 +0000119 [(set VR64:$dst, (IntId VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000120 (bitconvert (load_mmx addr:$src2))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000121 itins.rm>, Sched<[WriteVecShiftLd, ReadAfterLd]>;
Evan Cheng92b44882008-03-21 00:40:09 +0000122 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
123 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000124 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000125 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))], itins.ri>,
126 Sched<[WriteVecShift]>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000127 }
Bill Wendling6092ce22007-03-08 22:09:11 +0000128}
129
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000130/// Unary MMX instructions requiring SSSE3.
131multiclass SS3I_unop_rm_int_mm<bits<8> opc, string OpcodeStr,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000132 Intrinsic IntId64, OpndItins itins> {
Michael Liaobbd10792012-08-30 16:54:46 +0000133 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Craig Toppereb8f9e92012-01-10 06:30:56 +0000134 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000135 [(set VR64:$dst, (IntId64 VR64:$src))], itins.rr>,
136 Sched<[itins.Sched]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000137
Michael Liaobbd10792012-08-30 16:54:46 +0000138 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Craig Toppereb8f9e92012-01-10 06:30:56 +0000139 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
140 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000141 (IntId64 (bitconvert (memopmmx addr:$src))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000142 itins.rm>, Sched<[itins.Sched.Folded]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000143}
144
145/// Binary MMX instructions requiring SSSE3.
146let ImmT = NoImm, Constraints = "$src1 = $dst" in {
147multiclass SS3I_binop_rm_int_mm<bits<8> opc, string OpcodeStr,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000148 Intrinsic IntId64, OpndItins itins> {
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000149 let isCommutable = 0 in
Michael Liaobbd10792012-08-30 16:54:46 +0000150 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000151 (ins VR64:$src1, VR64:$src2),
152 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000153 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))], itins.rr>,
154 Sched<[itins.Sched]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000155 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000156 (ins VR64:$src1, i64mem:$src2),
157 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
158 [(set VR64:$dst,
159 (IntId64 VR64:$src1,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000160 (bitconvert (memopmmx addr:$src2))))], itins.rm>,
161 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000162}
163}
164
165/// PALIGN MMX instructions (require SSSE3).
166multiclass ssse3_palign_mm<string asm, Intrinsic IntId> {
Michael Liaobbd10792012-08-30 16:54:46 +0000167 def R64irr : MMXSS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000168 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
169 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
170 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2, (i8 imm:$src3)))]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000171 def R64irm : MMXSS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000172 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
173 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
174 [(set VR64:$dst, (IntId VR64:$src1,
175 (bitconvert (load_mmx addr:$src2)), (i8 imm:$src3)))]>;
176}
177
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000178multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
179 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000180 string asm, OpndItins itins, Domain d> {
Michael Liaobbd10792012-08-30 16:54:46 +0000181 def irr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000182 [(set DstRC:$dst, (Int SrcRC:$src))], itins.rr, d>,
183 Sched<[itins.Sched]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000184 def irm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000185 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], itins.rm, d>,
186 Sched<[itins.Sched.Folded]>;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000187}
188
189multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
190 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
191 PatFrag ld_frag, string asm, Domain d> {
Benjamin Kramerb2893192013-06-14 09:31:41 +0000192 def irr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst),
193 (ins DstRC:$src1, SrcRC:$src2), asm,
194 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))],
195 NoItinerary, d>;
196 def irm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst),
197 (ins DstRC:$src1, x86memop:$src2), asm,
198 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))],
199 NoItinerary, d>;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000200}
201
Bill Wendling6092ce22007-03-08 22:09:11 +0000202//===----------------------------------------------------------------------===//
Chris Lattnerb44b2022010-10-03 18:42:30 +0000203// MMX EMMS Instruction
Bill Wendlingbbd25982007-03-06 18:53:42 +0000204//===----------------------------------------------------------------------===//
205
Eric Christopherd91dcee2009-08-10 22:37:37 +0000206def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Preston Gurd3fe264d2013-09-13 19:23:28 +0000207 [(int_x86_mmx_emms)], IIC_MMX_EMMS>;
Bill Wendlingbbd25982007-03-06 18:53:42 +0000208
209//===----------------------------------------------------------------------===//
210// MMX Scalar Instructions
211//===----------------------------------------------------------------------===//
Bill Wendlingb1c86b42007-03-05 23:09:45 +0000212
Bill Wendlingac5b6502007-04-03 23:48:32 +0000213// Data Transfer Instructions
Evan Cheng94b5a802007-07-19 01:14:50 +0000214def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Cheng6200c222008-02-18 23:04:32 +0000215 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan04d8cb72009-12-18 00:01:26 +0000216 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000217 (x86mmx (scalar_to_vector GR32:$src)))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000218 IIC_MMX_MOV_MM_RM>, Sched<[WriteMove]>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000219let canFoldAsLoad = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000220def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Cheng6200c222008-02-18 23:04:32 +0000221 "movd\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000222 [(set VR64:$dst,
223 (x86mmx (scalar_to_vector (loadi32 addr:$src))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000224 IIC_MMX_MOV_MM_RM>, Sched<[WriteLoad]>;
Eric Christopherd91dcee2009-08-10 22:37:37 +0000225let mayStore = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000226def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000227 "movd\t{$src, $dst|$dst, $src}", [], IIC_MMX_MOV_MM_RM>,
228 Sched<[WriteStore]>;
Manman Renacb8bec2012-10-30 22:15:38 +0000229
230// Low word of MMX to GPR.
231def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
232 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
233def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR64:$src),
234 "movd\t{$src, $dst|$dst, $src}",
235 [(set GR32:$dst,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000236 (MMX_X86movd2w (x86mmx VR64:$src)))],
237 IIC_MMX_MOV_REG_MM>, Sched<[WriteMove]>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000238
Evan Cheng94b5a802007-07-19 01:14:50 +0000239def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000240 "movd\t{$src, $dst|$dst, $src}",
Craig Toppera9847292013-10-08 06:30:39 +0000241 [(set VR64:$dst, (bitconvert GR64:$src))],
242 IIC_MMX_MOV_MM_RM>, Sched<[WriteMove]>;
Bill Wendling30532442007-07-04 00:19:54 +0000243
Rafael Espindola70e98162009-08-03 05:21:05 +0000244// These are 64 bit moves, but since the OS X assembler doesn't
245// recognize a register-register movq, we write them as
246// movd.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000247let SchedRW = [WriteMove] in {
Rafael Espindola7bdf4c22009-08-03 03:27:05 +0000248def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000249 (outs GR64:$dst), (ins VR64:$src),
Dale Johannesendd224d22010-09-30 23:57:10 +0000250 "movd\t{$src, $dst|$dst, $src}",
251 [(set GR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000252 (bitconvert VR64:$src))], IIC_MMX_MOV_REG_MM>;
Dan Gohman01a5d362008-04-15 23:55:07 +0000253let neverHasSideEffects = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000254def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000255 "movq\t{$src, $dst|$dst, $src}", [],
256 IIC_MMX_MOVQ_RR>;
Craig Topper0a9bf4c2014-04-17 06:33:45 +0000257let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
258def MMX_MOVQ64rr_REV : MMXI<0x7F, MRMDestReg, (outs VR64:$dst), (ins VR64:$src),
259 "movq\t{$src, $dst|$dst, $src}", [],
260 IIC_MMX_MOVQ_RR>;
261}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000262} // SchedRW
263
264let SchedRW = [WriteLoad] in {
Dale Johannesendd224d22010-09-30 23:57:10 +0000265let canFoldAsLoad = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000266def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000267 "movq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000268 [(set VR64:$dst, (load_mmx addr:$src))],
269 IIC_MMX_MOVQ_RM>;
Quentin Colombet04f7b742014-04-23 19:30:26 +0000270} // SchedRW
271let SchedRW = [WriteStore] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000272def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000273 "movq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000274 [(store (x86mmx VR64:$src), addr:$dst)],
275 IIC_MMX_MOVQ_RM>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000276
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000277let SchedRW = [WriteMove] in {
Michael Liaobbd10792012-08-30 16:54:46 +0000278def MMX_MOVDQ2Qrr : MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
279 (ins VR128:$src), "movdq2q\t{$src, $dst|$dst, $src}",
280 [(set VR64:$dst,
281 (x86mmx (bitconvert
282 (i64 (vector_extract (v2i64 VR128:$src),
283 (iPTR 0))))))],
284 IIC_MMX_MOVQ_RR>;
Bill Wendling5c7f25632007-04-24 21:18:37 +0000285
Michael Liaobbd10792012-08-30 16:54:46 +0000286def MMX_MOVQ2DQrr : MMXS2SIi8<0xD6, MRMSrcReg, (outs VR128:$dst),
287 (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
288 [(set VR128:$dst,
289 (v2i64
290 (scalar_to_vector
291 (i64 (bitconvert (x86mmx VR64:$src))))))],
292 IIC_MMX_MOVQ_RR>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000293
Craig Toppera5f628c2013-10-09 04:54:21 +0000294let isCodeGenOnly = 1, hasSideEffects = 1 in {
Michael Liaobbd10792012-08-30 16:54:46 +0000295def MMX_MOVQ2FR64rr: MMXS2SIi8<0xD6, MRMSrcReg, (outs FR64:$dst),
296 (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
297 [], IIC_MMX_MOVQ_RR>;
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000298
Michael Liaobbd10792012-08-30 16:54:46 +0000299def MMX_MOVFR642Qrr: MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
300 (ins FR64:$src), "movdq2q\t{$src, $dst|$dst, $src}",
301 [], IIC_MMX_MOVQ_RR>;
Craig Toppera5f628c2013-10-09 04:54:21 +0000302}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000303} // SchedRW
Stuart Hastings24b63f12010-04-23 19:03:32 +0000304
Evan Cheng94b5a802007-07-19 01:14:50 +0000305def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000306 "movntq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000307 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000308 IIC_MMX_MOVQ_RM>, Sched<[WriteStore]>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000309
Craig Toppera5f628c2013-10-09 04:54:21 +0000310let Predicates = [HasMMX] in {
311 let AddedComplexity = 15 in
312 // movd to MMX register zero-extends
313 def : Pat<(x86mmx (X86vzmovl (x86mmx (scalar_to_vector GR32:$src)))),
314 (MMX_MOVD64rr GR32:$src)>;
315 let AddedComplexity = 20 in
316 def : Pat<(x86mmx (X86vzmovl (x86mmx (scalar_to_vector (loadi32 addr:$src))))),
317 (MMX_MOVD64rm addr:$src)>;
318}
Bill Wendlingac5b6502007-04-03 23:48:32 +0000319
Bill Wendling6092ce22007-03-08 22:09:11 +0000320// Arithmetic Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000321defm MMX_PABSB : SS3I_unop_rm_int_mm<0x1C, "pabsb", int_x86_ssse3_pabs_b,
322 MMX_INTALU_ITINS>;
323defm MMX_PABSW : SS3I_unop_rm_int_mm<0x1D, "pabsw", int_x86_ssse3_pabs_w,
324 MMX_INTALU_ITINS>;
325defm MMX_PABSD : SS3I_unop_rm_int_mm<0x1E, "pabsd", int_x86_ssse3_pabs_d,
326 MMX_INTALU_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000327// -- Addition
Preston Gurd09de6ae2012-05-11 14:27:12 +0000328defm MMX_PADDB : MMXI_binop_rm_int<0xFC, "paddb", int_x86_mmx_padd_b,
329 MMX_INTALU_ITINS, 1>;
330defm MMX_PADDW : MMXI_binop_rm_int<0xFD, "paddw", int_x86_mmx_padd_w,
331 MMX_INTALU_ITINS, 1>;
332defm MMX_PADDD : MMXI_binop_rm_int<0xFE, "paddd", int_x86_mmx_padd_d,
333 MMX_INTALU_ITINS, 1>;
334defm MMX_PADDQ : MMXI_binop_rm_int<0xD4, "paddq", int_x86_mmx_padd_q,
335 MMX_INTALUQ_ITINS, 1>;
336defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b,
337 MMX_INTALU_ITINS, 1>;
338defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w,
339 MMX_INTALU_ITINS, 1>;
Bill Wendling6092ce22007-03-08 22:09:11 +0000340
Preston Gurd09de6ae2012-05-11 14:27:12 +0000341defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b,
342 MMX_INTALU_ITINS, 1>;
343defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w,
344 MMX_INTALU_ITINS, 1>;
Bill Wendling6092ce22007-03-08 22:09:11 +0000345
Preston Gurd09de6ae2012-05-11 14:27:12 +0000346defm MMX_PHADDW : SS3I_binop_rm_int_mm<0x01, "phaddw", int_x86_ssse3_phadd_w,
347 MMX_PHADDSUBW>;
348defm MMX_PHADD : SS3I_binop_rm_int_mm<0x02, "phaddd", int_x86_ssse3_phadd_d,
349 MMX_PHADDSUBD>;
350defm MMX_PHADDSW : SS3I_binop_rm_int_mm<0x03, "phaddsw",int_x86_ssse3_phadd_sw,
351 MMX_PHADDSUBW>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000352
353
Bill Wendling999c77f2007-03-27 21:20:36 +0000354// -- Subtraction
Preston Gurd09de6ae2012-05-11 14:27:12 +0000355defm MMX_PSUBB : MMXI_binop_rm_int<0xF8, "psubb", int_x86_mmx_psub_b,
356 MMX_INTALU_ITINS>;
357defm MMX_PSUBW : MMXI_binop_rm_int<0xF9, "psubw", int_x86_mmx_psub_w,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000358 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000359defm MMX_PSUBD : MMXI_binop_rm_int<0xFA, "psubd", int_x86_mmx_psub_d,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000360 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000361defm MMX_PSUBQ : MMXI_binop_rm_int<0xFB, "psubq", int_x86_mmx_psub_q,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000362 MMX_INTALUQ_ITINS>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000363
Preston Gurd09de6ae2012-05-11 14:27:12 +0000364defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000365 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000366defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000367 MMX_INTALU_ITINS>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000368
Preston Gurd09de6ae2012-05-11 14:27:12 +0000369defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000370 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000371defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000372 MMX_INTALU_ITINS>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000373
Preston Gurd09de6ae2012-05-11 14:27:12 +0000374defm MMX_PHSUBW : SS3I_binop_rm_int_mm<0x05, "phsubw", int_x86_ssse3_phsub_w,
375 MMX_PHADDSUBW>;
376defm MMX_PHSUBD : SS3I_binop_rm_int_mm<0x06, "phsubd", int_x86_ssse3_phsub_d,
377 MMX_PHADDSUBD>;
378defm MMX_PHSUBSW : SS3I_binop_rm_int_mm<0x07, "phsubsw",int_x86_ssse3_phsub_sw,
379 MMX_PHADDSUBW>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000380
Bill Wendling999c77f2007-03-27 21:20:36 +0000381// -- Multiplication
Preston Gurd09de6ae2012-05-11 14:27:12 +0000382defm MMX_PMULLW : MMXI_binop_rm_int<0xD5, "pmullw", int_x86_mmx_pmull_w,
383 MMX_PMUL_ITINS, 1>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000384
Preston Gurd09de6ae2012-05-11 14:27:12 +0000385defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w,
386 MMX_PMUL_ITINS, 1>;
387defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w,
388 MMX_PMUL_ITINS, 1>;
389defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq,
390 MMX_PMUL_ITINS, 1>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000391let isCommutable = 1 in
Dale Johannesendd224d22010-09-30 23:57:10 +0000392defm MMX_PMULHRSW : SS3I_binop_rm_int_mm<0x0B, "pmulhrsw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000393 int_x86_ssse3_pmul_hr_sw, MMX_PMUL_ITINS>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000394
395// -- Miscellanea
Preston Gurd09de6ae2012-05-11 14:27:12 +0000396defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd,
397 MMX_PMUL_ITINS, 1>;
Bill Wendlinge3103412007-03-15 21:24:36 +0000398
Dale Johannesendd224d22010-09-30 23:57:10 +0000399defm MMX_PMADDUBSW : SS3I_binop_rm_int_mm<0x04, "pmaddubsw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000400 int_x86_ssse3_pmadd_ub_sw, MMX_PMUL_ITINS>;
401defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b,
402 MMX_MISC_FUNC_ITINS, 1>;
403defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w,
404 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000405
Preston Gurd09de6ae2012-05-11 14:27:12 +0000406defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b,
407 MMX_MISC_FUNC_ITINS, 1>;
408defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w,
409 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000410
Preston Gurd09de6ae2012-05-11 14:27:12 +0000411defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b,
412 MMX_MISC_FUNC_ITINS, 1>;
413defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w,
414 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000415
Preston Gurd09de6ae2012-05-11 14:27:12 +0000416defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw,
417 MMX_PSADBW_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000418
Preston Gurd09de6ae2012-05-11 14:27:12 +0000419defm MMX_PSIGNB : SS3I_binop_rm_int_mm<0x08, "psignb", int_x86_ssse3_psign_b,
420 MMX_MISC_FUNC_ITINS>;
421defm MMX_PSIGNW : SS3I_binop_rm_int_mm<0x09, "psignw", int_x86_ssse3_psign_w,
422 MMX_MISC_FUNC_ITINS>;
423defm MMX_PSIGND : SS3I_binop_rm_int_mm<0x0A, "psignd", int_x86_ssse3_psign_d,
424 MMX_MISC_FUNC_ITINS>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000425let Constraints = "$src1 = $dst" in
426 defm MMX_PALIGN : ssse3_palign_mm<"palignr", int_x86_mmx_palignr_b>;
427
Bill Wendling144b8bb2007-03-16 09:44:46 +0000428// Logical Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000429defm MMX_PAND : MMXI_binop_rm_int<0xDB, "pand", int_x86_mmx_pand,
430 MMX_INTALU_ITINS, 1>;
431defm MMX_POR : MMXI_binop_rm_int<0xEB, "por" , int_x86_mmx_por,
432 MMX_INTALU_ITINS, 1>;
433defm MMX_PXOR : MMXI_binop_rm_int<0xEF, "pxor", int_x86_mmx_pxor,
434 MMX_INTALU_ITINS, 1>;
435defm MMX_PANDN : MMXI_binop_rm_int<0xDF, "pandn", int_x86_mmx_pandn,
436 MMX_INTALU_ITINS>;
Bill Wendling144b8bb2007-03-16 09:44:46 +0000437
Bill Wendlingd551a182007-03-22 18:42:45 +0000438// Shift Instructions
439defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000440 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w,
441 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000442defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000443 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d,
444 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000445defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000446 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q,
447 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000448
449defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000450 int_x86_mmx_psll_w, int_x86_mmx_pslli_w,
451 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000452defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000453 int_x86_mmx_psll_d, int_x86_mmx_pslli_d,
454 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000455defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000456 int_x86_mmx_psll_q, int_x86_mmx_pslli_q,
457 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000458
459defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000460 int_x86_mmx_psra_w, int_x86_mmx_psrai_w,
461 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000462defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000463 int_x86_mmx_psra_d, int_x86_mmx_psrai_d,
464 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000465
Bill Wendling999c77f2007-03-27 21:20:36 +0000466// Comparison Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000467defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b,
468 MMX_INTALU_ITINS>;
469defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w,
470 MMX_INTALU_ITINS>;
471defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d,
472 MMX_INTALU_ITINS>;
Bill Wendling6dff51a2007-03-27 20:22:40 +0000473
Preston Gurd09de6ae2012-05-11 14:27:12 +0000474defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b,
475 MMX_INTALU_ITINS>;
476defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w,
477 MMX_INTALU_ITINS>;
478defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d,
479 MMX_INTALU_ITINS>;
Bill Wendling6dff51a2007-03-27 20:22:40 +0000480
Bill Wendling999c77f2007-03-27 21:20:36 +0000481// -- Unpack Instructions
Dale Johannesen4dae0172010-09-08 20:54:00 +0000482defm MMX_PUNPCKHBW : MMXI_binop_rm_int<0x68, "punpckhbw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000483 int_x86_mmx_punpckhbw,
484 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000485defm MMX_PUNPCKHWD : MMXI_binop_rm_int<0x69, "punpckhwd",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000486 int_x86_mmx_punpckhwd,
487 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000488defm MMX_PUNPCKHDQ : MMXI_binop_rm_int<0x6A, "punpckhdq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000489 int_x86_mmx_punpckhdq,
490 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000491defm MMX_PUNPCKLBW : MMXI_binop_rm_int<0x60, "punpcklbw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000492 int_x86_mmx_punpcklbw,
493 MMX_UNPCK_L_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000494defm MMX_PUNPCKLWD : MMXI_binop_rm_int<0x61, "punpcklwd",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000495 int_x86_mmx_punpcklwd,
496 MMX_UNPCK_L_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000497defm MMX_PUNPCKLDQ : MMXI_binop_rm_int<0x62, "punpckldq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000498 int_x86_mmx_punpckldq,
499 MMX_UNPCK_L_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000500
501// -- Pack Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000502defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb,
503 MMX_PCK_ITINS>;
504defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw,
505 MMX_PCK_ITINS>;
506defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb,
507 MMX_PCK_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000508
Bill Wendling5c7f25632007-04-24 21:18:37 +0000509// -- Shuffle Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000510defm MMX_PSHUFB : SS3I_binop_rm_int_mm<0x00, "pshufb", int_x86_ssse3_pshuf_b,
511 MMX_PSHUF_ITINS>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000512
Chris Lattner4756bbe2010-10-02 21:32:15 +0000513def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Chris Lattnerd3593c32010-10-03 19:09:13 +0000514 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Chris Lattner4756bbe2010-10-02 21:32:15 +0000515 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
516 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000517 (int_x86_sse_pshuf_w VR64:$src1, imm:$src2))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000518 IIC_MMX_PSHUF>, Sched<[WriteShuffle]>;
Chris Lattner4756bbe2010-10-02 21:32:15 +0000519def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Chris Lattnerd3593c32010-10-03 19:09:13 +0000520 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Chris Lattner4756bbe2010-10-02 21:32:15 +0000521 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
522 [(set VR64:$dst,
Bill Wendling402e5482010-10-04 20:24:01 +0000523 (int_x86_sse_pshuf_w (load_mmx addr:$src1),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000524 imm:$src2))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000525 IIC_MMX_PSHUF>, Sched<[WriteShuffleLd]>;
Chris Lattner4756bbe2010-10-02 21:32:15 +0000526
527
528
529
Bill Wendlingac5b6502007-04-03 23:48:32 +0000530// -- Conversion Instructions
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000531defm MMX_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
532 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
Craig Topper5ccb6172014-02-18 00:21:49 +0000533 MMX_CVT_PS_ITINS, SSEPackedSingle>, PS;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000534defm MMX_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
535 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +0000536 MMX_CVT_PD_ITINS, SSEPackedDouble>, PD;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000537defm MMX_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
538 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
Craig Topper5ccb6172014-02-18 00:21:49 +0000539 MMX_CVT_PS_ITINS, SSEPackedSingle>, PS;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000540defm MMX_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
541 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +0000542 MMX_CVT_PD_ITINS, SSEPackedDouble>, PD;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000543defm MMX_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
544 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +0000545 MMX_CVT_PD_ITINS, SSEPackedDouble>, PD;
Dale Johannesend79bb122010-09-08 19:15:38 +0000546let Constraints = "$src1 = $dst" in {
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000547 defm MMX_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
548 int_x86_sse_cvtpi2ps,
549 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +0000550 SSEPackedSingle>, PS;
Dale Johannesend79bb122010-09-08 19:15:38 +0000551}
Evan Cheng09a95622006-04-11 06:57:30 +0000552
Bill Wendlingac5b6502007-04-03 23:48:32 +0000553// Extract / Insert
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000554def MMX_PEXTRWirri: MMXIi8<0xC5, MRMSrcReg,
Craig Toppera422b092013-10-14 04:55:01 +0000555 (outs GR32orGR64:$dst), (ins VR64:$src1, i32i8imm:$src2),
556 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
557 [(set GR32orGR64:$dst, (int_x86_mmx_pextr_w VR64:$src1,
558 (iPTR imm:$src2)))],
559 IIC_MMX_PEXTR>, Sched<[WriteShuffle]>;
Eric Christopherd91dcee2009-08-10 22:37:37 +0000560let Constraints = "$src1 = $dst" in {
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000561 def MMX_PINSRWirri : MMXIi8<0xC4, MRMSrcReg,
562 (outs VR64:$dst),
Craig Toppera422b092013-10-14 04:55:01 +0000563 (ins VR64:$src1, GR32orGR64:$src2, i32i8imm:$src3),
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000564 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
565 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
Craig Toppera422b092013-10-14 04:55:01 +0000566 GR32orGR64:$src2, (iPTR imm:$src3)))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000567 IIC_MMX_PINSRW>, Sched<[WriteShuffle]>;
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000568
569 def MMX_PINSRWirmi : MMXIi8<0xC4, MRMSrcMem,
570 (outs VR64:$dst),
571 (ins VR64:$src1, i16mem:$src2, i32i8imm:$src3),
572 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
573 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
574 (i32 (anyext (loadi16 addr:$src2))),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000575 (iPTR imm:$src3)))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000576 IIC_MMX_PINSRW>, Sched<[WriteShuffleLd, ReadAfterLd]>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000577}
578
Dale Johannesendd224d22010-09-30 23:57:10 +0000579// Mask creation
Craig Toppera422b092013-10-14 04:55:01 +0000580def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32orGR64:$dst),
581 (ins VR64:$src),
Dale Johannesendd224d22010-09-30 23:57:10 +0000582 "pmovmskb\t{$src, $dst|$dst, $src}",
Craig Toppera422b092013-10-14 04:55:01 +0000583 [(set GR32orGR64:$dst,
Dale Johannesendd224d22010-09-30 23:57:10 +0000584 (int_x86_mmx_pmovmskb VR64:$src))]>;
585
586
Dale Johannesendd224d22010-09-30 23:57:10 +0000587// Low word of XMM to MMX.
588def MMX_X86movdq2q : SDNode<"X86ISD::MOVDQ2Q", SDTypeProfile<1, 1,
589 [SDTCisVT<0, x86mmx>, SDTCisVT<1, v2i64>]>>;
590
591def : Pat<(x86mmx (MMX_X86movdq2q VR128:$src)),
592 (x86mmx (MMX_MOVDQ2Qrr VR128:$src))>;
593
594def : Pat<(x86mmx (MMX_X86movdq2q (loadv2i64 addr:$src))),
595 (x86mmx (MMX_MOVQ64rm addr:$src))>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000596
597// Misc.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000598let SchedRW = [WriteShuffle] in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000599let Uses = [EDI] in
Craig Topperbc749db2013-10-09 02:18:34 +0000600def MMX_MASKMOVQ : MMXI32<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
601 "maskmovq\t{$mask, $src|$src, $mask}",
602 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)],
603 IIC_MMX_MASKMOV>;
Anton Korobeynikov31099512008-08-23 15:53:19 +0000604let Uses = [RDI] in
Bill Wendlingf6e8f6b2009-06-23 19:52:59 +0000605def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov31099512008-08-23 15:53:19 +0000606 "maskmovq\t{$mask, $src|$src, $mask}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000607 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)],
608 IIC_MMX_MASKMOV>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000609}
Bill Wendlingbbd25982007-03-06 18:53:42 +0000610
Bill Wendling30532442007-07-04 00:19:54 +0000611// 64-bit bit convert.
Michael Liaobbd10792012-08-30 16:54:46 +0000612let Predicates = [HasSSE2] in {
Dale Johannesendd224d22010-09-30 23:57:10 +0000613def : Pat<(x86mmx (bitconvert (i64 GR64:$src))),
Bill Wendling30532442007-07-04 00:19:54 +0000614 (MMX_MOVD64to64rr GR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000615def : Pat<(i64 (bitconvert (x86mmx VR64:$src))),
Dan Gohman01a5d362008-04-15 23:55:07 +0000616 (MMX_MOVD64from64rr VR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000617def : Pat<(f64 (bitconvert (x86mmx VR64:$src))),
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000618 (MMX_MOVQ2FR64rr VR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000619def : Pat<(x86mmx (bitconvert (f64 FR64:$src))),
Stuart Hastings24b63f12010-04-23 19:03:32 +0000620 (MMX_MOVFR642Qrr FR64:$src)>;
Michael Liaobbd10792012-08-30 16:54:46 +0000621}
Bill Wendling30532442007-07-04 00:19:54 +0000622
Evan Cheng1339e722008-12-03 19:38:05 +0000623