blob: 05e004ca07f61004d190f82c09144147d60c1fdb [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000059void ARMAsmPrinter::EmitFunctionBodyEnd() {
60 // Make sure to terminate any constant pools that were at the end
61 // of the function.
62 if (!InConstantPool)
63 return;
64 InConstantPool = false;
65 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
66}
Owen Anderson0ca562e2011-10-04 23:26:17 +000067
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000068void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000069 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000070 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000071 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000072 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000073
Chris Lattner56db8c32010-01-27 23:58:11 +000074 OutStreamer.EmitLabel(CurrentFnSym);
75}
76
James Molloy6685c082012-01-26 09:25:43 +000077void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +000078 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000079 assert(Size && "C++ constructor pointer had zero size!");
80
Bill Wendlingdfb45f42012-02-15 09:14:08 +000081 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000082 assert(GV && "C++ constructor pointer was not a GlobalValue!");
83
Rafael Espindola79858aa2013-10-29 17:07:16 +000084 const MCExpr *E = MCSymbolRefExpr::Create(getSymbol(GV),
Tim Northoverd6a729b2014-01-06 14:28:05 +000085 (Subtarget->isTargetELF()
86 ? MCSymbolRefExpr::VK_ARM_TARGET1
87 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000088 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000089
James Molloy6685c082012-01-26 09:25:43 +000090 OutStreamer.EmitValue(E, Size);
91}
92
Jim Grosbach080fdf42010-09-30 01:57:53 +000093/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000094/// method to print assembly for each instruction.
95///
96bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +000097 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +000098 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +000099
Chris Lattner73de5fb2010-01-28 01:28:58 +0000100 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000101}
102
Evan Chengb23b50d2009-06-29 07:51:04 +0000103void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000104 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000105 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000106 unsigned TF = MO.getTargetFlags();
107
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000108 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000109 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000110 case MachineOperand::MO_Register: {
111 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000112 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000113 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000114 if(ARM::GPRPairRegClass.contains(Reg)) {
115 const MachineFunction &MF = *MI->getParent()->getParent();
116 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
117 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
118 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000119 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000120 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000121 }
Evan Cheng10043e22007-01-19 07:51:42 +0000122 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000123 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000124 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000125 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000126 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000127 O << ":lower16:";
128 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000129 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000130 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000131 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000132 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000133 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000134 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000135 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000136 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000137 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000138 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000139 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
140 (TF & ARMII::MO_LO16))
141 O << ":lower16:";
142 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
143 (TF & ARMII::MO_HI16))
144 O << ":upper16:";
Rafael Espindola79858aa2013-10-29 17:07:16 +0000145 O << *getSymbol(GV);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000146
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000147 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000148 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000149 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000150 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000151 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000152 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000153 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000154 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000155 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000156}
157
Evan Chengb23b50d2009-06-29 07:51:04 +0000158//===--------------------------------------------------------------------===//
159
Chris Lattner68d64aa2010-01-25 19:51:38 +0000160MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000161GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Rafael Espindola58873562014-01-03 19:21:54 +0000162 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000163 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000164 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000165 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000166 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000167}
168
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000169
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000170MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Rafael Espindola58873562014-01-03 19:21:54 +0000171 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000172 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000173 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000174 << getFunctionNumber();
175 return OutContext.GetOrCreateSymbol(Name.str());
176}
177
Evan Chengb23b50d2009-06-29 07:51:04 +0000178bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000179 unsigned AsmVariant, const char *ExtraCode,
180 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000181 // Does this asm operand have a single letter operand modifier?
182 if (ExtraCode && ExtraCode[0]) {
183 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000184
Evan Cheng10043e22007-01-19 07:51:42 +0000185 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000186 default:
187 // See if this is a generic print operand
188 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000189 case 'a': // Print as a memory address.
190 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000191 O << "["
192 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
193 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000194 return false;
195 }
196 // Fallthrough
197 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000198 if (!MI->getOperand(OpNum).isImm())
199 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000200 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000201 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000202 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000203 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000204 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000205 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000206 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000207 if (MI->getOperand(OpNum).isReg()) {
208 unsigned Reg = MI->getOperand(OpNum).getReg();
209 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000210 // Find the 'd' register that has this 's' register as a sub-register,
211 // and determine the lane number.
212 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
213 if (!ARM::DPRRegClass.contains(*SR))
214 continue;
215 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
216 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
217 return false;
218 }
Eric Christopher76178832011-05-24 22:10:34 +0000219 }
Eric Christopher1b724942011-05-24 23:27:13 +0000220 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000221 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000222 if (!MI->getOperand(OpNum).isImm())
223 return true;
224 O << ~(MI->getOperand(OpNum).getImm());
225 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000226 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000227 if (!MI->getOperand(OpNum).isImm())
228 return true;
229 O << (MI->getOperand(OpNum).getImm() & 0xffff);
230 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000231 case 'M': { // A register range suitable for LDM/STM.
232 if (!MI->getOperand(OpNum).isReg())
233 return true;
234 const MachineOperand &MO = MI->getOperand(OpNum);
235 unsigned RegBegin = MO.getReg();
236 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
237 // already got the operands in registers that are operands to the
238 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000239 O << "{";
240 if (ARM::GPRPairRegClass.contains(RegBegin)) {
241 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
242 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000243 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000244 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
245 }
246 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000247
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000248 // FIXME: The register allocator not only may not have given us the
249 // registers in sequence, but may not be in ascending registers. This
250 // will require changes in the register allocator that'll need to be
251 // propagated down here if the operands change.
252 unsigned RegOps = OpNum + 1;
253 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000254 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000255 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
256 RegOps++;
257 }
258
259 O << "}";
260
261 return false;
262 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000263 case 'R': // The most significant register of a pair.
264 case 'Q': { // The least significant register of a pair.
265 if (OpNum == 0)
266 return true;
267 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
268 if (!FlagsOP.isImm())
269 return true;
270 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000271
272 // This operand may not be the one that actually provides the register. If
273 // it's tied to a previous one then we should refer instead to that one
274 // for registers and their classes.
275 unsigned TiedIdx;
276 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
277 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
278 unsigned OpFlags = MI->getOperand(OpNum).getImm();
279 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
280 }
281 Flags = MI->getOperand(OpNum).getImm();
282
283 // Later code expects OpNum to be pointing at the register rather than
284 // the flags.
285 OpNum += 1;
286 }
287
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000288 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000289 unsigned RC;
290 InlineAsm::hasRegClassConstraint(Flags, RC);
291 if (RC == ARM::GPRPairRegClassID) {
292 if (NumVals != 1)
293 return true;
294 const MachineOperand &MO = MI->getOperand(OpNum);
295 if (!MO.isReg())
296 return true;
297 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
298 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
299 ARM::gsub_0 : ARM::gsub_1);
300 O << ARMInstPrinter::getRegisterName(Reg);
301 return false;
302 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000303 if (NumVals != 2)
304 return true;
305 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
306 if (RegOp >= MI->getNumOperands())
307 return true;
308 const MachineOperand &MO = MI->getOperand(RegOp);
309 if (!MO.isReg())
310 return true;
311 unsigned Reg = MO.getReg();
312 O << ARMInstPrinter::getRegisterName(Reg);
313 return false;
314 }
315
Eric Christopherd4562562011-05-24 22:27:43 +0000316 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000317 case 'f': { // The high doubleword register of a NEON quad register.
318 if (!MI->getOperand(OpNum).isReg())
319 return true;
320 unsigned Reg = MI->getOperand(OpNum).getReg();
321 if (!ARM::QPRRegClass.contains(Reg))
322 return true;
323 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
324 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
325 ARM::dsub_0 : ARM::dsub_1);
326 O << ARMInstPrinter::getRegisterName(SubReg);
327 return false;
328 }
329
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000330 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000331 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000332 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000333 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000334 const MachineOperand &MO = MI->getOperand(OpNum);
335 if (!MO.isReg())
336 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000337 const MachineFunction &MF = *MI->getParent()->getParent();
338 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000339 unsigned Reg = MO.getReg();
340 if(!ARM::GPRPairRegClass.contains(Reg))
341 return false;
342 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000343 O << ARMInstPrinter::getRegisterName(Reg);
344 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000345 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000346 }
Evan Cheng10043e22007-01-19 07:51:42 +0000347 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000348
Chris Lattner76c564b2010-04-04 04:47:45 +0000349 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000350 return false;
351}
352
Bob Wilsona2c462b2009-05-19 05:53:42 +0000353bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000354 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000355 const char *ExtraCode,
356 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000357 // Does this asm operand have a single letter operand modifier?
358 if (ExtraCode && ExtraCode[0]) {
359 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000360
Eric Christopher8c5e4192011-05-25 20:51:58 +0000361 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000362 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000363 default: return true; // Unknown modifier.
364 case 'm': // The base register of a memory operand.
365 if (!MI->getOperand(OpNum).isReg())
366 return true;
367 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
368 return false;
369 }
370 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000371
Bob Wilson3b515602009-10-13 20:50:28 +0000372 const MachineOperand &MO = MI->getOperand(OpNum);
373 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000374 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000375 return false;
376}
377
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000378static bool isThumb(const MCSubtargetInfo& STI) {
379 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
380}
381
382void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000383 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000384 // If either end mode is unknown (EndInfo == NULL) or different than
385 // the start mode, then restore the start mode.
386 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000387 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000388 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000389 }
390}
391
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000392void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000393 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000394 Reloc::Model RelocM = TM.getRelocationModel();
395 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
396 // Declare all the text sections up front (before the DWARF sections
397 // emitted by AsmPrinter::doInitialization) so the assembler will keep
398 // them together at the beginning of the object file. This helps
399 // avoid out-of-range branches that are due a fundamental limitation of
400 // the way symbol offsets are encoded with the current Darwin ARM
401 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000402 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000403 static_cast<const TargetLoweringObjectFileMachO &>(
404 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000405
406 // Collect the set of sections our functions will go into.
407 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
408 SmallPtrSet<const MCSection *, 8> > TextSections;
409 // Default text section comes first.
410 TextSections.insert(TLOFMacho.getTextSection());
411 // Now any user defined text sections from function attributes.
412 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
413 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000414 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000415 // Now the coalescable sections.
416 TextSections.insert(TLOFMacho.getTextCoalSection());
417 TextSections.insert(TLOFMacho.getConstTextCoalSection());
418
419 // Emit the sections in the .s file header to fix the order.
420 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
421 OutStreamer.SwitchSection(TextSections[i]);
422
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000423 if (RelocM == Reloc::DynamicNoPIC) {
424 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000425 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000426 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000427 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000428 OutStreamer.SwitchSection(sect);
429 } else {
430 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000431 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000432 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000433 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000434 OutStreamer.SwitchSection(sect);
435 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000436 const MCSection *StaticInitSect =
437 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000438 MachO::S_REGULAR |
439 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000440 SectionKind::getText());
441 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000442 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000443
444 // Compiling with debug info should not affect the code
445 // generation. Ensure the cstring section comes before the
446 // optional __DWARF secion. Otherwise, PC-relative loads would
447 // have to use different instruction sequences at "-g" in order to
448 // reach global data in the same object file.
449 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000450 }
451
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000452 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000453 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000454
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000455 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000456 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000457 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000458}
459
Anton Korobeynikov04083522008-08-07 09:54:23 +0000460
Chris Lattneree9399a2009-10-19 17:59:19 +0000461void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000462 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000463 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000464 const TargetLoweringObjectFileMachO &TLOFMacho =
465 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000466 MachineModuleInfoMachO &MMIMacho =
467 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000468
Evan Cheng10043e22007-01-19 07:51:42 +0000469 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000470 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000471
Chris Lattner6462adc2009-10-19 18:38:33 +0000472 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000473 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000474 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000475 EmitAlignment(2);
Chris Lattner6462adc2009-10-19 18:38:33 +0000476 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingf1eae222010-03-09 00:40:17 +0000477 // L_foo$stub:
478 OutStreamer.EmitLabel(Stubs[i].first);
479 // .indirect_symbol _foo
Bill Wendlinge8e79522010-03-11 01:18:13 +0000480 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
481 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000482
Bill Wendlinge8e79522010-03-11 01:18:13 +0000483 if (MCSym.getInt())
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000484 // External to current translation unit.
Eric Christopherbf7bc492013-01-09 03:52:05 +0000485 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000486 else
487 // Internal to current translation unit.
Bill Wendling866f5762010-03-31 18:47:10 +0000488 //
Jim Grosbach754e1ef2010-09-22 16:45:13 +0000489 // When we place the LSDA into the TEXT section, the type info
490 // pointers need to be indirect and pc-rel. We accomplish this by
491 // using NLPs; however, sometimes the types are local to the file.
492 // We need to fill in the value for the NLP in those cases.
Bill Wendlinge8e79522010-03-11 01:18:13 +0000493 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
494 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000495 4/*size*/);
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000496 }
Bill Wendlingf1eae222010-03-09 00:40:17 +0000497
498 Stubs.clear();
499 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000500 }
501
Chris Lattner3334deb2009-10-19 18:44:38 +0000502 Stubs = MMIMacho.GetHiddenGVStubList();
503 if (!Stubs.empty()) {
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000504 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000505 EmitAlignment(2);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000506 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
507 // L_foo$stub:
508 OutStreamer.EmitLabel(Stubs[i].first);
509 // .long _foo
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000510 OutStreamer.EmitValue(MCSymbolRefExpr::
511 Create(Stubs[i].second.getPointer(),
512 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000513 4/*size*/);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000514 }
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000515
516 Stubs.clear();
517 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000518 }
519
Evan Cheng10043e22007-01-19 07:51:42 +0000520 // Funny Darwin hack: This flag tells the linker that no global symbols
521 // contain code that falls through to other global symbols (e.g. the obvious
522 // implementation of multiple entry points). If this doesn't occur, the
523 // linker can safely perform dead code stripping. Since LLVM never
524 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000525 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000526 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000527}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000528
Chris Lattner71eb0772009-10-19 20:20:46 +0000529//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000530// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
531// FIXME:
532// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000533// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000534// Instead of subclassing the MCELFStreamer, we do the work here.
535
Amara Emerson5035ee02013-10-07 16:55:23 +0000536static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
537 const ARMSubtarget *Subtarget) {
538 if (CPU == "xscale")
539 return ARMBuildAttrs::v5TEJ;
540
541 if (Subtarget->hasV8Ops())
542 return ARMBuildAttrs::v8;
543 else if (Subtarget->hasV7Ops()) {
544 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
545 return ARMBuildAttrs::v7E_M;
546 return ARMBuildAttrs::v7;
547 } else if (Subtarget->hasV6T2Ops())
548 return ARMBuildAttrs::v6T2;
549 else if (Subtarget->hasV6MOps())
550 return ARMBuildAttrs::v6S_M;
551 else if (Subtarget->hasV6Ops())
552 return ARMBuildAttrs::v6;
553 else if (Subtarget->hasV5TEOps())
554 return ARMBuildAttrs::v5TE;
555 else if (Subtarget->hasV5TOps())
556 return ARMBuildAttrs::v5T;
557 else if (Subtarget->hasV4TOps())
558 return ARMBuildAttrs::v4T;
559 else
560 return ARMBuildAttrs::v4;
561}
562
Jason W Kimbff84d42010-10-06 22:36:46 +0000563void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000564 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000565 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000566
Logan Chien8cbb80d2013-10-28 17:51:12 +0000567 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000568
Jason W Kimbff84d42010-10-06 22:36:46 +0000569 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000570
Ana Pazos93a07c22013-12-06 22:48:17 +0000571 // FIXME: remove krait check when GNU tools support krait cpu
572 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000573 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000574
Logan Chien8cbb80d2013-10-28 17:51:12 +0000575 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
576 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000577
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000578 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000579 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000580 if (Subtarget->hasV7Ops()) {
581 if (Subtarget->isAClass()) {
582 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
583 ARMBuildAttrs::ApplicationProfile);
584 } else if (Subtarget->isRClass()) {
585 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
586 ARMBuildAttrs::RealTimeProfile);
587 } else if (Subtarget->isMClass()) {
588 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
589 ARMBuildAttrs::MicroControllerProfile);
590 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000591 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000592
Logan Chien8cbb80d2013-10-28 17:51:12 +0000593 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
594 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000595 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000596 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
597 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000598 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000599 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
600 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000601 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000602
Logan Chien8cbb80d2013-10-28 17:51:12 +0000603 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000604 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000605 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000606 if (Subtarget->hasFPARMv8()) {
607 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000608 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000609 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000610 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000611 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000612 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000613 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000614 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000615 ATS.emitFPU(ARM::NEON);
616 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000617 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000618 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
619 ARMBuildAttrs::AllowNeonARMv8);
620 } else {
621 if (Subtarget->hasFPARMv8())
622 ATS.emitFPU(ARM::FP_ARMV8);
623 else if (Subtarget->hasVFP4())
624 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
625 else if (Subtarget->hasVFP3())
626 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
627 else if (Subtarget->hasVFP2())
628 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000629 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000630
631 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000632 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000633 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
634 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
635 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000636 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000637
Amara Emersonac695082013-10-11 16:03:43 +0000638 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000639 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
640 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000641 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000642 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
643 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000644
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000645 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000646 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000647 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
648 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000649
Bradley Smithc848beb2013-11-01 11:21:16 +0000650 // ABI_HardFP_use attribute to indicate single precision FP.
651 if (Subtarget->isFPOnlySP())
652 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
653 ARMBuildAttrs::HardFPSinglePrecision);
654
Jason W Kimbff84d42010-10-06 22:36:46 +0000655 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000656 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
657 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
658
Jason W Kimbff84d42010-10-06 22:36:46 +0000659 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000660
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000661 if (Subtarget->hasFP16())
662 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
663
Bradley Smith25219752013-11-01 13:27:35 +0000664 if (Subtarget->hasMPExtension())
665 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
666
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000667 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
668 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
669 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
670 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
671 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
672 // otherwise, the default value (AllowDIVIfExists) applies.
673 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
674 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000675
Bradley Smith25219752013-11-01 13:27:35 +0000676 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
677 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
678 ARMBuildAttrs::AllowTZVirtualization);
679 else if (Subtarget->hasTrustZone())
680 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
681 ARMBuildAttrs::AllowTZ);
682 else if (Subtarget->hasVirtualization())
683 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
684 ARMBuildAttrs::AllowVirtualization);
685
Logan Chien8cbb80d2013-10-28 17:51:12 +0000686 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000687}
688
Jason W Kimbff84d42010-10-06 22:36:46 +0000689//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000690
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000691static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
692 unsigned LabelId, MCContext &Ctx) {
693
694 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
695 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
696 return Label;
697}
698
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000699static MCSymbolRefExpr::VariantKind
700getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
701 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000702 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000703 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
704 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
705 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
706 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
707 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000708 }
David Blaikie46a9f012012-01-20 21:51:11 +0000709 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000710}
711
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000712MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
713 unsigned char TargetFlags) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000714 bool isIndirect = Subtarget->isTargetMachO() &&
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000715 (TargetFlags & ARMII::MO_NONLAZY) &&
Evan Chengdfce83c2011-01-17 08:03:18 +0000716 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
717 if (!isIndirect)
Rafael Espindola79858aa2013-10-29 17:07:16 +0000718 return getSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000719
720 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Rafael Espindolaf4e6b292013-12-02 16:25:47 +0000721 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Evan Chengdfce83c2011-01-17 08:03:18 +0000722 MachineModuleInfoMachO &MMIMachO =
723 MMI->getObjFileInfo<MachineModuleInfoMachO>();
724 MachineModuleInfoImpl::StubValueTy &StubSym =
725 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
726 MMIMachO.getGVStubEntry(MCSym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000727 if (!StubSym.getPointer())
Evan Chengdfce83c2011-01-17 08:03:18 +0000728 StubSym = MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000729 StubValueTy(getSymbol(GV), !GV->hasInternalLinkage());
Evan Chengdfce83c2011-01-17 08:03:18 +0000730 return MCSym;
731}
732
Jim Grosbach38f8e762010-11-09 18:45:04 +0000733void ARMAsmPrinter::
734EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Rafael Espindola58873562014-01-03 19:21:54 +0000735 const DataLayout *DL = TM.getDataLayout();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000736 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000737
738 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000739
Jim Grosbachca21cd72010-11-10 17:59:10 +0000740 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000741 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000742 SmallString<128> Str;
743 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000744 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000745 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000746 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000747 const BlockAddress *BA =
748 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
749 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000750 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000751 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000752
753 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
754 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000755 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000756 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000757 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000758 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000759 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000760 } else {
761 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000762 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
763 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000764 }
765
766 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000767 const MCExpr *Expr =
768 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
769 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000770
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000771 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000772 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000773 getFunctionNumber(),
774 ACPV->getLabelId(),
775 OutContext);
776 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
777 PCRelExpr =
778 MCBinaryExpr::CreateAdd(PCRelExpr,
779 MCConstantExpr::Create(ACPV->getPCAdjustment(),
780 OutContext),
781 OutContext);
782 if (ACPV->mustAddCurrentAddress()) {
783 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
784 // label, so just emit a local label end reference that instead.
785 MCSymbol *DotSym = OutContext.CreateTempSymbol();
786 OutStreamer.EmitLabel(DotSym);
787 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
788 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000789 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000790 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000791 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000792 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000793}
794
Jim Grosbach284eebc2010-09-22 17:39:48 +0000795void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
796 unsigned Opcode = MI->getOpcode();
797 int OpNum = 1;
798 if (Opcode == ARM::BR_JTadd)
799 OpNum = 2;
800 else if (Opcode == ARM::BR_JTm)
801 OpNum = 3;
802
803 const MachineOperand &MO1 = MI->getOperand(OpNum);
804 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
805 unsigned JTI = MO1.getIndex();
806
807 // Emit a label for the jump table.
808 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
809 OutStreamer.EmitLabel(JTISymbol);
810
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000811 // Mark the jump table as data-in-code.
812 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
813
Jim Grosbach284eebc2010-09-22 17:39:48 +0000814 // Emit each entry of the table.
815 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
816 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
817 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
818
819 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
820 MachineBasicBlock *MBB = JTBBs[i];
821 // Construct an MCExpr for the entry. We want a value of the form:
822 // (BasicBlockAddr - TableBeginAddr)
823 //
824 // For example, a table with entries jumping to basic blocks BB0 and BB1
825 // would look like:
826 // LJTI_0_0:
827 // .word (LBB0 - LJTI_0_0)
828 // .word (LBB1 - LJTI_0_0)
829 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
830
831 if (TM.getRelocationModel() == Reloc::PIC_)
832 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
833 OutContext),
834 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000835 // If we're generating a table of Thumb addresses in static relocation
836 // model, we need to add one to keep interworking correctly.
837 else if (AFI->isThumbFunction())
838 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
839 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000840 OutStreamer.EmitValue(Expr, 4);
841 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000842 // Mark the end of jump table data-in-code region.
843 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000844}
845
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000846void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
847 unsigned Opcode = MI->getOpcode();
848 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
849 const MachineOperand &MO1 = MI->getOperand(OpNum);
850 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
851 unsigned JTI = MO1.getIndex();
852
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000853 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
854 OutStreamer.EmitLabel(JTISymbol);
855
856 // Emit each entry of the table.
857 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
858 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
859 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000860 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000861 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000862 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000863 // Mark the jump table as data-in-code.
864 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
865 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000866 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000867 // Mark the jump table as data-in-code.
868 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
869 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000870
871 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
872 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000873 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
874 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000875 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +0000876 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +0000877 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000878 .addExpr(MBBSymbolExpr)
879 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000880 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000881 continue;
882 }
883 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +0000884 // MCExpr for the entry. We want a value of the form:
885 // (BasicBlockAddr - TableBeginAddr) / 2
886 //
887 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
888 // would look like:
889 // LJTI_0_0:
890 // .byte (LBB0 - LJTI_0_0) / 2
891 // .byte (LBB1 - LJTI_0_0) / 2
892 const MCExpr *Expr =
893 MCBinaryExpr::CreateSub(MBBSymbolExpr,
894 MCSymbolRefExpr::Create(JTISymbol, OutContext),
895 OutContext);
896 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
897 OutContext);
898 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000899 }
Jim Grosbach2597f832012-05-21 23:34:42 +0000900 // Mark the end of jump table data-in-code region. 32-bit offsets use
901 // actual branch instructions here, so we don't mark those as a data-region
902 // at all.
903 if (OffsetWidth != 4)
904 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000905}
906
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000907void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
908 assert(MI->getFlag(MachineInstr::FrameSetup) &&
909 "Only instruction which are involved into frame setup code are allowed");
910
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000911 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000912 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000913 const MachineFunction &MF = *MI->getParent()->getParent();
914 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +0000915 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000916
917 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000918 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000919 unsigned SrcReg, DstReg;
920
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000921 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
922 // Two special cases:
923 // 1) tPUSH does not have src/dst regs.
924 // 2) for Thumb1 code we sometimes materialize the constant via constpool
925 // load. Yes, this is pretty fragile, but for now I don't see better
926 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000927 SrcReg = DstReg = ARM::SP;
928 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000929 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000930 DstReg = MI->getOperand(0).getReg();
931 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000932
933 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000934 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000935 // Register saves.
936 assert(DstReg == ARM::SP &&
937 "Only stack pointer as a destination reg is supported");
938
939 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000940 // Skip src & dst reg, and pred ops.
941 unsigned StartOp = 2 + 2;
942 // Use all the operands.
943 unsigned NumOffset = 0;
944
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000945 switch (Opc) {
946 default:
947 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +0000948 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000949 case ARM::tPUSH:
950 // Special case here: no src & dst reg, but two extra imp ops.
951 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000952 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000953 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000954 case ARM::VSTMDDB_UPD:
955 assert(SrcReg == ARM::SP &&
956 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000957 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +0000958 i != NumOps; ++i) {
959 const MachineOperand &MO = MI->getOperand(i);
960 // Actually, there should never be any impdef stuff here. Skip it
961 // temporary to workaround PR11902.
962 if (MO.isImplicit())
963 continue;
964 RegList.push_back(MO.getReg());
965 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000966 break;
Owen Anderson2aedba62011-07-26 20:54:26 +0000967 case ARM::STR_PRE_IMM:
968 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +0000969 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000970 assert(MI->getOperand(2).getReg() == ARM::SP &&
971 "Only stack pointer as a source reg is supported");
972 RegList.push_back(SrcReg);
973 break;
974 }
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000975 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000976 } else {
977 // Changes of stack / frame pointer.
978 if (SrcReg == ARM::SP) {
979 int64_t Offset = 0;
980 switch (Opc) {
981 default:
982 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +0000983 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000984 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +0000985 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000986 Offset = 0;
987 break;
988 case ARM::ADDri:
989 Offset = -MI->getOperand(2).getImm();
990 break;
991 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +0000992 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +0000993 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000994 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000995 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +0000996 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000997 break;
998 case ARM::tADDspi:
999 case ARM::tADDrSPi:
1000 Offset = -MI->getOperand(2).getImm()*4;
1001 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001002 case ARM::tLDRpci: {
1003 // Grab the constpool index and check, whether it corresponds to
1004 // original or cloned constpool entry.
1005 unsigned CPI = MI->getOperand(1).getIndex();
1006 const MachineConstantPool *MCP = MF.getConstantPool();
1007 if (CPI >= MCP->getConstants().size())
1008 CPI = AFI.getOriginalCPIdx(CPI);
1009 assert(CPI != -1U && "Invalid constpool index");
1010
1011 // Derive the actual offset.
1012 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1013 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1014 // FIXME: Check for user, it should be "add" instruction!
1015 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001016 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001017 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001018 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001019
1020 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001021 // Set-up of the frame pointer. Positive values correspond to "add"
1022 // instruction.
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001023 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001024 else if (DstReg == ARM::SP) {
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001025 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001026 // instruction.
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001027 ATS.emitPad(Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001028 } else {
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00001029 // Move of SP to a register. Positive values correspond to an "add"
1030 // instruction.
1031 ATS.emitMovSP(DstReg, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001032 }
1033 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001034 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001035 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001036 }
1037 else {
1038 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001039 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001040 }
1041 }
1042}
1043
Jim Grosbach95dee402011-07-08 17:40:42 +00001044// Simple pseudo-instructions have their lowering (with expansion to real
1045// instructions) auto-generated.
1046#include "ARMGenMCPseudoLowering.inc"
1047
Jim Grosbach05eccf02010-09-29 15:23:40 +00001048void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola58873562014-01-03 19:21:54 +00001049 const DataLayout *DL = TM.getDataLayout();
1050
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001051 // If we just ended a constant pool, mark it as such.
1052 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1053 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1054 InConstantPool = false;
1055 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001056
Jim Grosbach51b55422011-08-23 21:32:34 +00001057 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001058 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001059 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001060 EmitUnwindingInstruction(MI);
1061
Jim Grosbach95dee402011-07-08 17:40:42 +00001062 // Do any auto-generated pseudo lowerings.
1063 if (emitPseudoExpansionLowering(OutStreamer, MI))
1064 return;
1065
Andrew Trick924123a2011-09-21 02:20:46 +00001066 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1067 "Pseudo flag setting opcode should be expanded early");
1068
Jim Grosbach95dee402011-07-08 17:40:42 +00001069 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001070 unsigned Opc = MI->getOpcode();
1071 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001072 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001073 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001074 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001075 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001076 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001077 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001078 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001079 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001080 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001081 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1082 : ARM::ADR))
1083 .addReg(MI->getOperand(0).getReg())
1084 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1085 // Add predicate operands.
1086 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001087 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001088 return;
1089 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001090 case ARM::LEApcrelJT:
1091 case ARM::tLEApcrelJT:
1092 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001093 MCSymbol *JTIPICSymbol =
1094 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1095 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001096 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001097 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001098 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1099 : ARM::ADR))
1100 .addReg(MI->getOperand(0).getReg())
1101 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1102 // Add predicate operands.
1103 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001104 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001105 return;
1106 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001107 // Darwin call instructions are just normal call instructions with different
1108 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001109 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001110 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001111 .addReg(ARM::LR)
1112 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001113 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001114 .addImm(ARMCC::AL)
1115 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001116 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001117 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001118
David Woodhousee6c13e42014-01-28 23:12:42 +00001119 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001120 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001121 return;
1122 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001123 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001124 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001125 .addReg(ARM::LR)
1126 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001127 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001128 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001129 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001130
David Woodhousee6c13e42014-01-28 23:12:42 +00001131 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001132 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001133 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001134 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001135 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001136 return;
1137 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001138 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001139 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001140 .addReg(ARM::LR)
1141 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001142 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001143 .addImm(ARMCC::AL)
1144 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001145 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001146 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001147
David Woodhousee6c13e42014-01-28 23:12:42 +00001148 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001149 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001150 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001151 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001152 .addImm(ARMCC::AL)
1153 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001154 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001155 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001156 return;
1157 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001158 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001159 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001160 .addReg(ARM::LR)
1161 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001162 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001163 .addImm(ARMCC::AL)
1164 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001165 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001166 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001167
1168 const GlobalValue *GV = MI->getOperand(0).getGlobal();
Rafael Espindola79858aa2013-10-29 17:07:16 +00001169 MCSymbol *GVSym = getSymbol(GV);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001170 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001171 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001172 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001173 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001174 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001175 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001176 return;
1177 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001178 case ARM::MOVi16_ga_pcrel:
1179 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001180 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001181 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001182 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1183
Evan Cheng2f2435d2011-01-21 18:55:51 +00001184 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001185 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001186 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001187 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001188
Rafael Espindola58873562014-01-03 19:21:54 +00001189 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001190 getFunctionNumber(),
1191 MI->getOperand(2).getImm(), OutContext);
1192 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1193 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1194 const MCExpr *PCRelExpr =
1195 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1196 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001197 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001198 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001199 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001200
Evan Chengdfce83c2011-01-17 08:03:18 +00001201 // Add predicate operands.
1202 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1203 TmpInst.addOperand(MCOperand::CreateReg(0));
1204 // Add 's' bit operand (always reg0 for this)
1205 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001206 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001207 return;
1208 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001209 case ARM::MOVTi16_ga_pcrel:
1210 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001211 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001212 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1213 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001214 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1215 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1216
Evan Cheng2f2435d2011-01-21 18:55:51 +00001217 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001218 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001219 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001220 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001221
Rafael Espindola58873562014-01-03 19:21:54 +00001222 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001223 getFunctionNumber(),
1224 MI->getOperand(3).getImm(), OutContext);
1225 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1226 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1227 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001228 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1229 MCBinaryExpr::CreateAdd(LabelSymExpr,
1230 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001231 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001232 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001233 // Add predicate operands.
1234 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1235 TmpInst.addOperand(MCOperand::CreateReg(0));
1236 // Add 's' bit operand (always reg0 for this)
1237 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001238 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001239 return;
1240 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001241 case ARM::tPICADD: {
1242 // This is a pseudo op for a label + instruction sequence, which looks like:
1243 // LPC0:
1244 // add r0, pc
1245 // This adds the address of LPC0 to r0.
1246
1247 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001248 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001249 getFunctionNumber(), MI->getOperand(2).getImm(),
1250 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001251
1252 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001253 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001254 .addReg(MI->getOperand(0).getReg())
1255 .addReg(MI->getOperand(0).getReg())
1256 .addReg(ARM::PC)
1257 // Add predicate operands.
1258 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001259 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001260 return;
1261 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001262 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001263 // This is a pseudo op for a label + instruction sequence, which looks like:
1264 // LPC0:
1265 // add r0, pc, r0
1266 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001267
Chris Lattneradd57492009-10-19 22:23:04 +00001268 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001269 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001270 getFunctionNumber(), MI->getOperand(2).getImm(),
1271 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001272
Jim Grosbach7ae94222010-09-14 21:05:34 +00001273 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001274 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001275 .addReg(MI->getOperand(0).getReg())
1276 .addReg(ARM::PC)
1277 .addReg(MI->getOperand(1).getReg())
1278 // Add predicate operands.
1279 .addImm(MI->getOperand(3).getImm())
1280 .addReg(MI->getOperand(4).getReg())
1281 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001282 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001283 return;
1284 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001285 case ARM::PICSTR:
1286 case ARM::PICSTRB:
1287 case ARM::PICSTRH:
1288 case ARM::PICLDR:
1289 case ARM::PICLDRB:
1290 case ARM::PICLDRH:
1291 case ARM::PICLDRSB:
1292 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001293 // This is a pseudo op for a label + instruction sequence, which looks like:
1294 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001295 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001296 // The LCP0 label is referenced by a constant pool entry in order to get
1297 // a PC-relative address at the ldr instruction.
1298
1299 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001300 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001301 getFunctionNumber(), MI->getOperand(2).getImm(),
1302 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001303
1304 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001305 unsigned Opcode;
1306 switch (MI->getOpcode()) {
1307 default:
1308 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001309 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1310 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001311 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001312 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001313 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001314 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1315 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1316 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1317 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001318 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001319 .addReg(MI->getOperand(0).getReg())
1320 .addReg(ARM::PC)
1321 .addReg(MI->getOperand(1).getReg())
1322 .addImm(0)
1323 // Add predicate operands.
1324 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001325 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001326
1327 return;
1328 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001329 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001330 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1331 /// in the function. The first operand is the ID# for this instruction, the
1332 /// second is the index into the MachineConstantPool that this is, the third
1333 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001334 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001335 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1336 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1337
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001338 // If this is the first entry of the pool, mark it.
1339 if (!InConstantPool) {
1340 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1341 InConstantPool = true;
1342 }
1343
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001344 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001345
1346 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1347 if (MCPE.isMachineConstantPoolEntry())
1348 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1349 else
1350 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001351 return;
1352 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001353 case ARM::t2BR_JT: {
1354 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001355 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001356 .addReg(ARM::PC)
1357 .addReg(MI->getOperand(0).getReg())
1358 // Add predicate operands.
1359 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001360 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001361
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001362 // Output the data for the jump table itself
1363 EmitJump2Table(MI);
1364 return;
1365 }
1366 case ARM::t2TBB_JT: {
1367 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001368 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001369 .addReg(ARM::PC)
1370 .addReg(MI->getOperand(0).getReg())
1371 // Add predicate operands.
1372 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001373 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001374
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001375 // Output the data for the jump table itself
1376 EmitJump2Table(MI);
1377 // Make sure the next instruction is 2-byte aligned.
1378 EmitAlignment(1);
1379 return;
1380 }
1381 case ARM::t2TBH_JT: {
1382 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001383 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001384 .addReg(ARM::PC)
1385 .addReg(MI->getOperand(0).getReg())
1386 // Add predicate operands.
1387 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001388 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001389
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001390 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001391 EmitJump2Table(MI);
1392 return;
1393 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001394 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001395 case ARM::BR_JTr: {
1396 // Lower and emit the instruction itself, then the jump table following it.
1397 // mov pc, target
1398 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001399 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001400 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001401 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001402 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1403 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1404 // Add predicate operands.
1405 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1406 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001407 // Add 's' bit operand (always reg0 for this)
1408 if (Opc == ARM::MOVr)
1409 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001410 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001411
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001412 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001413 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001414 EmitAlignment(2);
1415
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001416 // Output the data for the jump table itself
1417 EmitJumpTable(MI);
1418 return;
1419 }
1420 case ARM::BR_JTm: {
1421 // Lower and emit the instruction itself, then the jump table following it.
1422 // ldr pc, target
1423 MCInst TmpInst;
1424 if (MI->getOperand(1).getReg() == 0) {
1425 // literal offset
1426 TmpInst.setOpcode(ARM::LDRi12);
1427 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1428 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1429 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1430 } else {
1431 TmpInst.setOpcode(ARM::LDRrs);
1432 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1433 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1434 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1435 TmpInst.addOperand(MCOperand::CreateImm(0));
1436 }
1437 // Add predicate operands.
1438 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1439 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001440 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001441
1442 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001443 EmitJumpTable(MI);
1444 return;
1445 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001446 case ARM::BR_JTadd: {
1447 // Lower and emit the instruction itself, then the jump table following it.
1448 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001449 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001450 .addReg(ARM::PC)
1451 .addReg(MI->getOperand(0).getReg())
1452 .addReg(MI->getOperand(1).getReg())
1453 // Add predicate operands.
1454 .addImm(ARMCC::AL)
1455 .addReg(0)
1456 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001457 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001458
1459 // Output the data for the jump table itself
1460 EmitJumpTable(MI);
1461 return;
1462 }
Jim Grosbach85030542010-09-23 18:05:37 +00001463 case ARM::TRAP: {
1464 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1465 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001466 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001467 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001468 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001469 OutStreamer.AddComment("trap");
1470 OutStreamer.EmitIntValue(Val, 4);
1471 return;
1472 }
1473 break;
1474 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001475 case ARM::TRAPNaCl: {
1476 //.long 0xe7fedef0 @ trap
1477 uint32_t Val = 0xe7fedef0UL;
1478 OutStreamer.AddComment("trap");
1479 OutStreamer.EmitIntValue(Val, 4);
1480 return;
1481 }
Jim Grosbach85030542010-09-23 18:05:37 +00001482 case ARM::tTRAP: {
1483 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1484 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001485 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001486 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001487 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001488 OutStreamer.AddComment("trap");
1489 OutStreamer.EmitIntValue(Val, 2);
1490 return;
1491 }
1492 break;
1493 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001494 case ARM::t2Int_eh_sjlj_setjmp:
1495 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001496 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001497 // Two incoming args: GPR:$src, GPR:$val
1498 // mov $val, pc
1499 // adds $val, #7
1500 // str $val, [$src, #4]
1501 // movs r0, #0
1502 // b 1f
1503 // movs r0, #1
1504 // 1:
1505 unsigned SrcReg = MI->getOperand(0).getReg();
1506 unsigned ValReg = MI->getOperand(1).getReg();
1507 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001508 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001509 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001510 .addReg(ValReg)
1511 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001512 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001513 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001514 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001515
David Woodhousee6c13e42014-01-28 23:12:42 +00001516 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001517 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001518 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001519 .addReg(ARM::CPSR)
1520 .addReg(ValReg)
1521 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001522 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001523 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001524 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001525
David Woodhousee6c13e42014-01-28 23:12:42 +00001526 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001527 .addReg(ValReg)
1528 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001529 // The offset immediate is #4. The operand value is scaled by 4 for the
1530 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001531 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001532 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001533 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001534 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001535
David Woodhousee6c13e42014-01-28 23:12:42 +00001536 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001537 .addReg(ARM::R0)
1538 .addReg(ARM::CPSR)
1539 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001540 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001541 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001542 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001543
1544 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001545 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001546 .addExpr(SymbolExpr)
1547 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001548 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001549
1550 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001551 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001552 .addReg(ARM::R0)
1553 .addReg(ARM::CPSR)
1554 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001555 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001556 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001557 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001558
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001559 OutStreamer.EmitLabel(Label);
1560 return;
1561 }
1562
Jim Grosbachc0aed712010-09-23 23:33:56 +00001563 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001564 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001565 // Two incoming args: GPR:$src, GPR:$val
1566 // add $val, pc, #8
1567 // str $val, [$src, #+4]
1568 // mov r0, #0
1569 // add pc, pc, #0
1570 // mov r0, #1
1571 unsigned SrcReg = MI->getOperand(0).getReg();
1572 unsigned ValReg = MI->getOperand(1).getReg();
1573
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001574 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001575 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001576 .addReg(ValReg)
1577 .addReg(ARM::PC)
1578 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001579 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001580 .addImm(ARMCC::AL)
1581 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001582 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001583 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001584
David Woodhousee6c13e42014-01-28 23:12:42 +00001585 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001586 .addReg(ValReg)
1587 .addReg(SrcReg)
1588 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001589 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001590 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001591 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001592
David Woodhousee6c13e42014-01-28 23:12:42 +00001593 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001594 .addReg(ARM::R0)
1595 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001596 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001597 .addImm(ARMCC::AL)
1598 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001599 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001600 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001601
David Woodhousee6c13e42014-01-28 23:12:42 +00001602 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001603 .addReg(ARM::PC)
1604 .addReg(ARM::PC)
1605 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001606 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001607 .addImm(ARMCC::AL)
1608 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001609 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001610 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001611
1612 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001613 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001614 .addReg(ARM::R0)
1615 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001616 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001617 .addImm(ARMCC::AL)
1618 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001619 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001620 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001621 return;
1622 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001623 case ARM::Int_eh_sjlj_longjmp: {
1624 // ldr sp, [$src, #8]
1625 // ldr $scratch, [$src, #4]
1626 // ldr r7, [$src]
1627 // bx $scratch
1628 unsigned SrcReg = MI->getOperand(0).getReg();
1629 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001630 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001631 .addReg(ARM::SP)
1632 .addReg(SrcReg)
1633 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001634 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001635 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001636 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001637
David Woodhousee6c13e42014-01-28 23:12:42 +00001638 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001639 .addReg(ScratchReg)
1640 .addReg(SrcReg)
1641 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001642 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001643 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001644 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001645
David Woodhousee6c13e42014-01-28 23:12:42 +00001646 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001647 .addReg(ARM::R7)
1648 .addReg(SrcReg)
1649 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001650 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001651 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001652 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001653
David Woodhousee6c13e42014-01-28 23:12:42 +00001654 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001655 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001656 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001657 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001658 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001659 return;
1660 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001661 case ARM::tInt_eh_sjlj_longjmp: {
1662 // ldr $scratch, [$src, #8]
1663 // mov sp, $scratch
1664 // ldr $scratch, [$src, #4]
1665 // ldr r7, [$src]
1666 // bx $scratch
1667 unsigned SrcReg = MI->getOperand(0).getReg();
1668 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001669 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001670 .addReg(ScratchReg)
1671 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001672 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001673 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001674 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001675 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001676 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001677 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001678
David Woodhousee6c13e42014-01-28 23:12:42 +00001679 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001680 .addReg(ARM::SP)
1681 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001682 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001683 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001684 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001685
David Woodhousee6c13e42014-01-28 23:12:42 +00001686 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001687 .addReg(ScratchReg)
1688 .addReg(SrcReg)
1689 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001690 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001691 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001692 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001693
David Woodhousee6c13e42014-01-28 23:12:42 +00001694 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001695 .addReg(ARM::R7)
1696 .addReg(SrcReg)
1697 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001698 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001699 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001700 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001701
David Woodhousee6c13e42014-01-28 23:12:42 +00001702 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001703 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001704 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001705 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001706 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001707 return;
1708 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001709 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001710
Chris Lattner71eb0772009-10-19 20:20:46 +00001711 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001712 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001713
David Woodhousee6c13e42014-01-28 23:12:42 +00001714 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001715}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001716
1717//===----------------------------------------------------------------------===//
1718// Target Registry Stuff
1719//===----------------------------------------------------------------------===//
1720
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001721// Force static initialization.
1722extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001723 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1724 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1725 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1726 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001727}