Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1 | //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// |
| 2 | // |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to GAS-format ARM assembly language. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 1ef9cd4 | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "asm-printer" |
Jim Grosbach | d0d1329 | 2010-12-01 03:45:07 +0000 | [diff] [blame] | 16 | #include "ARMAsmPrinter.h" |
Craig Topper | 188ed9d | 2012-03-17 07:33:42 +0000 | [diff] [blame] | 17 | #include "ARM.h" |
Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 18 | #include "ARMBuildAttrs.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 19 | #include "ARMConstantPoolValue.h" |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 20 | #include "ARMFPUName.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 21 | #include "ARMMachineFunctionInfo.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 22 | #include "ARMTargetMachine.h" |
Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 23 | #include "ARMTargetObjectFile.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 24 | #include "InstPrinter/ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 25 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 26 | #include "MCTargetDesc/ARMMCExpr.h" |
Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/SetVector.h" |
| 28 | #include "llvm/ADT/SmallString.h" |
Dan Gohman | ef3d457 | 2009-08-13 01:36:44 +0000 | [diff] [blame] | 29 | #include "llvm/Assembly/Writer.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 33 | #include "llvm/DebugInfo.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 34 | #include "llvm/IR/Constants.h" |
| 35 | #include "llvm/IR/DataLayout.h" |
| 36 | #include "llvm/IR/Module.h" |
| 37 | #include "llvm/IR/Type.h" |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCAsmInfo.h" |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCAssembler.h" |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCContext.h" |
Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCELFStreamer.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 42 | #include "llvm/MC/MCInst.h" |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 43 | #include "llvm/MC/MCInstBuilder.h" |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 44 | #include "llvm/MC/MCObjectStreamer.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 45 | #include "llvm/MC/MCSectionMachO.h" |
Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 46 | #include "llvm/MC/MCStreamer.h" |
Chris Lattner | 4cd4498 | 2009-09-13 17:14:04 +0000 | [diff] [blame] | 47 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 48 | #include "llvm/Support/CommandLine.h" |
Devang Patel | a52ddc4 | 2010-08-04 22:39:39 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Debug.h" |
Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ELF.h" |
Torok Edwin | f8d479c | 2009-07-08 20:55:50 +0000 | [diff] [blame] | 51 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 52 | #include "llvm/Support/TargetRegistry.h" |
Chris Lattner | d20699b | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 53 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 54 | #include "llvm/Target/Mangler.h" |
| 55 | #include "llvm/Target/TargetMachine.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 56 | #include <cctype> |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 57 | using namespace llvm; |
| 58 | |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 59 | /// EmitDwarfRegOp - Emit dwarf register operation. |
David Blaikie | 81a4dc7 | 2013-06-19 21:55:13 +0000 | [diff] [blame] | 60 | void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc, |
| 61 | bool Indirect) const { |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 62 | const TargetRegisterInfo *RI = TM.getRegisterInfo(); |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 63 | if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1) { |
David Blaikie | 81a4dc7 | 2013-06-19 21:55:13 +0000 | [diff] [blame] | 64 | AsmPrinter::EmitDwarfRegOp(MLoc, Indirect); |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 65 | return; |
| 66 | } |
David Blaikie | 81a4dc7 | 2013-06-19 21:55:13 +0000 | [diff] [blame] | 67 | assert(MLoc.isReg() && !Indirect && |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 68 | "This doesn't support offset/indirection - implement it if needed"); |
| 69 | unsigned Reg = MLoc.getReg(); |
| 70 | if (Reg >= ARM::S0 && Reg <= ARM::S31) { |
| 71 | assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering"); |
| 72 | // S registers are described as bit-pieces of a register |
| 73 | // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0) |
| 74 | // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32) |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 75 | |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 76 | unsigned SReg = Reg - ARM::S0; |
| 77 | bool odd = SReg & 0x1; |
| 78 | unsigned Rx = 256 + (SReg >> 1); |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 79 | |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 80 | OutStreamer.AddComment("DW_OP_regx for S register"); |
| 81 | EmitInt8(dwarf::DW_OP_regx); |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 82 | |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 83 | OutStreamer.AddComment(Twine(SReg)); |
| 84 | EmitULEB128(Rx); |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 85 | |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 86 | if (odd) { |
| 87 | OutStreamer.AddComment("DW_OP_bit_piece 32 32"); |
| 88 | EmitInt8(dwarf::DW_OP_bit_piece); |
| 89 | EmitULEB128(32); |
| 90 | EmitULEB128(32); |
| 91 | } else { |
| 92 | OutStreamer.AddComment("DW_OP_bit_piece 32 0"); |
| 93 | EmitInt8(dwarf::DW_OP_bit_piece); |
| 94 | EmitULEB128(32); |
| 95 | EmitULEB128(0); |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 96 | } |
David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 97 | } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) { |
| 98 | assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering"); |
| 99 | // Q registers Q0-Q15 are described by composing two D registers together. |
| 100 | // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) |
| 101 | // DW_OP_piece(8) |
| 102 | |
| 103 | unsigned QReg = Reg - ARM::Q0; |
| 104 | unsigned D1 = 256 + 2 * QReg; |
| 105 | unsigned D2 = D1 + 1; |
| 106 | |
| 107 | OutStreamer.AddComment("DW_OP_regx for Q register: D1"); |
| 108 | EmitInt8(dwarf::DW_OP_regx); |
| 109 | EmitULEB128(D1); |
| 110 | OutStreamer.AddComment("DW_OP_piece 8"); |
| 111 | EmitInt8(dwarf::DW_OP_piece); |
| 112 | EmitULEB128(8); |
| 113 | |
| 114 | OutStreamer.AddComment("DW_OP_regx for Q register: D2"); |
| 115 | EmitInt8(dwarf::DW_OP_regx); |
| 116 | EmitULEB128(D2); |
| 117 | OutStreamer.AddComment("DW_OP_piece 8"); |
| 118 | EmitInt8(dwarf::DW_OP_piece); |
| 119 | EmitULEB128(8); |
Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 120 | } |
| 121 | } |
| 122 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 123 | void ARMAsmPrinter::EmitFunctionBodyEnd() { |
| 124 | // Make sure to terminate any constant pools that were at the end |
| 125 | // of the function. |
| 126 | if (!InConstantPool) |
| 127 | return; |
| 128 | InConstantPool = false; |
| 129 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
| 130 | } |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 131 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 132 | void ARMAsmPrinter::EmitFunctionEntryLabel() { |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 133 | if (AFI->isThumbFunction()) { |
Jim Grosbach | 5a2c68d | 2010-11-05 22:08:08 +0000 | [diff] [blame] | 134 | OutStreamer.EmitAssemblerFlag(MCAF_Code16); |
Rafael Espindola | e90c1cb | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 135 | OutStreamer.EmitThumbFunc(CurrentFnSym); |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 136 | } |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 137 | |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 138 | OutStreamer.EmitLabel(CurrentFnSym); |
| 139 | } |
| 140 | |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 141 | void ARMAsmPrinter::EmitXXStructor(const Constant *CV) { |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 142 | uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType()); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 143 | assert(Size && "C++ constructor pointer had zero size!"); |
| 144 | |
Bill Wendling | dfb45f4 | 2012-02-15 09:14:08 +0000 | [diff] [blame] | 145 | const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 146 | assert(GV && "C++ constructor pointer was not a GlobalValue!"); |
| 147 | |
Rafael Espindola | 79858aa | 2013-10-29 17:07:16 +0000 | [diff] [blame] | 148 | const MCExpr *E = MCSymbolRefExpr::Create(getSymbol(GV), |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 149 | (Subtarget->isTargetELF() |
| 150 | ? MCSymbolRefExpr::VK_ARM_TARGET1 |
| 151 | : MCSymbolRefExpr::VK_None), |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 152 | OutContext); |
| 153 | |
| 154 | OutStreamer.EmitValue(E, Size); |
| 155 | } |
| 156 | |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 157 | /// runOnMachineFunction - This uses the EmitInstruction() |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 158 | /// method to print assembly for each instruction. |
| 159 | /// |
| 160 | bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 161 | AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | 5e3ac18 | 2008-09-18 07:27:23 +0000 | [diff] [blame] | 162 | MCP = MF.getConstantPool(); |
Rafael Espindola | 27f8bdc | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 163 | |
Chris Lattner | 73de5fb | 2010-01-28 01:28:58 +0000 | [diff] [blame] | 164 | return AsmPrinter::runOnMachineFunction(MF); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 167 | void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 168 | raw_ostream &O, const char *Modifier) { |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 169 | const MachineOperand &MO = MI->getOperand(OpNum); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 170 | unsigned TF = MO.getTargetFlags(); |
| 171 | |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 172 | switch (MO.getType()) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 173 | default: llvm_unreachable("<unknown operand type>"); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 174 | case MachineOperand::MO_Register: { |
| 175 | unsigned Reg = MO.getReg(); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 176 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 177 | assert(!MO.getSubReg() && "Subregs should be eliminated!"); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 178 | if(ARM::GPRPairRegClass.contains(Reg)) { |
| 179 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| 180 | const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo(); |
| 181 | Reg = TRI->getSubReg(Reg, ARM::gsub_0); |
| 182 | } |
Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 183 | O << ARMInstPrinter::getRegisterName(Reg); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 184 | break; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 185 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 186 | case MachineOperand::MO_Immediate: { |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 187 | int64_t Imm = MO.getImm(); |
Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 188 | O << '#'; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 189 | if ((Modifier && strcmp(Modifier, "lo16") == 0) || |
Jason W Kim | e9eae0f | 2011-01-12 23:21:49 +0000 | [diff] [blame] | 190 | (TF == ARMII::MO_LO16)) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 191 | O << ":lower16:"; |
| 192 | else if ((Modifier && strcmp(Modifier, "hi16") == 0) || |
Jason W Kim | e9eae0f | 2011-01-12 23:21:49 +0000 | [diff] [blame] | 193 | (TF == ARMII::MO_HI16)) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 194 | O << ":upper16:"; |
Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 195 | O << Imm; |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 196 | break; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | } |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 198 | case MachineOperand::MO_MachineBasicBlock: |
Chris Lattner | 29bdac4 | 2010-03-13 21:04:28 +0000 | [diff] [blame] | 199 | O << *MO.getMBB()->getSymbol(); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 200 | return; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 201 | case MachineOperand::MO_GlobalAddress: { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 202 | const GlobalValue *GV = MO.getGlobal(); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 203 | if ((Modifier && strcmp(Modifier, "lo16") == 0) || |
| 204 | (TF & ARMII::MO_LO16)) |
| 205 | O << ":lower16:"; |
| 206 | else if ((Modifier && strcmp(Modifier, "hi16") == 0) || |
| 207 | (TF & ARMII::MO_HI16)) |
| 208 | O << ":upper16:"; |
Rafael Espindola | 79858aa | 2013-10-29 17:07:16 +0000 | [diff] [blame] | 209 | O << *getSymbol(GV); |
Anton Korobeynikov | bff4b37 | 2008-11-22 16:15:34 +0000 | [diff] [blame] | 210 | |
Chris Lattner | f33c7fc | 2010-04-03 22:28:33 +0000 | [diff] [blame] | 211 | printOffset(MO.getOffset(), O); |
Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 212 | if (TF == ARMII::MO_PLT) |
Lauro Ramos Venancio | ee2d164 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 213 | O << "(PLT)"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 214 | break; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 215 | } |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 216 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 217 | O << *GetCPISymbol(MO.getIndex()); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 218 | break; |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 219 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 220 | } |
| 221 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 222 | //===--------------------------------------------------------------------===// |
| 223 | |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 224 | MCSymbol *ARMAsmPrinter:: |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 225 | GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const { |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 226 | const DataLayout *DL = TM.getDataLayout(); |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 227 | SmallString<60> Name; |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 228 | raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI" |
Chris Lattner | 8186eec | 2010-01-25 23:28:03 +0000 | [diff] [blame] | 229 | << getFunctionNumber() << '_' << uid << '_' << uid2; |
Chris Lattner | 9897043 | 2010-03-30 18:10:53 +0000 | [diff] [blame] | 230 | return OutContext.GetOrCreateSymbol(Name.str()); |
Chris Lattner | 6330d53 | 2010-01-25 19:39:52 +0000 | [diff] [blame] | 231 | } |
| 232 | |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 233 | |
Dmitri Gribenko | 0011bbf | 2012-11-15 16:51:49 +0000 | [diff] [blame] | 234 | MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const { |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 235 | const DataLayout *DL = TM.getDataLayout(); |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 236 | SmallString<60> Name; |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 237 | raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH" |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 238 | << getFunctionNumber(); |
| 239 | return OutContext.GetOrCreateSymbol(Name.str()); |
| 240 | } |
| 241 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 242 | bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 243 | unsigned AsmVariant, const char *ExtraCode, |
| 244 | raw_ostream &O) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 245 | // Does this asm operand have a single letter operand modifier? |
| 246 | if (ExtraCode && ExtraCode[0]) { |
| 247 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 248 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | switch (ExtraCode[0]) { |
Jack Carter | 5e69cff | 2012-06-26 13:49:27 +0000 | [diff] [blame] | 250 | default: |
| 251 | // See if this is a generic print operand |
| 252 | return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O); |
Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 253 | case 'a': // Print as a memory address. |
| 254 | if (MI->getOperand(OpNum).isReg()) { |
Jim Grosbach | 136ed51 | 2010-09-30 15:25:22 +0000 | [diff] [blame] | 255 | O << "[" |
| 256 | << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()) |
| 257 | << "]"; |
Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 258 | return false; |
| 259 | } |
| 260 | // Fallthrough |
| 261 | case 'c': // Don't print "#" before an immediate operand. |
Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 262 | if (!MI->getOperand(OpNum).isImm()) |
| 263 | return true; |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 264 | O << MI->getOperand(OpNum).getImm(); |
Bob Wilson | 0669f6d | 2009-04-06 21:46:51 +0000 | [diff] [blame] | 265 | return false; |
Evan Cheng | 1e150de | 2007-04-04 00:13:29 +0000 | [diff] [blame] | 266 | case 'P': // Print a VFP double precision register. |
Evan Cheng | 0c2544f | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 267 | case 'q': // Print a NEON quad precision register. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 268 | printOperand(MI, OpNum, O); |
Evan Cheng | ea28fc5 | 2007-03-08 22:42:46 +0000 | [diff] [blame] | 269 | return false; |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 270 | case 'y': // Print a VFP single precision register as indexed double. |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 271 | if (MI->getOperand(OpNum).isReg()) { |
| 272 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 273 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); |
Jakob Stoklund Olesen | 5541f60 | 2012-05-30 23:00:43 +0000 | [diff] [blame] | 274 | // Find the 'd' register that has this 's' register as a sub-register, |
| 275 | // and determine the lane number. |
| 276 | for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) { |
| 277 | if (!ARM::DPRRegClass.contains(*SR)) |
| 278 | continue; |
| 279 | bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg; |
| 280 | O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]"); |
| 281 | return false; |
| 282 | } |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 283 | } |
Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 284 | return true; |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 285 | case 'B': // Bitwise inverse of integer or symbol without a preceding #. |
Eric Christopher | b1dda56 | 2011-05-24 23:15:43 +0000 | [diff] [blame] | 286 | if (!MI->getOperand(OpNum).isImm()) |
| 287 | return true; |
| 288 | O << ~(MI->getOperand(OpNum).getImm()); |
| 289 | return false; |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 290 | case 'L': // The low 16 bits of an immediate constant. |
Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 291 | if (!MI->getOperand(OpNum).isImm()) |
| 292 | return true; |
| 293 | O << (MI->getOperand(OpNum).getImm() & 0xffff); |
| 294 | return false; |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 295 | case 'M': { // A register range suitable for LDM/STM. |
| 296 | if (!MI->getOperand(OpNum).isReg()) |
| 297 | return true; |
| 298 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 299 | unsigned RegBegin = MO.getReg(); |
| 300 | // This takes advantage of the 2 operand-ness of ldm/stm and that we've |
| 301 | // already got the operands in registers that are operands to the |
| 302 | // inline asm statement. |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 303 | O << "{"; |
| 304 | if (ARM::GPRPairRegClass.contains(RegBegin)) { |
| 305 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); |
| 306 | unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0); |
| 307 | O << ARMInstPrinter::getRegisterName(Reg0) << ", ";; |
| 308 | RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1); |
| 309 | } |
| 310 | O << ARMInstPrinter::getRegisterName(RegBegin); |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 311 | |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 312 | // FIXME: The register allocator not only may not have given us the |
| 313 | // registers in sequence, but may not be in ascending registers. This |
| 314 | // will require changes in the register allocator that'll need to be |
| 315 | // propagated down here if the operands change. |
| 316 | unsigned RegOps = OpNum + 1; |
| 317 | while (MI->getOperand(RegOps).isReg()) { |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 318 | O << ", " |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 319 | << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); |
| 320 | RegOps++; |
| 321 | } |
| 322 | |
| 323 | O << "}"; |
| 324 | |
| 325 | return false; |
| 326 | } |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 327 | case 'R': // The most significant register of a pair. |
| 328 | case 'Q': { // The least significant register of a pair. |
| 329 | if (OpNum == 0) |
| 330 | return true; |
| 331 | const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); |
| 332 | if (!FlagsOP.isImm()) |
| 333 | return true; |
| 334 | unsigned Flags = FlagsOP.getImm(); |
Tim Northover | 2ddeeed | 2013-08-22 06:51:04 +0000 | [diff] [blame] | 335 | |
| 336 | // This operand may not be the one that actually provides the register. If |
| 337 | // it's tied to a previous one then we should refer instead to that one |
| 338 | // for registers and their classes. |
| 339 | unsigned TiedIdx; |
| 340 | if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) { |
| 341 | for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) { |
| 342 | unsigned OpFlags = MI->getOperand(OpNum).getImm(); |
| 343 | OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1; |
| 344 | } |
| 345 | Flags = MI->getOperand(OpNum).getImm(); |
| 346 | |
| 347 | // Later code expects OpNum to be pointing at the register rather than |
| 348 | // the flags. |
| 349 | OpNum += 1; |
| 350 | } |
| 351 | |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 352 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 353 | unsigned RC; |
| 354 | InlineAsm::hasRegClassConstraint(Flags, RC); |
| 355 | if (RC == ARM::GPRPairRegClassID) { |
| 356 | if (NumVals != 1) |
| 357 | return true; |
| 358 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 359 | if (!MO.isReg()) |
| 360 | return true; |
| 361 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); |
| 362 | unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ? |
| 363 | ARM::gsub_0 : ARM::gsub_1); |
| 364 | O << ARMInstPrinter::getRegisterName(Reg); |
| 365 | return false; |
| 366 | } |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 367 | if (NumVals != 2) |
| 368 | return true; |
| 369 | unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1; |
| 370 | if (RegOp >= MI->getNumOperands()) |
| 371 | return true; |
| 372 | const MachineOperand &MO = MI->getOperand(RegOp); |
| 373 | if (!MO.isReg()) |
| 374 | return true; |
| 375 | unsigned Reg = MO.getReg(); |
| 376 | O << ARMInstPrinter::getRegisterName(Reg); |
| 377 | return false; |
| 378 | } |
| 379 | |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 380 | case 'e': // The low doubleword register of a NEON quad register. |
Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 381 | case 'f': { // The high doubleword register of a NEON quad register. |
| 382 | if (!MI->getOperand(OpNum).isReg()) |
| 383 | return true; |
| 384 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 385 | if (!ARM::QPRRegClass.contains(Reg)) |
| 386 | return true; |
| 387 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); |
| 388 | unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? |
| 389 | ARM::dsub_0 : ARM::dsub_1); |
| 390 | O << ARMInstPrinter::getRegisterName(SubReg); |
| 391 | return false; |
| 392 | } |
| 393 | |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 394 | // This modifier is not yet supported. |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 395 | case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. |
Bob Wilson | 40e62df | 2010-05-27 20:23:42 +0000 | [diff] [blame] | 396 | return true; |
Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 397 | case 'H': { // The highest-numbered register of a pair. |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 398 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 399 | if (!MO.isReg()) |
| 400 | return true; |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 401 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| 402 | const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo(); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 403 | unsigned Reg = MO.getReg(); |
| 404 | if(!ARM::GPRPairRegClass.contains(Reg)) |
| 405 | return false; |
| 406 | Reg = TRI->getSubReg(Reg, ARM::gsub_1); |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 407 | O << ARMInstPrinter::getRegisterName(Reg); |
| 408 | return false; |
Evan Cheng | 3d3ee87 | 2010-05-27 22:08:38 +0000 | [diff] [blame] | 409 | } |
Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 410 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 411 | } |
Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 412 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 413 | printOperand(MI, OpNum, O); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 414 | return false; |
| 415 | } |
| 416 | |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 417 | bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 418 | unsigned OpNum, unsigned AsmVariant, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 419 | const char *ExtraCode, |
| 420 | raw_ostream &O) { |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 421 | // Does this asm operand have a single letter operand modifier? |
| 422 | if (ExtraCode && ExtraCode[0]) { |
| 423 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 424 | |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 425 | switch (ExtraCode[0]) { |
Eric Christopher | 33a73c7 | 2011-05-26 18:22:26 +0000 | [diff] [blame] | 426 | case 'A': // A memory operand for a VLD1/VST1 instruction. |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 427 | default: return true; // Unknown modifier. |
| 428 | case 'm': // The base register of a memory operand. |
| 429 | if (!MI->getOperand(OpNum).isReg()) |
| 430 | return true; |
| 431 | O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); |
| 432 | return false; |
| 433 | } |
| 434 | } |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 435 | |
Bob Wilson | 3b51560 | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 436 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 437 | assert(MO.isReg() && "unexpected inline asm memory operand"); |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 438 | O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 439 | return false; |
| 440 | } |
| 441 | |
Bob Wilson | b633d7a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 442 | void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) { |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 443 | if (Subtarget->isTargetMachO()) { |
Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 444 | Reloc::Model RelocM = TM.getRelocationModel(); |
| 445 | if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) { |
| 446 | // Declare all the text sections up front (before the DWARF sections |
| 447 | // emitted by AsmPrinter::doInitialization) so the assembler will keep |
| 448 | // them together at the beginning of the object file. This helps |
| 449 | // avoid out-of-range branches that are due a fundamental limitation of |
| 450 | // the way symbol offsets are encoded with the current Darwin ARM |
| 451 | // relocations. |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 452 | const TargetLoweringObjectFileMachO &TLOFMacho = |
Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 453 | static_cast<const TargetLoweringObjectFileMachO &>( |
| 454 | getObjFileLowering()); |
Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 455 | |
| 456 | // Collect the set of sections our functions will go into. |
| 457 | SetVector<const MCSection *, SmallVector<const MCSection *, 8>, |
| 458 | SmallPtrSet<const MCSection *, 8> > TextSections; |
| 459 | // Default text section comes first. |
| 460 | TextSections.insert(TLOFMacho.getTextSection()); |
| 461 | // Now any user defined text sections from function attributes. |
| 462 | for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F) |
| 463 | if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage()) |
| 464 | TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM)); |
| 465 | // Now the coalescable sections. |
| 466 | TextSections.insert(TLOFMacho.getTextCoalSection()); |
| 467 | TextSections.insert(TLOFMacho.getConstTextCoalSection()); |
| 468 | |
| 469 | // Emit the sections in the .s file header to fix the order. |
| 470 | for (unsigned i = 0, e = TextSections.size(); i != e; ++i) |
| 471 | OutStreamer.SwitchSection(TextSections[i]); |
| 472 | |
Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 473 | if (RelocM == Reloc::DynamicNoPIC) { |
| 474 | const MCSection *sect = |
Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 475 | OutContext.getMachOSection("__TEXT", "__symbol_stub4", |
| 476 | MCSectionMachO::S_SYMBOL_STUBS, |
| 477 | 12, SectionKind::getText()); |
Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 478 | OutStreamer.SwitchSection(sect); |
| 479 | } else { |
| 480 | const MCSection *sect = |
Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 481 | OutContext.getMachOSection("__TEXT", "__picsymbolstub4", |
| 482 | MCSectionMachO::S_SYMBOL_STUBS, |
| 483 | 16, SectionKind::getText()); |
Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 484 | OutStreamer.SwitchSection(sect); |
| 485 | } |
Bob Wilson | 4320e2d | 2010-07-30 19:55:47 +0000 | [diff] [blame] | 486 | const MCSection *StaticInitSect = |
| 487 | OutContext.getMachOSection("__TEXT", "__StaticInit", |
| 488 | MCSectionMachO::S_REGULAR | |
| 489 | MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS, |
| 490 | SectionKind::getText()); |
| 491 | OutStreamer.SwitchSection(StaticInitSect); |
Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 492 | } |
Adrian Prantl | edb61f0 | 2013-12-23 22:24:47 +0000 | [diff] [blame] | 493 | |
| 494 | // Compiling with debug info should not affect the code |
| 495 | // generation! Since some of the data sections are first switched |
| 496 | // to only in ASMPrinter::doFinalization(), the debug info |
| 497 | // sections would come before the data sections in the object |
| 498 | // file. This is problematic, since PC-relative loads have to use |
| 499 | // different instruction sequences in order to reach global data |
| 500 | // in the same object file. |
| 501 | OutStreamer.SwitchSection(getObjFileLowering().getCStringSection()); |
| 502 | OutStreamer.SwitchSection(getObjFileLowering().getDataSection()); |
| 503 | OutStreamer.SwitchSection(getObjFileLowering().getDataCommonSection()); |
| 504 | OutStreamer.SwitchSection(getObjFileLowering().getDataBSSSection()); |
| 505 | OutStreamer.SwitchSection(getObjFileLowering().getNonLazySymbolPointerSection()); |
Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 506 | } |
| 507 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 508 | // Use unified assembler syntax. |
Jason W Kim | 645f6c2 | 2010-09-30 02:45:56 +0000 | [diff] [blame] | 509 | OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified); |
Anton Korobeynikov | f687a82 | 2009-06-17 23:43:18 +0000 | [diff] [blame] | 510 | |
Anton Korobeynikov | fa6f1ee | 2009-05-23 19:51:20 +0000 | [diff] [blame] | 511 | // Emit ARM Build Attributes |
Evan Cheng | 0460ae8 | 2012-02-21 20:46:00 +0000 | [diff] [blame] | 512 | if (Subtarget->isTargetELF()) |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 513 | emitAttributes(); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 514 | } |
| 515 | |
Anton Korobeynikov | 0408352 | 2008-08-07 09:54:23 +0000 | [diff] [blame] | 516 | |
Chris Lattner | ee9399a | 2009-10-19 17:59:19 +0000 | [diff] [blame] | 517 | void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) { |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 518 | if (Subtarget->isTargetMachO()) { |
Chris Lattner | 73ebe43 | 2009-08-03 22:18:15 +0000 | [diff] [blame] | 519 | // All darwin targets use mach-o. |
Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 520 | const TargetLoweringObjectFileMachO &TLOFMacho = |
| 521 | static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 522 | MachineModuleInfoMachO &MMIMacho = |
| 523 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 524 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 525 | // Output non-lazy-pointers for external and common global variables. |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 526 | MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 527 | |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 528 | if (!Stubs.empty()) { |
Chris Lattner | cb307a27 | 2009-08-10 01:39:42 +0000 | [diff] [blame] | 529 | // Switch with ".non_lazy_symbol_pointer" directive. |
Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 530 | OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); |
Chris Lattner | 292472d | 2009-08-10 18:01:34 +0000 | [diff] [blame] | 531 | EmitAlignment(2); |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 532 | for (unsigned i = 0, e = Stubs.size(); i != e; ++i) { |
Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 533 | // L_foo$stub: |
| 534 | OutStreamer.EmitLabel(Stubs[i].first); |
| 535 | // .indirect_symbol _foo |
Bill Wendling | e8e7952 | 2010-03-11 01:18:13 +0000 | [diff] [blame] | 536 | MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second; |
| 537 | OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol); |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 538 | |
Bill Wendling | e8e7952 | 2010-03-11 01:18:13 +0000 | [diff] [blame] | 539 | if (MCSym.getInt()) |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 540 | // External to current translation unit. |
Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 541 | OutStreamer.EmitIntValue(0, 4/*size*/); |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 542 | else |
| 543 | // Internal to current translation unit. |
Bill Wendling | 866f576 | 2010-03-31 18:47:10 +0000 | [diff] [blame] | 544 | // |
Jim Grosbach | 754e1ef | 2010-09-22 16:45:13 +0000 | [diff] [blame] | 545 | // When we place the LSDA into the TEXT section, the type info |
| 546 | // pointers need to be indirect and pc-rel. We accomplish this by |
| 547 | // using NLPs; however, sometimes the types are local to the file. |
| 548 | // We need to fill in the value for the NLP in those cases. |
Bill Wendling | e8e7952 | 2010-03-11 01:18:13 +0000 | [diff] [blame] | 549 | OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(), |
| 550 | OutContext), |
Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 551 | 4/*size*/); |
Evan Cheng | 2a03c7e | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 552 | } |
Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 553 | |
| 554 | Stubs.clear(); |
| 555 | OutStreamer.AddBlankLine(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Chris Lattner | 3334deb | 2009-10-19 18:44:38 +0000 | [diff] [blame] | 558 | Stubs = MMIMacho.GetHiddenGVStubList(); |
| 559 | if (!Stubs.empty()) { |
Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 560 | OutStreamer.SwitchSection(getObjFileLowering().getDataSection()); |
Chris Lattner | fbcafd4 | 2009-08-10 18:02:16 +0000 | [diff] [blame] | 561 | EmitAlignment(2); |
Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 562 | for (unsigned i = 0, e = Stubs.size(); i != e; ++i) { |
| 563 | // L_foo$stub: |
| 564 | OutStreamer.EmitLabel(Stubs[i].first); |
| 565 | // .long _foo |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 566 | OutStreamer.EmitValue(MCSymbolRefExpr:: |
| 567 | Create(Stubs[i].second.getPointer(), |
| 568 | OutContext), |
Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 569 | 4/*size*/); |
Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 570 | } |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 571 | |
| 572 | Stubs.clear(); |
| 573 | OutStreamer.AddBlankLine(); |
Evan Cheng | 2a03c7e | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 574 | } |
| 575 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 576 | // Funny Darwin hack: This flag tells the linker that no global symbols |
| 577 | // contain code that falls through to other global symbols (e.g. the obvious |
| 578 | // implementation of multiple entry points). If this doesn't occur, the |
| 579 | // linker can safely perform dead code stripping. Since LLVM never |
| 580 | // generates code that does this, it is always safe to set. |
Chris Lattner | 685508c | 2010-01-23 06:39:22 +0000 | [diff] [blame] | 581 | OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); |
Rafael Espindola | 89e5cbd | 2006-07-27 11:38:51 +0000 | [diff] [blame] | 582 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 583 | } |
Anton Korobeynikov | 17d28de | 2008-08-17 13:55:10 +0000 | [diff] [blame] | 584 | |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 585 | //===----------------------------------------------------------------------===// |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 586 | // Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile() |
| 587 | // FIXME: |
| 588 | // The following seem like one-off assembler flags, but they actually need |
Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 589 | // to appear in the .ARM.attributes section in ELF. |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 590 | // Instead of subclassing the MCELFStreamer, we do the work here. |
| 591 | |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 592 | static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU, |
| 593 | const ARMSubtarget *Subtarget) { |
| 594 | if (CPU == "xscale") |
| 595 | return ARMBuildAttrs::v5TEJ; |
| 596 | |
| 597 | if (Subtarget->hasV8Ops()) |
| 598 | return ARMBuildAttrs::v8; |
| 599 | else if (Subtarget->hasV7Ops()) { |
| 600 | if (Subtarget->isMClass() && Subtarget->hasThumb2DSP()) |
| 601 | return ARMBuildAttrs::v7E_M; |
| 602 | return ARMBuildAttrs::v7; |
| 603 | } else if (Subtarget->hasV6T2Ops()) |
| 604 | return ARMBuildAttrs::v6T2; |
| 605 | else if (Subtarget->hasV6MOps()) |
| 606 | return ARMBuildAttrs::v6S_M; |
| 607 | else if (Subtarget->hasV6Ops()) |
| 608 | return ARMBuildAttrs::v6; |
| 609 | else if (Subtarget->hasV5TEOps()) |
| 610 | return ARMBuildAttrs::v5TE; |
| 611 | else if (Subtarget->hasV5TOps()) |
| 612 | return ARMBuildAttrs::v5T; |
| 613 | else if (Subtarget->hasV4TOps()) |
| 614 | return ARMBuildAttrs::v4T; |
| 615 | else |
| 616 | return ARMBuildAttrs::v4; |
| 617 | } |
| 618 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 619 | void ARMAsmPrinter::emitAttributes() { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 620 | MCTargetStreamer &TS = OutStreamer.getTargetStreamer(); |
| 621 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 622 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 623 | ATS.switchVendor("aeabi"); |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 624 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 625 | std::string CPUString = Subtarget->getCPUString(); |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 626 | |
Ana Pazos | 93a07c2 | 2013-12-06 22:48:17 +0000 | [diff] [blame] | 627 | // FIXME: remove krait check when GNU tools support krait cpu |
| 628 | if (CPUString != "generic" && CPUString != "krait") |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 629 | ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 630 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 631 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch, |
| 632 | getArchForCPU(CPUString, Subtarget)); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 633 | |
| 634 | if (Subtarget->isAClass()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 635 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 636 | ARMBuildAttrs::ApplicationProfile); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 637 | } else if (Subtarget->isRClass()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 638 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 639 | ARMBuildAttrs::RealTimeProfile); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 640 | } else if (Subtarget->isMClass()){ |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 641 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 642 | ARMBuildAttrs::MicroControllerProfile); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 643 | } |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 644 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 645 | ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ? |
| 646 | ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 647 | if (Subtarget->isThumb1Only()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 648 | ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, |
| 649 | ARMBuildAttrs::Allowed); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 650 | } else if (Subtarget->hasThumb2()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 651 | ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, |
| 652 | ARMBuildAttrs::AllowThumb32); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 653 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 654 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 655 | if (Subtarget->hasNEON()) { |
Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 656 | /* NEON is not exactly a VFP architecture, but GAS emit one of |
Joey Gouly | 3c0e556 | 2013-09-13 11:51:52 +0000 | [diff] [blame] | 657 | * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */ |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 658 | if (Subtarget->hasFPARMv8()) { |
| 659 | if (Subtarget->hasCrypto()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 660 | ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 661 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 662 | ATS.emitFPU(ARM::NEON_FP_ARMV8); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 663 | } |
Joey Gouly | 3c0e556 | 2013-09-13 11:51:52 +0000 | [diff] [blame] | 664 | else if (Subtarget->hasVFP4()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 665 | ATS.emitFPU(ARM::NEON_VFPV4); |
Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 666 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 667 | ATS.emitFPU(ARM::NEON); |
| 668 | // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture |
Joey Gouly | b1b0dd8 | 2013-06-27 11:49:26 +0000 | [diff] [blame] | 669 | if (Subtarget->hasV8Ops()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 670 | ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch, |
| 671 | ARMBuildAttrs::AllowNeonARMv8); |
| 672 | } else { |
| 673 | if (Subtarget->hasFPARMv8()) |
| 674 | ATS.emitFPU(ARM::FP_ARMV8); |
| 675 | else if (Subtarget->hasVFP4()) |
| 676 | ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4); |
| 677 | else if (Subtarget->hasVFP3()) |
| 678 | ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3); |
| 679 | else if (Subtarget->hasVFP2()) |
| 680 | ATS.emitFPU(ARM::VFPV2); |
Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 681 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 682 | |
| 683 | // Signal various FP modes. |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 684 | if (!TM.Options.UnsafeFPMath) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 685 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed); |
| 686 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, |
| 687 | ARMBuildAttrs::Allowed); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 688 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 689 | |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 690 | if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 691 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 692 | ARMBuildAttrs::Allowed); |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 693 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 694 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 695 | ARMBuildAttrs::AllowIEE754); |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 696 | |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 697 | // FIXME: add more flags to ARMBuildAttrs.h |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 698 | // 8-bytes alignment stuff. |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 699 | ATS.emitAttribute(ARMBuildAttrs::ABI_align8_needed, 1); |
| 700 | ATS.emitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1); |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 701 | |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 702 | // ABI_HardFP_use attribute to indicate single precision FP. |
| 703 | if (Subtarget->isFPOnlySP()) |
| 704 | ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use, |
| 705 | ARMBuildAttrs::HardFPSinglePrecision); |
| 706 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 707 | // Hard float. Use both S and D registers and conform to AAPCS-VFP. |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 708 | if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) |
| 709 | ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS); |
| 710 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 711 | // FIXME: Should we signal R9 usage? |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 712 | |
Bradley Smith | 9aa8ac9 | 2013-11-12 10:38:05 +0000 | [diff] [blame] | 713 | if (Subtarget->hasFP16()) |
| 714 | ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP); |
| 715 | |
Bradley Smith | 2521975 | 2013-11-01 13:27:35 +0000 | [diff] [blame] | 716 | if (Subtarget->hasMPExtension()) |
| 717 | ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP); |
| 718 | |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 719 | if (Subtarget->hasDivide()) { |
| 720 | // Check if hardware divide is only available in thumb2 or ARM as well. |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 721 | ATS.emitAttribute(ARMBuildAttrs::DIV_use, |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 722 | Subtarget->hasDivideInARMMode() ? ARMBuildAttrs::AllowDIVExt : |
| 723 | ARMBuildAttrs::AllowDIVIfExists); |
| 724 | } |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 725 | |
Bradley Smith | 2521975 | 2013-11-01 13:27:35 +0000 | [diff] [blame] | 726 | if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization()) |
| 727 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 728 | ARMBuildAttrs::AllowTZVirtualization); |
| 729 | else if (Subtarget->hasTrustZone()) |
| 730 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 731 | ARMBuildAttrs::AllowTZ); |
| 732 | else if (Subtarget->hasVirtualization()) |
| 733 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 734 | ARMBuildAttrs::AllowVirtualization); |
| 735 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 736 | ATS.finishAttributeSection(); |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 737 | } |
| 738 | |
Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 739 | void ARMAsmPrinter::emitARMAttributeSection() { |
| 740 | // <format-version> |
| 741 | // [ <section-length> "vendor-name" |
| 742 | // [ <file-tag> <size> <attribute>* |
| 743 | // | <section-tag> <size> <section-number>* 0 <attribute>* |
| 744 | // | <symbol-tag> <size> <symbol-number>* 0 <attribute>* |
| 745 | // ]+ |
| 746 | // ]* |
| 747 | |
| 748 | if (OutStreamer.hasRawTextSupport()) |
| 749 | return; |
| 750 | |
| 751 | const ARMElfTargetObjectFile &TLOFELF = |
| 752 | static_cast<const ARMElfTargetObjectFile &> |
| 753 | (getObjFileLowering()); |
| 754 | |
| 755 | OutStreamer.SwitchSection(TLOFELF.getAttributesSection()); |
Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 756 | |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 757 | // Format version |
| 758 | OutStreamer.EmitIntValue(0x41, 1); |
Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 759 | } |
| 760 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 761 | //===----------------------------------------------------------------------===// |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 762 | |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 763 | static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber, |
| 764 | unsigned LabelId, MCContext &Ctx) { |
| 765 | |
| 766 | MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix) |
| 767 | + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); |
| 768 | return Label; |
| 769 | } |
| 770 | |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 771 | static MCSymbolRefExpr::VariantKind |
| 772 | getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { |
| 773 | switch (Modifier) { |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 774 | case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None; |
David Peixotto | 8ad70b3 | 2013-12-04 22:43:20 +0000 | [diff] [blame] | 775 | case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD; |
| 776 | case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF; |
| 777 | case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF; |
| 778 | case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT; |
| 779 | case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF; |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 780 | } |
David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 781 | llvm_unreachable("Invalid ARMCPModifier!"); |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 782 | } |
| 783 | |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 784 | MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV, |
| 785 | unsigned char TargetFlags) { |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 786 | bool isIndirect = Subtarget->isTargetMachO() && |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 787 | (TargetFlags & ARMII::MO_NONLAZY) && |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 788 | Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()); |
| 789 | if (!isIndirect) |
Rafael Espindola | 79858aa | 2013-10-29 17:07:16 +0000 | [diff] [blame] | 790 | return getSymbol(GV); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 791 | |
| 792 | // FIXME: Remove this when Darwin transition to @GOT like syntax. |
Rafael Espindola | f4e6b29 | 2013-12-02 16:25:47 +0000 | [diff] [blame] | 793 | MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 794 | MachineModuleInfoMachO &MMIMachO = |
| 795 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
| 796 | MachineModuleInfoImpl::StubValueTy &StubSym = |
| 797 | GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) : |
| 798 | MMIMachO.getGVStubEntry(MCSym); |
| 799 | if (StubSym.getPointer() == 0) |
| 800 | StubSym = MachineModuleInfoImpl:: |
Rafael Espindola | 79858aa | 2013-10-29 17:07:16 +0000 | [diff] [blame] | 801 | StubValueTy(getSymbol(GV), !GV->hasInternalLinkage()); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 802 | return MCSym; |
| 803 | } |
| 804 | |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 805 | void ARMAsmPrinter:: |
| 806 | EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) { |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 807 | const DataLayout *DL = TM.getDataLayout(); |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 808 | int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType()); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 809 | |
| 810 | ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 811 | |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 812 | MCSymbol *MCSym; |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 813 | if (ACPV->isLSDA()) { |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 814 | SmallString<128> Str; |
| 815 | raw_svector_ostream OS(Str); |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 816 | OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber(); |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 817 | MCSym = OutContext.GetOrCreateSymbol(OS.str()); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 818 | } else if (ACPV->isBlockAddress()) { |
Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 819 | const BlockAddress *BA = |
| 820 | cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); |
| 821 | MCSym = GetBlockAddressSymbol(BA); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 822 | } else if (ACPV->isGlobalValue()) { |
Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 823 | const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 824 | |
| 825 | // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so |
| 826 | // flag the global as MO_NONLAZY. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 827 | unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0; |
Tim Northover | d34094e | 2013-11-25 17:04:35 +0000 | [diff] [blame] | 828 | MCSym = GetARMGVSymbol(GV, TF); |
Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 829 | } else if (ACPV->isMachineBasicBlock()) { |
Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 830 | const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); |
Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 831 | MCSym = MBB->getSymbol(); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 832 | } else { |
| 833 | assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); |
Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 834 | const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); |
| 835 | MCSym = GetExternalSymbolSymbol(Sym); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 836 | } |
| 837 | |
| 838 | // Create an MCSymbol for the reference. |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 839 | const MCExpr *Expr = |
| 840 | MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()), |
| 841 | OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 842 | |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 843 | if (ACPV->getPCAdjustment()) { |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 844 | MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 845 | getFunctionNumber(), |
| 846 | ACPV->getLabelId(), |
| 847 | OutContext); |
| 848 | const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext); |
| 849 | PCRelExpr = |
| 850 | MCBinaryExpr::CreateAdd(PCRelExpr, |
| 851 | MCConstantExpr::Create(ACPV->getPCAdjustment(), |
| 852 | OutContext), |
| 853 | OutContext); |
| 854 | if (ACPV->mustAddCurrentAddress()) { |
| 855 | // We want "(<expr> - .)", but MC doesn't have a concept of the '.' |
| 856 | // label, so just emit a local label end reference that instead. |
| 857 | MCSymbol *DotSym = OutContext.CreateTempSymbol(); |
| 858 | OutStreamer.EmitLabel(DotSym); |
| 859 | const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext); |
| 860 | PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 861 | } |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 862 | Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 863 | } |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 864 | OutStreamer.EmitValue(Expr, Size); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 865 | } |
| 866 | |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 867 | void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) { |
| 868 | unsigned Opcode = MI->getOpcode(); |
| 869 | int OpNum = 1; |
| 870 | if (Opcode == ARM::BR_JTadd) |
| 871 | OpNum = 2; |
| 872 | else if (Opcode == ARM::BR_JTm) |
| 873 | OpNum = 3; |
| 874 | |
| 875 | const MachineOperand &MO1 = MI->getOperand(OpNum); |
| 876 | const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id |
| 877 | unsigned JTI = MO1.getIndex(); |
| 878 | |
| 879 | // Emit a label for the jump table. |
| 880 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); |
| 881 | OutStreamer.EmitLabel(JTISymbol); |
| 882 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 883 | // Mark the jump table as data-in-code. |
| 884 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT32); |
| 885 | |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 886 | // Emit each entry of the table. |
| 887 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 888 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 889 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| 890 | |
| 891 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { |
| 892 | MachineBasicBlock *MBB = JTBBs[i]; |
| 893 | // Construct an MCExpr for the entry. We want a value of the form: |
| 894 | // (BasicBlockAddr - TableBeginAddr) |
| 895 | // |
| 896 | // For example, a table with entries jumping to basic blocks BB0 and BB1 |
| 897 | // would look like: |
| 898 | // LJTI_0_0: |
| 899 | // .word (LBB0 - LJTI_0_0) |
| 900 | // .word (LBB1 - LJTI_0_0) |
| 901 | const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext); |
| 902 | |
| 903 | if (TM.getRelocationModel() == Reloc::PIC_) |
| 904 | Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol, |
| 905 | OutContext), |
| 906 | OutContext); |
Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 907 | // If we're generating a table of Thumb addresses in static relocation |
| 908 | // model, we need to add one to keep interworking correctly. |
| 909 | else if (AFI->isThumbFunction()) |
| 910 | Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext), |
| 911 | OutContext); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 912 | OutStreamer.EmitValue(Expr, 4); |
| 913 | } |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 914 | // Mark the end of jump table data-in-code region. |
| 915 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 916 | } |
| 917 | |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 918 | void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) { |
| 919 | unsigned Opcode = MI->getOpcode(); |
| 920 | int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1; |
| 921 | const MachineOperand &MO1 = MI->getOperand(OpNum); |
| 922 | const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id |
| 923 | unsigned JTI = MO1.getIndex(); |
| 924 | |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 925 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); |
| 926 | OutStreamer.EmitLabel(JTISymbol); |
| 927 | |
| 928 | // Emit each entry of the table. |
| 929 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 930 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 931 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 932 | unsigned OffsetWidth = 4; |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 933 | if (MI->getOpcode() == ARM::t2TBB_JT) { |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 934 | OffsetWidth = 1; |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 935 | // Mark the jump table as data-in-code. |
| 936 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT8); |
| 937 | } else if (MI->getOpcode() == ARM::t2TBH_JT) { |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 938 | OffsetWidth = 2; |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 939 | // Mark the jump table as data-in-code. |
| 940 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT16); |
| 941 | } |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 942 | |
| 943 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { |
| 944 | MachineBasicBlock *MBB = JTBBs[i]; |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 945 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(), |
| 946 | OutContext); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 947 | // If this isn't a TBB or TBH, the entries are direct branch instructions. |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 948 | if (OffsetWidth == 4) { |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 949 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 950 | .addExpr(MBBSymbolExpr) |
| 951 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 952 | .addReg(0)); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 953 | continue; |
| 954 | } |
| 955 | // Otherwise it's an offset from the dispatch instruction. Construct an |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 956 | // MCExpr for the entry. We want a value of the form: |
| 957 | // (BasicBlockAddr - TableBeginAddr) / 2 |
| 958 | // |
| 959 | // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 |
| 960 | // would look like: |
| 961 | // LJTI_0_0: |
| 962 | // .byte (LBB0 - LJTI_0_0) / 2 |
| 963 | // .byte (LBB1 - LJTI_0_0) / 2 |
| 964 | const MCExpr *Expr = |
| 965 | MCBinaryExpr::CreateSub(MBBSymbolExpr, |
| 966 | MCSymbolRefExpr::Create(JTISymbol, OutContext), |
| 967 | OutContext); |
| 968 | Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext), |
| 969 | OutContext); |
| 970 | OutStreamer.EmitValue(Expr, OffsetWidth); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 971 | } |
Jim Grosbach | 2597f83 | 2012-05-21 23:34:42 +0000 | [diff] [blame] | 972 | // Mark the end of jump table data-in-code region. 32-bit offsets use |
| 973 | // actual branch instructions here, so we don't mark those as a data-region |
| 974 | // at all. |
| 975 | if (OffsetWidth != 4) |
| 976 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 977 | } |
| 978 | |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 979 | void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { |
| 980 | assert(MI->getFlag(MachineInstr::FrameSetup) && |
| 981 | "Only instruction which are involved into frame setup code are allowed"); |
| 982 | |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 983 | MCTargetStreamer &TS = OutStreamer.getTargetStreamer(); |
| 984 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 985 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| 986 | const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 987 | const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>(); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 988 | |
| 989 | unsigned FramePtr = RegInfo->getFrameRegister(MF); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 990 | unsigned Opc = MI->getOpcode(); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 991 | unsigned SrcReg, DstReg; |
| 992 | |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 993 | if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) { |
| 994 | // Two special cases: |
| 995 | // 1) tPUSH does not have src/dst regs. |
| 996 | // 2) for Thumb1 code we sometimes materialize the constant via constpool |
| 997 | // load. Yes, this is pretty fragile, but for now I don't see better |
| 998 | // way... :( |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 999 | SrcReg = DstReg = ARM::SP; |
| 1000 | } else { |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1001 | SrcReg = MI->getOperand(1).getReg(); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1002 | DstReg = MI->getOperand(0).getReg(); |
| 1003 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1004 | |
| 1005 | // Try to figure out the unwinding opcode out of src / dst regs. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1006 | if (MI->mayStore()) { |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1007 | // Register saves. |
| 1008 | assert(DstReg == ARM::SP && |
| 1009 | "Only stack pointer as a destination reg is supported"); |
| 1010 | |
| 1011 | SmallVector<unsigned, 4> RegList; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1012 | // Skip src & dst reg, and pred ops. |
| 1013 | unsigned StartOp = 2 + 2; |
| 1014 | // Use all the operands. |
| 1015 | unsigned NumOffset = 0; |
| 1016 | |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1017 | switch (Opc) { |
| 1018 | default: |
| 1019 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1020 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1021 | case ARM::tPUSH: |
| 1022 | // Special case here: no src & dst reg, but two extra imp ops. |
| 1023 | StartOp = 2; NumOffset = 2; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1024 | case ARM::STMDB_UPD: |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1025 | case ARM::t2STMDB_UPD: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1026 | case ARM::VSTMDDB_UPD: |
| 1027 | assert(SrcReg == ARM::SP && |
| 1028 | "Only stack pointer as a source reg is supported"); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1029 | for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; |
Anton Korobeynikov | ef731ed | 2012-08-04 13:25:58 +0000 | [diff] [blame] | 1030 | i != NumOps; ++i) { |
| 1031 | const MachineOperand &MO = MI->getOperand(i); |
| 1032 | // Actually, there should never be any impdef stuff here. Skip it |
| 1033 | // temporary to workaround PR11902. |
| 1034 | if (MO.isImplicit()) |
| 1035 | continue; |
| 1036 | RegList.push_back(MO.getReg()); |
| 1037 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1038 | break; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1039 | case ARM::STR_PRE_IMM: |
| 1040 | case ARM::STR_PRE_REG: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1041 | case ARM::t2STR_PRE: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1042 | assert(MI->getOperand(2).getReg() == ARM::SP && |
| 1043 | "Only stack pointer as a source reg is supported"); |
| 1044 | RegList.push_back(SrcReg); |
| 1045 | break; |
| 1046 | } |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 1047 | ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1048 | } else { |
| 1049 | // Changes of stack / frame pointer. |
| 1050 | if (SrcReg == ARM::SP) { |
| 1051 | int64_t Offset = 0; |
| 1052 | switch (Opc) { |
| 1053 | default: |
| 1054 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1055 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1056 | case ARM::MOVr: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1057 | case ARM::tMOVr: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1058 | Offset = 0; |
| 1059 | break; |
| 1060 | case ARM::ADDri: |
| 1061 | Offset = -MI->getOperand(2).getImm(); |
| 1062 | break; |
| 1063 | case ARM::SUBri: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1064 | case ARM::t2SUBri: |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1065 | Offset = MI->getOperand(2).getImm(); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1066 | break; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1067 | case ARM::tSUBspi: |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1068 | Offset = MI->getOperand(2).getImm()*4; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1069 | break; |
| 1070 | case ARM::tADDspi: |
| 1071 | case ARM::tADDrSPi: |
| 1072 | Offset = -MI->getOperand(2).getImm()*4; |
| 1073 | break; |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1074 | case ARM::tLDRpci: { |
| 1075 | // Grab the constpool index and check, whether it corresponds to |
| 1076 | // original or cloned constpool entry. |
| 1077 | unsigned CPI = MI->getOperand(1).getIndex(); |
| 1078 | const MachineConstantPool *MCP = MF.getConstantPool(); |
| 1079 | if (CPI >= MCP->getConstants().size()) |
| 1080 | CPI = AFI.getOriginalCPIdx(CPI); |
| 1081 | assert(CPI != -1U && "Invalid constpool index"); |
| 1082 | |
| 1083 | // Derive the actual offset. |
| 1084 | const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; |
| 1085 | assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); |
| 1086 | // FIXME: Check for user, it should be "add" instruction! |
| 1087 | Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1088 | break; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1089 | } |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1090 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1091 | |
| 1092 | if (DstReg == FramePtr && FramePtr != ARM::SP) |
Anton Korobeynikov | 692f633 | 2011-03-05 18:44:00 +0000 | [diff] [blame] | 1093 | // Set-up of the frame pointer. Positive values correspond to "add" |
| 1094 | // instruction. |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 1095 | ATS.emitSetFP(FramePtr, ARM::SP, -Offset); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1096 | else if (DstReg == ARM::SP) { |
Anton Korobeynikov | 692f633 | 2011-03-05 18:44:00 +0000 | [diff] [blame] | 1097 | // Change of SP by an offset. Positive values correspond to "sub" |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1098 | // instruction. |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 1099 | ATS.emitPad(Offset); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1100 | } else { |
| 1101 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1102 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1103 | } |
| 1104 | } else if (DstReg == ARM::SP) { |
| 1105 | // FIXME: .movsp goes here |
| 1106 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1107 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1108 | } |
| 1109 | else { |
| 1110 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1111 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1112 | } |
| 1113 | } |
| 1114 | } |
| 1115 | |
Chandler Carruth | ed97523 | 2012-01-24 00:30:17 +0000 | [diff] [blame] | 1116 | extern cl::opt<bool> EnableARMEHABI; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1117 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1118 | // Simple pseudo-instructions have their lowering (with expansion to real |
| 1119 | // instructions) auto-generated. |
| 1120 | #include "ARMGenMCPseudoLowering.inc" |
| 1121 | |
Jim Grosbach | 05eccf0 | 2010-09-29 15:23:40 +0000 | [diff] [blame] | 1122 | void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1123 | const DataLayout *DL = TM.getDataLayout(); |
| 1124 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1125 | // If we just ended a constant pool, mark it as such. |
| 1126 | if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { |
| 1127 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); |
| 1128 | InConstantPool = false; |
| 1129 | } |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 1130 | |
Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1131 | // Emit unwinding stuff for frame-related instructions |
Chandler Carruth | ed97523 | 2012-01-24 00:30:17 +0000 | [diff] [blame] | 1132 | if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup)) |
Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1133 | EmitUnwindingInstruction(MI); |
| 1134 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1135 | // Do any auto-generated pseudo lowerings. |
| 1136 | if (emitPseudoExpansionLowering(OutStreamer, MI)) |
| 1137 | return; |
| 1138 | |
Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1139 | assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && |
| 1140 | "Pseudo flag setting opcode should be expanded early"); |
| 1141 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1142 | // Check for manual lowerings. |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1143 | unsigned Opc = MI->getOpcode(); |
| 1144 | switch (Opc) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1145 | case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); |
David Blaikie | b735b4d | 2013-06-16 20:34:27 +0000 | [diff] [blame] | 1146 | case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing"); |
Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1147 | case ARM::LEApcrel: |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1148 | case ARM::tLEApcrel: |
Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1149 | case ARM::t2LEApcrel: { |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1150 | // FIXME: Need to also handle globals and externals |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1151 | MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex()); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1152 | OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() == |
| 1153 | ARM::t2LEApcrel ? ARM::t2ADR |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1154 | : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR |
| 1155 | : ARM::ADR)) |
| 1156 | .addReg(MI->getOperand(0).getReg()) |
| 1157 | .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext)) |
| 1158 | // Add predicate operands. |
| 1159 | .addImm(MI->getOperand(2).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1160 | .addReg(MI->getOperand(3).getReg())); |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1161 | return; |
| 1162 | } |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1163 | case ARM::LEApcrelJT: |
| 1164 | case ARM::tLEApcrelJT: |
| 1165 | case ARM::t2LEApcrelJT: { |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1166 | MCSymbol *JTIPICSymbol = |
| 1167 | GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(), |
| 1168 | MI->getOperand(2).getImm()); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1169 | OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() == |
| 1170 | ARM::t2LEApcrelJT ? ARM::t2ADR |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1171 | : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR |
| 1172 | : ARM::ADR)) |
| 1173 | .addReg(MI->getOperand(0).getReg()) |
| 1174 | .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext)) |
| 1175 | // Add predicate operands. |
| 1176 | .addImm(MI->getOperand(3).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1177 | .addReg(MI->getOperand(4).getReg())); |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1178 | return; |
| 1179 | } |
Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1180 | // Darwin call instructions are just normal call instructions with different |
| 1181 | // clobber semantics (they clobber R9). |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1182 | case ARM::BX_CALL: { |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1183 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1184 | .addReg(ARM::LR) |
| 1185 | .addReg(ARM::PC) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1186 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1187 | .addImm(ARMCC::AL) |
| 1188 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1189 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1190 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1191 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1192 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX) |
| 1193 | .addReg(MI->getOperand(0).getReg())); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1194 | return; |
| 1195 | } |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1196 | case ARM::tBX_CALL: { |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1197 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1198 | .addReg(ARM::LR) |
| 1199 | .addReg(ARM::PC) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1200 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1201 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1202 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1203 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1204 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1205 | .addReg(MI->getOperand(0).getReg()) |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1206 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1207 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1208 | .addReg(0)); |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1209 | return; |
| 1210 | } |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1211 | case ARM::BMOVPCRX_CALL: { |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1212 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1213 | .addReg(ARM::LR) |
| 1214 | .addReg(ARM::PC) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1215 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1216 | .addImm(ARMCC::AL) |
| 1217 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1218 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1219 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1220 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1221 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1222 | .addReg(ARM::PC) |
Benjamin Kramer | 2f54571 | 2013-03-15 17:27:39 +0000 | [diff] [blame] | 1223 | .addReg(MI->getOperand(0).getReg()) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1224 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1225 | .addImm(ARMCC::AL) |
| 1226 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1227 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1228 | .addReg(0)); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1229 | return; |
| 1230 | } |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1231 | case ARM::BMOVPCB_CALL: { |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1232 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1233 | .addReg(ARM::LR) |
| 1234 | .addReg(ARM::PC) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1235 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1236 | .addImm(ARMCC::AL) |
| 1237 | .addReg(0) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1238 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1239 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1240 | |
| 1241 | const GlobalValue *GV = MI->getOperand(0).getGlobal(); |
Rafael Espindola | 79858aa | 2013-10-29 17:07:16 +0000 | [diff] [blame] | 1242 | MCSymbol *GVSym = getSymbol(GV); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1243 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1244 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1245 | .addExpr(GVSymExpr) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1246 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1247 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1248 | .addReg(0)); |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1249 | return; |
| 1250 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1251 | case ARM::MOVi16_ga_pcrel: |
| 1252 | case ARM::t2MOVi16_ga_pcrel: { |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1253 | MCInst TmpInst; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1254 | TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1255 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1256 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1257 | unsigned TF = MI->getOperand(1).getTargetFlags(); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1258 | const GlobalValue *GV = MI->getOperand(1).getGlobal(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1259 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1260 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1261 | |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1262 | MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1263 | getFunctionNumber(), |
| 1264 | MI->getOperand(2).getImm(), OutContext); |
| 1265 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); |
| 1266 | unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; |
| 1267 | const MCExpr *PCRelExpr = |
| 1268 | ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr, |
| 1269 | MCBinaryExpr::CreateAdd(LabelSymExpr, |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1270 | MCConstantExpr::Create(PCAdj, OutContext), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1271 | OutContext), OutContext), OutContext); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1272 | TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1273 | |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1274 | // Add predicate operands. |
| 1275 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1276 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1277 | // Add 's' bit operand (always reg0 for this) |
| 1278 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1279 | OutStreamer.EmitInstruction(TmpInst); |
| 1280 | return; |
| 1281 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1282 | case ARM::MOVTi16_ga_pcrel: |
| 1283 | case ARM::t2MOVTi16_ga_pcrel: { |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1284 | MCInst TmpInst; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1285 | TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel |
| 1286 | ? ARM::MOVTi16 : ARM::t2MOVTi16); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1287 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1288 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); |
| 1289 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1290 | unsigned TF = MI->getOperand(2).getTargetFlags(); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1291 | const GlobalValue *GV = MI->getOperand(2).getGlobal(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1292 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1293 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1294 | |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1295 | MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1296 | getFunctionNumber(), |
| 1297 | MI->getOperand(3).getImm(), OutContext); |
| 1298 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); |
| 1299 | unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; |
| 1300 | const MCExpr *PCRelExpr = |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1301 | ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr, |
| 1302 | MCBinaryExpr::CreateAdd(LabelSymExpr, |
| 1303 | MCConstantExpr::Create(PCAdj, OutContext), |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1304 | OutContext), OutContext), OutContext); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1305 | TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1306 | // Add predicate operands. |
| 1307 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1308 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1309 | // Add 's' bit operand (always reg0 for this) |
| 1310 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1311 | OutStreamer.EmitInstruction(TmpInst); |
| 1312 | return; |
| 1313 | } |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1314 | case ARM::tPICADD: { |
| 1315 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1316 | // LPC0: |
| 1317 | // add r0, pc |
| 1318 | // This adds the address of LPC0 to r0. |
| 1319 | |
| 1320 | // Emit the label. |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1321 | OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1322 | getFunctionNumber(), MI->getOperand(2).getImm(), |
| 1323 | OutContext)); |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1324 | |
| 1325 | // Form and emit the add. |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1326 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1327 | .addReg(MI->getOperand(0).getReg()) |
| 1328 | .addReg(MI->getOperand(0).getReg()) |
| 1329 | .addReg(ARM::PC) |
| 1330 | // Add predicate operands. |
| 1331 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1332 | .addReg(0)); |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1333 | return; |
| 1334 | } |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1335 | case ARM::PICADD: { |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1336 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1337 | // LPC0: |
| 1338 | // add r0, pc, r0 |
| 1339 | // This adds the address of LPC0 to r0. |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1340 | |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1341 | // Emit the label. |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1342 | OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1343 | getFunctionNumber(), MI->getOperand(2).getImm(), |
| 1344 | OutContext)); |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1345 | |
Jim Grosbach | 7ae9422 | 2010-09-14 21:05:34 +0000 | [diff] [blame] | 1346 | // Form and emit the add. |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1347 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1348 | .addReg(MI->getOperand(0).getReg()) |
| 1349 | .addReg(ARM::PC) |
| 1350 | .addReg(MI->getOperand(1).getReg()) |
| 1351 | // Add predicate operands. |
| 1352 | .addImm(MI->getOperand(3).getImm()) |
| 1353 | .addReg(MI->getOperand(4).getReg()) |
| 1354 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1355 | .addReg(0)); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1356 | return; |
| 1357 | } |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1358 | case ARM::PICSTR: |
| 1359 | case ARM::PICSTRB: |
| 1360 | case ARM::PICSTRH: |
| 1361 | case ARM::PICLDR: |
| 1362 | case ARM::PICLDRB: |
| 1363 | case ARM::PICLDRH: |
| 1364 | case ARM::PICLDRSB: |
| 1365 | case ARM::PICLDRSH: { |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1366 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1367 | // LPC0: |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1368 | // OP r0, [pc, r0] |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1369 | // The LCP0 label is referenced by a constant pool entry in order to get |
| 1370 | // a PC-relative address at the ldr instruction. |
| 1371 | |
| 1372 | // Emit the label. |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1373 | OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(), |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1374 | getFunctionNumber(), MI->getOperand(2).getImm(), |
| 1375 | OutContext)); |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1376 | |
| 1377 | // Form and emit the load |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1378 | unsigned Opcode; |
| 1379 | switch (MI->getOpcode()) { |
| 1380 | default: |
| 1381 | llvm_unreachable("Unexpected opcode!"); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1382 | case ARM::PICSTR: Opcode = ARM::STRrs; break; |
| 1383 | case ARM::PICSTRB: Opcode = ARM::STRBrs; break; |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1384 | case ARM::PICSTRH: Opcode = ARM::STRH; break; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1385 | case ARM::PICLDR: Opcode = ARM::LDRrs; break; |
Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1386 | case ARM::PICLDRB: Opcode = ARM::LDRBrs; break; |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1387 | case ARM::PICLDRH: Opcode = ARM::LDRH; break; |
| 1388 | case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; |
| 1389 | case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; |
| 1390 | } |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1391 | OutStreamer.EmitInstruction(MCInstBuilder(Opcode) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1392 | .addReg(MI->getOperand(0).getReg()) |
| 1393 | .addReg(ARM::PC) |
| 1394 | .addReg(MI->getOperand(1).getReg()) |
| 1395 | .addImm(0) |
| 1396 | // Add predicate operands. |
| 1397 | .addImm(MI->getOperand(3).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1398 | .addReg(MI->getOperand(4).getReg())); |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1399 | |
| 1400 | return; |
| 1401 | } |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1402 | case ARM::CONSTPOOL_ENTRY: { |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1403 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool |
| 1404 | /// in the function. The first operand is the ID# for this instruction, the |
| 1405 | /// second is the index into the MachineConstantPool that this is, the third |
| 1406 | /// is the size in bytes of this constant pool entry. |
Jakob Stoklund Olesen | 2e05db2 | 2011-12-06 01:43:02 +0000 | [diff] [blame] | 1407 | /// The required alignment is specified on the basic block holding this MI. |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1408 | unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); |
| 1409 | unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); |
| 1410 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1411 | // If this is the first entry of the pool, mark it. |
| 1412 | if (!InConstantPool) { |
| 1413 | OutStreamer.EmitDataRegion(MCDR_DataRegion); |
| 1414 | InConstantPool = true; |
| 1415 | } |
| 1416 | |
Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 1417 | OutStreamer.EmitLabel(GetCPISymbol(LabelId)); |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1418 | |
| 1419 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; |
| 1420 | if (MCPE.isMachineConstantPoolEntry()) |
| 1421 | EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); |
| 1422 | else |
| 1423 | EmitGlobalConstant(MCPE.Val.ConstVal); |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1424 | return; |
| 1425 | } |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1426 | case ARM::t2BR_JT: { |
| 1427 | // Lower and emit the instruction itself, then the jump table following it. |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1428 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1429 | .addReg(ARM::PC) |
| 1430 | .addReg(MI->getOperand(0).getReg()) |
| 1431 | // Add predicate operands. |
| 1432 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1433 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1434 | |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1435 | // Output the data for the jump table itself |
| 1436 | EmitJump2Table(MI); |
| 1437 | return; |
| 1438 | } |
| 1439 | case ARM::t2TBB_JT: { |
| 1440 | // Lower and emit the instruction itself, then the jump table following it. |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1441 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1442 | .addReg(ARM::PC) |
| 1443 | .addReg(MI->getOperand(0).getReg()) |
| 1444 | // Add predicate operands. |
| 1445 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1446 | .addReg(0)); |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1447 | |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1448 | // Output the data for the jump table itself |
| 1449 | EmitJump2Table(MI); |
| 1450 | // Make sure the next instruction is 2-byte aligned. |
| 1451 | EmitAlignment(1); |
| 1452 | return; |
| 1453 | } |
| 1454 | case ARM::t2TBH_JT: { |
| 1455 | // Lower and emit the instruction itself, then the jump table following it. |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1456 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1457 | .addReg(ARM::PC) |
| 1458 | .addReg(MI->getOperand(0).getReg()) |
| 1459 | // Add predicate operands. |
| 1460 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1461 | .addReg(0)); |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1462 | |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1463 | // Output the data for the jump table itself |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1464 | EmitJump2Table(MI); |
| 1465 | return; |
| 1466 | } |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1467 | case ARM::tBR_JTr: |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1468 | case ARM::BR_JTr: { |
| 1469 | // Lower and emit the instruction itself, then the jump table following it. |
| 1470 | // mov pc, target |
| 1471 | MCInst TmpInst; |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1472 | unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1473 | ARM::MOVr : ARM::tMOVr; |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1474 | TmpInst.setOpcode(Opc); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1475 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 1476 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1477 | // Add predicate operands. |
| 1478 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1479 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1480 | // Add 's' bit operand (always reg0 for this) |
| 1481 | if (Opc == ARM::MOVr) |
| 1482 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1483 | OutStreamer.EmitInstruction(TmpInst); |
| 1484 | |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1485 | // Make sure the Thumb jump table is 4-byte aligned. |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1486 | if (Opc == ARM::tMOVr) |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1487 | EmitAlignment(2); |
| 1488 | |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1489 | // Output the data for the jump table itself |
| 1490 | EmitJumpTable(MI); |
| 1491 | return; |
| 1492 | } |
| 1493 | case ARM::BR_JTm: { |
| 1494 | // Lower and emit the instruction itself, then the jump table following it. |
| 1495 | // ldr pc, target |
| 1496 | MCInst TmpInst; |
| 1497 | if (MI->getOperand(1).getReg() == 0) { |
| 1498 | // literal offset |
| 1499 | TmpInst.setOpcode(ARM::LDRi12); |
| 1500 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 1501 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1502 | TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm())); |
| 1503 | } else { |
| 1504 | TmpInst.setOpcode(ARM::LDRrs); |
| 1505 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 1506 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); |
| 1507 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); |
| 1508 | TmpInst.addOperand(MCOperand::CreateImm(0)); |
| 1509 | } |
| 1510 | // Add predicate operands. |
| 1511 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 1512 | TmpInst.addOperand(MCOperand::CreateReg(0)); |
| 1513 | OutStreamer.EmitInstruction(TmpInst); |
| 1514 | |
| 1515 | // Output the data for the jump table itself |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1516 | EmitJumpTable(MI); |
| 1517 | return; |
| 1518 | } |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1519 | case ARM::BR_JTadd: { |
| 1520 | // Lower and emit the instruction itself, then the jump table following it. |
| 1521 | // add pc, target, idx |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1522 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1523 | .addReg(ARM::PC) |
| 1524 | .addReg(MI->getOperand(0).getReg()) |
| 1525 | .addReg(MI->getOperand(1).getReg()) |
| 1526 | // Add predicate operands. |
| 1527 | .addImm(ARMCC::AL) |
| 1528 | .addReg(0) |
| 1529 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1530 | .addReg(0)); |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1531 | |
| 1532 | // Output the data for the jump table itself |
| 1533 | EmitJumpTable(MI); |
| 1534 | return; |
| 1535 | } |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1536 | case ARM::TRAP: { |
| 1537 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1538 | // FIXME: Remove this special case when they do. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 1539 | if (!Subtarget->isTargetMachO()) { |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1540 | //.long 0xe7ffdefe @ trap |
Jim Grosbach | 7d34837 | 2010-09-23 19:42:17 +0000 | [diff] [blame] | 1541 | uint32_t Val = 0xe7ffdefeUL; |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1542 | OutStreamer.AddComment("trap"); |
| 1543 | OutStreamer.EmitIntValue(Val, 4); |
| 1544 | return; |
| 1545 | } |
| 1546 | break; |
| 1547 | } |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1548 | case ARM::TRAPNaCl: { |
| 1549 | //.long 0xe7fedef0 @ trap |
| 1550 | uint32_t Val = 0xe7fedef0UL; |
| 1551 | OutStreamer.AddComment("trap"); |
| 1552 | OutStreamer.EmitIntValue(Val, 4); |
| 1553 | return; |
| 1554 | } |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1555 | case ARM::tTRAP: { |
| 1556 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1557 | // FIXME: Remove this special case when they do. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame^] | 1558 | if (!Subtarget->isTargetMachO()) { |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1559 | //.short 57086 @ trap |
Benjamin Kramer | e38495d | 2010-09-23 18:57:26 +0000 | [diff] [blame] | 1560 | uint16_t Val = 0xdefe; |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1561 | OutStreamer.AddComment("trap"); |
| 1562 | OutStreamer.EmitIntValue(Val, 2); |
| 1563 | return; |
| 1564 | } |
| 1565 | break; |
| 1566 | } |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1567 | case ARM::t2Int_eh_sjlj_setjmp: |
| 1568 | case ARM::t2Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1569 | case ARM::tInt_eh_sjlj_setjmp: { |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1570 | // Two incoming args: GPR:$src, GPR:$val |
| 1571 | // mov $val, pc |
| 1572 | // adds $val, #7 |
| 1573 | // str $val, [$src, #4] |
| 1574 | // movs r0, #0 |
| 1575 | // b 1f |
| 1576 | // movs r0, #1 |
| 1577 | // 1: |
| 1578 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1579 | unsigned ValReg = MI->getOperand(1).getReg(); |
| 1580 | MCSymbol *Label = GetARMSJLJEHLabel(); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1581 | OutStreamer.AddComment("eh_setjmp begin"); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1582 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1583 | .addReg(ValReg) |
| 1584 | .addReg(ARM::PC) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1585 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1586 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1587 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1588 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1589 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1590 | .addReg(ValReg) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1591 | // 's' bit operand |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1592 | .addReg(ARM::CPSR) |
| 1593 | .addReg(ValReg) |
| 1594 | .addImm(7) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1595 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1596 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1597 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1598 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1599 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1600 | .addReg(ValReg) |
| 1601 | .addReg(SrcReg) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1602 | // The offset immediate is #4. The operand value is scaled by 4 for the |
| 1603 | // tSTR instruction. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1604 | .addImm(1) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1605 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1606 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1607 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1608 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1609 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1610 | .addReg(ARM::R0) |
| 1611 | .addReg(ARM::CPSR) |
| 1612 | .addImm(0) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1613 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1614 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1615 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1616 | |
| 1617 | const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1618 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1619 | .addExpr(SymbolExpr) |
| 1620 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1621 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1622 | |
| 1623 | OutStreamer.AddComment("eh_setjmp end"); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1624 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1625 | .addReg(ARM::R0) |
| 1626 | .addReg(ARM::CPSR) |
| 1627 | .addImm(1) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1628 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1629 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1630 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1631 | |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1632 | OutStreamer.EmitLabel(Label); |
| 1633 | return; |
| 1634 | } |
| 1635 | |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1636 | case ARM::Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1637 | case ARM::Int_eh_sjlj_setjmp: { |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1638 | // Two incoming args: GPR:$src, GPR:$val |
| 1639 | // add $val, pc, #8 |
| 1640 | // str $val, [$src, #+4] |
| 1641 | // mov r0, #0 |
| 1642 | // add pc, pc, #0 |
| 1643 | // mov r0, #1 |
| 1644 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1645 | unsigned ValReg = MI->getOperand(1).getReg(); |
| 1646 | |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1647 | OutStreamer.AddComment("eh_setjmp begin"); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1648 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1649 | .addReg(ValReg) |
| 1650 | .addReg(ARM::PC) |
| 1651 | .addImm(8) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1652 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1653 | .addImm(ARMCC::AL) |
| 1654 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1655 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1656 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1657 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1658 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1659 | .addReg(ValReg) |
| 1660 | .addReg(SrcReg) |
| 1661 | .addImm(4) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1662 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1663 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1664 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1665 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1666 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1667 | .addReg(ARM::R0) |
| 1668 | .addImm(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1669 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1670 | .addImm(ARMCC::AL) |
| 1671 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1672 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1673 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1674 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1675 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1676 | .addReg(ARM::PC) |
| 1677 | .addReg(ARM::PC) |
| 1678 | .addImm(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1679 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1680 | .addImm(ARMCC::AL) |
| 1681 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1682 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1683 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1684 | |
| 1685 | OutStreamer.AddComment("eh_setjmp end"); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1686 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1687 | .addReg(ARM::R0) |
| 1688 | .addImm(1) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1689 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1690 | .addImm(ARMCC::AL) |
| 1691 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1692 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1693 | .addReg(0)); |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1694 | return; |
| 1695 | } |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1696 | case ARM::Int_eh_sjlj_longjmp: { |
| 1697 | // ldr sp, [$src, #8] |
| 1698 | // ldr $scratch, [$src, #4] |
| 1699 | // ldr r7, [$src] |
| 1700 | // bx $scratch |
| 1701 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1702 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1703 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1704 | .addReg(ARM::SP) |
| 1705 | .addReg(SrcReg) |
| 1706 | .addImm(8) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1707 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1708 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1709 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1710 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1711 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1712 | .addReg(ScratchReg) |
| 1713 | .addReg(SrcReg) |
| 1714 | .addImm(4) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1715 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1716 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1717 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1718 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1719 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1720 | .addReg(ARM::R7) |
| 1721 | .addReg(SrcReg) |
| 1722 | .addImm(0) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1723 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1724 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1725 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1726 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1727 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1728 | .addReg(ScratchReg) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1729 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1730 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1731 | .addReg(0)); |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1732 | return; |
| 1733 | } |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1734 | case ARM::tInt_eh_sjlj_longjmp: { |
| 1735 | // ldr $scratch, [$src, #8] |
| 1736 | // mov sp, $scratch |
| 1737 | // ldr $scratch, [$src, #4] |
| 1738 | // ldr r7, [$src] |
| 1739 | // bx $scratch |
| 1740 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1741 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1742 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1743 | .addReg(ScratchReg) |
| 1744 | .addReg(SrcReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1745 | // The offset immediate is #8. The operand value is scaled by 4 for the |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1746 | // tLDR instruction. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1747 | .addImm(2) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1748 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1749 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1750 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1751 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1752 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1753 | .addReg(ARM::SP) |
| 1754 | .addReg(ScratchReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1755 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1756 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1757 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1758 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1759 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1760 | .addReg(ScratchReg) |
| 1761 | .addReg(SrcReg) |
| 1762 | .addImm(1) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1763 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1764 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1765 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1766 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1767 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1768 | .addReg(ARM::R7) |
| 1769 | .addReg(SrcReg) |
| 1770 | .addImm(0) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1771 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1772 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1773 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1774 | |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1775 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1776 | .addReg(ScratchReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1777 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1778 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1779 | .addReg(0)); |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1780 | return; |
| 1781 | } |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1782 | } |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1783 | |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1784 | MCInst TmpInst; |
Chris Lattner | de16ca8 | 2010-11-14 21:00:02 +0000 | [diff] [blame] | 1785 | LowerARMMachineInstrToMCInst(MI, TmpInst, *this); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1786 | |
Chris Lattner | 6f1f865 | 2010-02-03 01:16:28 +0000 | [diff] [blame] | 1787 | OutStreamer.EmitInstruction(TmpInst); |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1788 | } |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1789 | |
| 1790 | //===----------------------------------------------------------------------===// |
| 1791 | // Target Registry Stuff |
| 1792 | //===----------------------------------------------------------------------===// |
| 1793 | |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1794 | // Force static initialization. |
| 1795 | extern "C" void LLVMInitializeARMAsmPrinter() { |
| 1796 | RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget); |
| 1797 | RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget); |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1798 | } |