blob: 296bb0dcee8faf856e8f9f729d1207bd69403eb0 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachd0d13292010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000017#include "ARM.h"
Amara Emersond9104c02013-05-03 23:57:17 +000018#include "ARMBuildAttrs.h"
Evan Chenge45d6852011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000020#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000027#include "llvm/ADT/SetVector.h"
28#include "llvm/ADT/SmallString.h"
Dan Gohmanef3d4572009-08-13 01:36:44 +000029#include "llvm/Assembly/Writer.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000030#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Constants.h"
35#include "llvm/IR/DataLayout.h"
36#include "llvm/IR/Module.h"
37#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000039#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000040#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000041#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000042#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000043#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000044#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000046#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000047#include "llvm/MC/MCSymbol.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/Mangler.h"
55#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000057using namespace llvm;
58
Devang Patel3712c142011-04-21 22:48:26 +000059/// EmitDwarfRegOp - Emit dwarf register operation.
David Blaikie81a4dc72013-06-19 21:55:13 +000060void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc,
61 bool Indirect) const {
Devang Patel3712c142011-04-21 22:48:26 +000062 const TargetRegisterInfo *RI = TM.getRegisterInfo();
David Blaikie141b2ac2013-06-18 18:03:17 +000063 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1) {
David Blaikie81a4dc72013-06-19 21:55:13 +000064 AsmPrinter::EmitDwarfRegOp(MLoc, Indirect);
David Blaikie141b2ac2013-06-18 18:03:17 +000065 return;
66 }
David Blaikie81a4dc72013-06-19 21:55:13 +000067 assert(MLoc.isReg() && !Indirect &&
David Blaikie141b2ac2013-06-18 18:03:17 +000068 "This doesn't support offset/indirection - implement it if needed");
69 unsigned Reg = MLoc.getReg();
70 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
71 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
72 // S registers are described as bit-pieces of a register
73 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
74 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach05dec8b12011-09-02 18:46:15 +000075
David Blaikie141b2ac2013-06-18 18:03:17 +000076 unsigned SReg = Reg - ARM::S0;
77 bool odd = SReg & 0x1;
78 unsigned Rx = 256 + (SReg >> 1);
Devang Patel3712c142011-04-21 22:48:26 +000079
David Blaikie141b2ac2013-06-18 18:03:17 +000080 OutStreamer.AddComment("DW_OP_regx for S register");
81 EmitInt8(dwarf::DW_OP_regx);
Devang Patel3712c142011-04-21 22:48:26 +000082
David Blaikie141b2ac2013-06-18 18:03:17 +000083 OutStreamer.AddComment(Twine(SReg));
84 EmitULEB128(Rx);
Devang Patel3712c142011-04-21 22:48:26 +000085
David Blaikie141b2ac2013-06-18 18:03:17 +000086 if (odd) {
87 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
88 EmitInt8(dwarf::DW_OP_bit_piece);
89 EmitULEB128(32);
90 EmitULEB128(32);
91 } else {
92 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
93 EmitInt8(dwarf::DW_OP_bit_piece);
94 EmitULEB128(32);
95 EmitULEB128(0);
Devang Patel3712c142011-04-21 22:48:26 +000096 }
David Blaikie141b2ac2013-06-18 18:03:17 +000097 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
98 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
99 // Q registers Q0-Q15 are described by composing two D registers together.
100 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
101 // DW_OP_piece(8)
102
103 unsigned QReg = Reg - ARM::Q0;
104 unsigned D1 = 256 + 2 * QReg;
105 unsigned D2 = D1 + 1;
106
107 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
108 EmitInt8(dwarf::DW_OP_regx);
109 EmitULEB128(D1);
110 OutStreamer.AddComment("DW_OP_piece 8");
111 EmitInt8(dwarf::DW_OP_piece);
112 EmitULEB128(8);
113
114 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
115 EmitInt8(dwarf::DW_OP_regx);
116 EmitULEB128(D2);
117 OutStreamer.AddComment("DW_OP_piece 8");
118 EmitInt8(dwarf::DW_OP_piece);
119 EmitULEB128(8);
Devang Patel3712c142011-04-21 22:48:26 +0000120 }
121}
122
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000123void ARMAsmPrinter::EmitFunctionBodyEnd() {
124 // Make sure to terminate any constant pools that were at the end
125 // of the function.
126 if (!InConstantPool)
127 return;
128 InConstantPool = false;
129 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
130}
Owen Anderson0ca562e2011-10-04 23:26:17 +0000131
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000132void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +0000133 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +0000134 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +0000135 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +0000136 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000137
Chris Lattner56db8c32010-01-27 23:58:11 +0000138 OutStreamer.EmitLabel(CurrentFnSym);
139}
140
James Molloy6685c082012-01-26 09:25:43 +0000141void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000142 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +0000143 assert(Size && "C++ constructor pointer had zero size!");
144
Bill Wendlingdfb45f42012-02-15 09:14:08 +0000145 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +0000146 assert(GV && "C++ constructor pointer was not a GlobalValue!");
147
Rafael Espindola79858aa2013-10-29 17:07:16 +0000148 const MCExpr *E = MCSymbolRefExpr::Create(getSymbol(GV),
Tim Northoverd6a729b2014-01-06 14:28:05 +0000149 (Subtarget->isTargetELF()
150 ? MCSymbolRefExpr::VK_ARM_TARGET1
151 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +0000152 OutContext);
153
154 OutStreamer.EmitValue(E, Size);
155}
156
Jim Grosbach080fdf42010-09-30 01:57:53 +0000157/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000158/// method to print assembly for each instruction.
159///
160bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000161 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000162 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000163
Chris Lattner73de5fb2010-01-28 01:28:58 +0000164 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000165}
166
Evan Chengb23b50d2009-06-29 07:51:04 +0000167void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000168 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000169 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000170 unsigned TF = MO.getTargetFlags();
171
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000172 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000173 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000174 case MachineOperand::MO_Register: {
175 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000176 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000177 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000178 if(ARM::GPRPairRegClass.contains(Reg)) {
179 const MachineFunction &MF = *MI->getParent()->getParent();
180 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
181 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
182 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000183 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000184 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000185 }
Evan Cheng10043e22007-01-19 07:51:42 +0000186 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000187 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000188 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000189 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000190 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000191 O << ":lower16:";
192 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000193 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000194 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000195 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000196 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000197 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000198 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000199 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000200 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000201 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000202 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000203 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
204 (TF & ARMII::MO_LO16))
205 O << ":lower16:";
206 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
207 (TF & ARMII::MO_HI16))
208 O << ":upper16:";
Rafael Espindola79858aa2013-10-29 17:07:16 +0000209 O << *getSymbol(GV);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000210
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000211 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000212 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000213 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000214 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000215 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000216 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000217 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000218 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000219 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000220}
221
Evan Chengb23b50d2009-06-29 07:51:04 +0000222//===--------------------------------------------------------------------===//
223
Chris Lattner68d64aa2010-01-25 19:51:38 +0000224MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000225GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Rafael Espindola58873562014-01-03 19:21:54 +0000226 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000227 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000228 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000229 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000230 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000231}
232
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000233
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000234MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Rafael Espindola58873562014-01-03 19:21:54 +0000235 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000236 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000237 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000238 << getFunctionNumber();
239 return OutContext.GetOrCreateSymbol(Name.str());
240}
241
Evan Chengb23b50d2009-06-29 07:51:04 +0000242bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000243 unsigned AsmVariant, const char *ExtraCode,
244 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000245 // Does this asm operand have a single letter operand modifier?
246 if (ExtraCode && ExtraCode[0]) {
247 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000248
Evan Cheng10043e22007-01-19 07:51:42 +0000249 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000250 default:
251 // See if this is a generic print operand
252 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000253 case 'a': // Print as a memory address.
254 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000255 O << "["
256 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
257 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000258 return false;
259 }
260 // Fallthrough
261 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000262 if (!MI->getOperand(OpNum).isImm())
263 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000264 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000265 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000266 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000267 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000268 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000269 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000270 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000271 if (MI->getOperand(OpNum).isReg()) {
272 unsigned Reg = MI->getOperand(OpNum).getReg();
273 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000274 // Find the 'd' register that has this 's' register as a sub-register,
275 // and determine the lane number.
276 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
277 if (!ARM::DPRRegClass.contains(*SR))
278 continue;
279 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
280 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
281 return false;
282 }
Eric Christopher76178832011-05-24 22:10:34 +0000283 }
Eric Christopher1b724942011-05-24 23:27:13 +0000284 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000285 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000286 if (!MI->getOperand(OpNum).isImm())
287 return true;
288 O << ~(MI->getOperand(OpNum).getImm());
289 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000290 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000291 if (!MI->getOperand(OpNum).isImm())
292 return true;
293 O << (MI->getOperand(OpNum).getImm() & 0xffff);
294 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000295 case 'M': { // A register range suitable for LDM/STM.
296 if (!MI->getOperand(OpNum).isReg())
297 return true;
298 const MachineOperand &MO = MI->getOperand(OpNum);
299 unsigned RegBegin = MO.getReg();
300 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
301 // already got the operands in registers that are operands to the
302 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000303 O << "{";
304 if (ARM::GPRPairRegClass.contains(RegBegin)) {
305 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
306 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
307 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";;
308 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
309 }
310 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000311
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000312 // FIXME: The register allocator not only may not have given us the
313 // registers in sequence, but may not be in ascending registers. This
314 // will require changes in the register allocator that'll need to be
315 // propagated down here if the operands change.
316 unsigned RegOps = OpNum + 1;
317 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000318 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000319 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
320 RegOps++;
321 }
322
323 O << "}";
324
325 return false;
326 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000327 case 'R': // The most significant register of a pair.
328 case 'Q': { // The least significant register of a pair.
329 if (OpNum == 0)
330 return true;
331 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
332 if (!FlagsOP.isImm())
333 return true;
334 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000335
336 // This operand may not be the one that actually provides the register. If
337 // it's tied to a previous one then we should refer instead to that one
338 // for registers and their classes.
339 unsigned TiedIdx;
340 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
341 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
342 unsigned OpFlags = MI->getOperand(OpNum).getImm();
343 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
344 }
345 Flags = MI->getOperand(OpNum).getImm();
346
347 // Later code expects OpNum to be pointing at the register rather than
348 // the flags.
349 OpNum += 1;
350 }
351
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000352 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000353 unsigned RC;
354 InlineAsm::hasRegClassConstraint(Flags, RC);
355 if (RC == ARM::GPRPairRegClassID) {
356 if (NumVals != 1)
357 return true;
358 const MachineOperand &MO = MI->getOperand(OpNum);
359 if (!MO.isReg())
360 return true;
361 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
362 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
363 ARM::gsub_0 : ARM::gsub_1);
364 O << ARMInstPrinter::getRegisterName(Reg);
365 return false;
366 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000367 if (NumVals != 2)
368 return true;
369 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
370 if (RegOp >= MI->getNumOperands())
371 return true;
372 const MachineOperand &MO = MI->getOperand(RegOp);
373 if (!MO.isReg())
374 return true;
375 unsigned Reg = MO.getReg();
376 O << ARMInstPrinter::getRegisterName(Reg);
377 return false;
378 }
379
Eric Christopherd4562562011-05-24 22:27:43 +0000380 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000381 case 'f': { // The high doubleword register of a NEON quad register.
382 if (!MI->getOperand(OpNum).isReg())
383 return true;
384 unsigned Reg = MI->getOperand(OpNum).getReg();
385 if (!ARM::QPRRegClass.contains(Reg))
386 return true;
387 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
388 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
389 ARM::dsub_0 : ARM::dsub_1);
390 O << ARMInstPrinter::getRegisterName(SubReg);
391 return false;
392 }
393
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000394 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000395 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000396 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000397 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000398 const MachineOperand &MO = MI->getOperand(OpNum);
399 if (!MO.isReg())
400 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000401 const MachineFunction &MF = *MI->getParent()->getParent();
402 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000403 unsigned Reg = MO.getReg();
404 if(!ARM::GPRPairRegClass.contains(Reg))
405 return false;
406 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000407 O << ARMInstPrinter::getRegisterName(Reg);
408 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000409 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000410 }
Evan Cheng10043e22007-01-19 07:51:42 +0000411 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000412
Chris Lattner76c564b2010-04-04 04:47:45 +0000413 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000414 return false;
415}
416
Bob Wilsona2c462b2009-05-19 05:53:42 +0000417bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000418 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000419 const char *ExtraCode,
420 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000421 // Does this asm operand have a single letter operand modifier?
422 if (ExtraCode && ExtraCode[0]) {
423 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000424
Eric Christopher8c5e4192011-05-25 20:51:58 +0000425 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000426 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000427 default: return true; // Unknown modifier.
428 case 'm': // The base register of a memory operand.
429 if (!MI->getOperand(OpNum).isReg())
430 return true;
431 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
432 return false;
433 }
434 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000435
Bob Wilson3b515602009-10-13 20:50:28 +0000436 const MachineOperand &MO = MI->getOperand(OpNum);
437 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000438 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000439 return false;
440}
441
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000442void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000443 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000444 Reloc::Model RelocM = TM.getRelocationModel();
445 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
446 // Declare all the text sections up front (before the DWARF sections
447 // emitted by AsmPrinter::doInitialization) so the assembler will keep
448 // them together at the beginning of the object file. This helps
449 // avoid out-of-range branches that are due a fundamental limitation of
450 // the way symbol offsets are encoded with the current Darwin ARM
451 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000452 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000453 static_cast<const TargetLoweringObjectFileMachO &>(
454 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000455
456 // Collect the set of sections our functions will go into.
457 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
458 SmallPtrSet<const MCSection *, 8> > TextSections;
459 // Default text section comes first.
460 TextSections.insert(TLOFMacho.getTextSection());
461 // Now any user defined text sections from function attributes.
462 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
463 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
464 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
465 // Now the coalescable sections.
466 TextSections.insert(TLOFMacho.getTextCoalSection());
467 TextSections.insert(TLOFMacho.getConstTextCoalSection());
468
469 // Emit the sections in the .s file header to fix the order.
470 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
471 OutStreamer.SwitchSection(TextSections[i]);
472
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000473 if (RelocM == Reloc::DynamicNoPIC) {
474 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000475 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
476 MCSectionMachO::S_SYMBOL_STUBS,
477 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000478 OutStreamer.SwitchSection(sect);
479 } else {
480 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000481 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
482 MCSectionMachO::S_SYMBOL_STUBS,
483 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000484 OutStreamer.SwitchSection(sect);
485 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000486 const MCSection *StaticInitSect =
487 OutContext.getMachOSection("__TEXT", "__StaticInit",
488 MCSectionMachO::S_REGULAR |
489 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
490 SectionKind::getText());
491 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000492 }
Adrian Prantledb61f02013-12-23 22:24:47 +0000493
494 // Compiling with debug info should not affect the code
495 // generation! Since some of the data sections are first switched
496 // to only in ASMPrinter::doFinalization(), the debug info
497 // sections would come before the data sections in the object
498 // file. This is problematic, since PC-relative loads have to use
499 // different instruction sequences in order to reach global data
500 // in the same object file.
501 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
502 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
503 OutStreamer.SwitchSection(getObjFileLowering().getDataCommonSection());
504 OutStreamer.SwitchSection(getObjFileLowering().getDataBSSSection());
505 OutStreamer.SwitchSection(getObjFileLowering().getNonLazySymbolPointerSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000506 }
507
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000508 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000509 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000510
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000511 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000512 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000513 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000514}
515
Anton Korobeynikov04083522008-08-07 09:54:23 +0000516
Chris Lattneree9399a2009-10-19 17:59:19 +0000517void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000518 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000519 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000520 const TargetLoweringObjectFileMachO &TLOFMacho =
521 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000522 MachineModuleInfoMachO &MMIMacho =
523 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000524
Evan Cheng10043e22007-01-19 07:51:42 +0000525 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000526 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000527
Chris Lattner6462adc2009-10-19 18:38:33 +0000528 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000529 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000530 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000531 EmitAlignment(2);
Chris Lattner6462adc2009-10-19 18:38:33 +0000532 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingf1eae222010-03-09 00:40:17 +0000533 // L_foo$stub:
534 OutStreamer.EmitLabel(Stubs[i].first);
535 // .indirect_symbol _foo
Bill Wendlinge8e79522010-03-11 01:18:13 +0000536 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
537 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000538
Bill Wendlinge8e79522010-03-11 01:18:13 +0000539 if (MCSym.getInt())
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000540 // External to current translation unit.
Eric Christopherbf7bc492013-01-09 03:52:05 +0000541 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000542 else
543 // Internal to current translation unit.
Bill Wendling866f5762010-03-31 18:47:10 +0000544 //
Jim Grosbach754e1ef2010-09-22 16:45:13 +0000545 // When we place the LSDA into the TEXT section, the type info
546 // pointers need to be indirect and pc-rel. We accomplish this by
547 // using NLPs; however, sometimes the types are local to the file.
548 // We need to fill in the value for the NLP in those cases.
Bill Wendlinge8e79522010-03-11 01:18:13 +0000549 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
550 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000551 4/*size*/);
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000552 }
Bill Wendlingf1eae222010-03-09 00:40:17 +0000553
554 Stubs.clear();
555 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000556 }
557
Chris Lattner3334deb2009-10-19 18:44:38 +0000558 Stubs = MMIMacho.GetHiddenGVStubList();
559 if (!Stubs.empty()) {
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000560 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000561 EmitAlignment(2);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000562 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
563 // L_foo$stub:
564 OutStreamer.EmitLabel(Stubs[i].first);
565 // .long _foo
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000566 OutStreamer.EmitValue(MCSymbolRefExpr::
567 Create(Stubs[i].second.getPointer(),
568 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000569 4/*size*/);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000570 }
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000571
572 Stubs.clear();
573 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000574 }
575
Evan Cheng10043e22007-01-19 07:51:42 +0000576 // Funny Darwin hack: This flag tells the linker that no global symbols
577 // contain code that falls through to other global symbols (e.g. the obvious
578 // implementation of multiple entry points). If this doesn't occur, the
579 // linker can safely perform dead code stripping. Since LLVM never
580 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000581 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000582 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000583}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000584
Chris Lattner71eb0772009-10-19 20:20:46 +0000585//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000586// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
587// FIXME:
588// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000589// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000590// Instead of subclassing the MCELFStreamer, we do the work here.
591
Amara Emerson5035ee02013-10-07 16:55:23 +0000592static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
593 const ARMSubtarget *Subtarget) {
594 if (CPU == "xscale")
595 return ARMBuildAttrs::v5TEJ;
596
597 if (Subtarget->hasV8Ops())
598 return ARMBuildAttrs::v8;
599 else if (Subtarget->hasV7Ops()) {
600 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
601 return ARMBuildAttrs::v7E_M;
602 return ARMBuildAttrs::v7;
603 } else if (Subtarget->hasV6T2Ops())
604 return ARMBuildAttrs::v6T2;
605 else if (Subtarget->hasV6MOps())
606 return ARMBuildAttrs::v6S_M;
607 else if (Subtarget->hasV6Ops())
608 return ARMBuildAttrs::v6;
609 else if (Subtarget->hasV5TEOps())
610 return ARMBuildAttrs::v5TE;
611 else if (Subtarget->hasV5TOps())
612 return ARMBuildAttrs::v5T;
613 else if (Subtarget->hasV4TOps())
614 return ARMBuildAttrs::v4T;
615 else
616 return ARMBuildAttrs::v4;
617}
618
Jason W Kimbff84d42010-10-06 22:36:46 +0000619void ARMAsmPrinter::emitAttributes() {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000620 MCTargetStreamer &TS = OutStreamer.getTargetStreamer();
621 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000622
Logan Chien8cbb80d2013-10-28 17:51:12 +0000623 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000624
Jason W Kimbff84d42010-10-06 22:36:46 +0000625 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000626
Ana Pazos93a07c22013-12-06 22:48:17 +0000627 // FIXME: remove krait check when GNU tools support krait cpu
628 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000629 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000630
Logan Chien8cbb80d2013-10-28 17:51:12 +0000631 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
632 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000633
634 if (Subtarget->isAClass()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000635 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
636 ARMBuildAttrs::ApplicationProfile);
Amara Emerson5035ee02013-10-07 16:55:23 +0000637 } else if (Subtarget->isRClass()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000638 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
639 ARMBuildAttrs::RealTimeProfile);
Amara Emerson5035ee02013-10-07 16:55:23 +0000640 } else if (Subtarget->isMClass()){
Logan Chien8cbb80d2013-10-28 17:51:12 +0000641 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
642 ARMBuildAttrs::MicroControllerProfile);
Amara Emerson5035ee02013-10-07 16:55:23 +0000643 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000644
Logan Chien8cbb80d2013-10-28 17:51:12 +0000645 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
646 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000647 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000648 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
649 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000650 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000651 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
652 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000653 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000654
Logan Chien8cbb80d2013-10-28 17:51:12 +0000655 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000656 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000657 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000658 if (Subtarget->hasFPARMv8()) {
659 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000660 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000661 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000662 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000663 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000664 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000665 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000666 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000667 ATS.emitFPU(ARM::NEON);
668 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000669 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000670 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
671 ARMBuildAttrs::AllowNeonARMv8);
672 } else {
673 if (Subtarget->hasFPARMv8())
674 ATS.emitFPU(ARM::FP_ARMV8);
675 else if (Subtarget->hasVFP4())
676 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
677 else if (Subtarget->hasVFP3())
678 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
679 else if (Subtarget->hasVFP2())
680 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000681 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000682
683 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000684 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000685 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
686 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
687 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000688 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000689
Amara Emersonac695082013-10-11 16:03:43 +0000690 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000691 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
692 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000693 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000694 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
695 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000696
Jason W Kim85b0af12011-02-07 00:49:53 +0000697 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000698 // 8-bytes alignment stuff.
Logan Chien8cbb80d2013-10-28 17:51:12 +0000699 ATS.emitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
700 ATS.emitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000701
Bradley Smithc848beb2013-11-01 11:21:16 +0000702 // ABI_HardFP_use attribute to indicate single precision FP.
703 if (Subtarget->isFPOnlySP())
704 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
705 ARMBuildAttrs::HardFPSinglePrecision);
706
Jason W Kimbff84d42010-10-06 22:36:46 +0000707 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000708 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
709 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
710
Jason W Kimbff84d42010-10-06 22:36:46 +0000711 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000712
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000713 if (Subtarget->hasFP16())
714 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
715
Bradley Smith25219752013-11-01 13:27:35 +0000716 if (Subtarget->hasMPExtension())
717 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
718
Amara Emerson5035ee02013-10-07 16:55:23 +0000719 if (Subtarget->hasDivide()) {
720 // Check if hardware divide is only available in thumb2 or ARM as well.
Logan Chien8cbb80d2013-10-28 17:51:12 +0000721 ATS.emitAttribute(ARMBuildAttrs::DIV_use,
Amara Emerson5035ee02013-10-07 16:55:23 +0000722 Subtarget->hasDivideInARMMode() ? ARMBuildAttrs::AllowDIVExt :
723 ARMBuildAttrs::AllowDIVIfExists);
724 }
Rafael Espindola0ed15432010-10-25 17:50:35 +0000725
Bradley Smith25219752013-11-01 13:27:35 +0000726 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
727 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
728 ARMBuildAttrs::AllowTZVirtualization);
729 else if (Subtarget->hasTrustZone())
730 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
731 ARMBuildAttrs::AllowTZ);
732 else if (Subtarget->hasVirtualization())
733 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
734 ARMBuildAttrs::AllowVirtualization);
735
Logan Chien8cbb80d2013-10-28 17:51:12 +0000736 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000737}
738
Jason W Kim109ff292010-10-11 23:01:44 +0000739void ARMAsmPrinter::emitARMAttributeSection() {
740 // <format-version>
741 // [ <section-length> "vendor-name"
742 // [ <file-tag> <size> <attribute>*
743 // | <section-tag> <size> <section-number>* 0 <attribute>*
744 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
745 // ]+
746 // ]*
747
748 if (OutStreamer.hasRawTextSupport())
749 return;
750
751 const ARMElfTargetObjectFile &TLOFELF =
752 static_cast<const ARMElfTargetObjectFile &>
753 (getObjFileLowering());
754
755 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim109ff292010-10-11 23:01:44 +0000756
Rafael Espindola0ed15432010-10-25 17:50:35 +0000757 // Format version
758 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim109ff292010-10-11 23:01:44 +0000759}
760
Jason W Kimbff84d42010-10-06 22:36:46 +0000761//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000762
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000763static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
764 unsigned LabelId, MCContext &Ctx) {
765
766 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
767 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
768 return Label;
769}
770
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000771static MCSymbolRefExpr::VariantKind
772getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
773 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000774 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000775 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
776 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
777 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
778 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
779 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000780 }
David Blaikie46a9f012012-01-20 21:51:11 +0000781 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000782}
783
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000784MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
785 unsigned char TargetFlags) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000786 bool isIndirect = Subtarget->isTargetMachO() &&
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000787 (TargetFlags & ARMII::MO_NONLAZY) &&
Evan Chengdfce83c2011-01-17 08:03:18 +0000788 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
789 if (!isIndirect)
Rafael Espindola79858aa2013-10-29 17:07:16 +0000790 return getSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000791
792 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Rafael Espindolaf4e6b292013-12-02 16:25:47 +0000793 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Evan Chengdfce83c2011-01-17 08:03:18 +0000794 MachineModuleInfoMachO &MMIMachO =
795 MMI->getObjFileInfo<MachineModuleInfoMachO>();
796 MachineModuleInfoImpl::StubValueTy &StubSym =
797 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
798 MMIMachO.getGVStubEntry(MCSym);
799 if (StubSym.getPointer() == 0)
800 StubSym = MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000801 StubValueTy(getSymbol(GV), !GV->hasInternalLinkage());
Evan Chengdfce83c2011-01-17 08:03:18 +0000802 return MCSym;
803}
804
Jim Grosbach38f8e762010-11-09 18:45:04 +0000805void ARMAsmPrinter::
806EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Rafael Espindola58873562014-01-03 19:21:54 +0000807 const DataLayout *DL = TM.getDataLayout();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000808 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000809
810 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000811
Jim Grosbachca21cd72010-11-10 17:59:10 +0000812 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000813 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000814 SmallString<128> Str;
815 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000816 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000817 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000818 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000819 const BlockAddress *BA =
820 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
821 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000822 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000823 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000824
825 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
826 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000827 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000828 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000829 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000830 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000831 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000832 } else {
833 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000834 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
835 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000836 }
837
838 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000839 const MCExpr *Expr =
840 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
841 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000842
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000843 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000844 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000845 getFunctionNumber(),
846 ACPV->getLabelId(),
847 OutContext);
848 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
849 PCRelExpr =
850 MCBinaryExpr::CreateAdd(PCRelExpr,
851 MCConstantExpr::Create(ACPV->getPCAdjustment(),
852 OutContext),
853 OutContext);
854 if (ACPV->mustAddCurrentAddress()) {
855 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
856 // label, so just emit a local label end reference that instead.
857 MCSymbol *DotSym = OutContext.CreateTempSymbol();
858 OutStreamer.EmitLabel(DotSym);
859 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
860 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000861 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000862 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000863 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000864 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000865}
866
Jim Grosbach284eebc2010-09-22 17:39:48 +0000867void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
868 unsigned Opcode = MI->getOpcode();
869 int OpNum = 1;
870 if (Opcode == ARM::BR_JTadd)
871 OpNum = 2;
872 else if (Opcode == ARM::BR_JTm)
873 OpNum = 3;
874
875 const MachineOperand &MO1 = MI->getOperand(OpNum);
876 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
877 unsigned JTI = MO1.getIndex();
878
879 // Emit a label for the jump table.
880 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
881 OutStreamer.EmitLabel(JTISymbol);
882
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000883 // Mark the jump table as data-in-code.
884 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
885
Jim Grosbach284eebc2010-09-22 17:39:48 +0000886 // Emit each entry of the table.
887 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
888 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
889 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
890
891 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
892 MachineBasicBlock *MBB = JTBBs[i];
893 // Construct an MCExpr for the entry. We want a value of the form:
894 // (BasicBlockAddr - TableBeginAddr)
895 //
896 // For example, a table with entries jumping to basic blocks BB0 and BB1
897 // would look like:
898 // LJTI_0_0:
899 // .word (LBB0 - LJTI_0_0)
900 // .word (LBB1 - LJTI_0_0)
901 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
902
903 if (TM.getRelocationModel() == Reloc::PIC_)
904 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
905 OutContext),
906 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000907 // If we're generating a table of Thumb addresses in static relocation
908 // model, we need to add one to keep interworking correctly.
909 else if (AFI->isThumbFunction())
910 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
911 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000912 OutStreamer.EmitValue(Expr, 4);
913 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000914 // Mark the end of jump table data-in-code region.
915 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000916}
917
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000918void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
919 unsigned Opcode = MI->getOpcode();
920 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
921 const MachineOperand &MO1 = MI->getOperand(OpNum);
922 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
923 unsigned JTI = MO1.getIndex();
924
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000925 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
926 OutStreamer.EmitLabel(JTISymbol);
927
928 // Emit each entry of the table.
929 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
930 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
931 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000932 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000933 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000934 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000935 // Mark the jump table as data-in-code.
936 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
937 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000938 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000939 // Mark the jump table as data-in-code.
940 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
941 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000942
943 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
944 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000945 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
946 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000947 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +0000948 if (OffsetWidth == 4) {
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000949 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000950 .addExpr(MBBSymbolExpr)
951 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000952 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000953 continue;
954 }
955 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +0000956 // MCExpr for the entry. We want a value of the form:
957 // (BasicBlockAddr - TableBeginAddr) / 2
958 //
959 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
960 // would look like:
961 // LJTI_0_0:
962 // .byte (LBB0 - LJTI_0_0) / 2
963 // .byte (LBB1 - LJTI_0_0) / 2
964 const MCExpr *Expr =
965 MCBinaryExpr::CreateSub(MBBSymbolExpr,
966 MCSymbolRefExpr::Create(JTISymbol, OutContext),
967 OutContext);
968 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
969 OutContext);
970 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000971 }
Jim Grosbach2597f832012-05-21 23:34:42 +0000972 // Mark the end of jump table data-in-code region. 32-bit offsets use
973 // actual branch instructions here, so we don't mark those as a data-region
974 // at all.
975 if (OffsetWidth != 4)
976 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000977}
978
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000979void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
980 assert(MI->getFlag(MachineInstr::FrameSetup) &&
981 "Only instruction which are involved into frame setup code are allowed");
982
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000983 MCTargetStreamer &TS = OutStreamer.getTargetStreamer();
984 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000985 const MachineFunction &MF = *MI->getParent()->getParent();
986 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +0000987 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000988
989 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000990 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000991 unsigned SrcReg, DstReg;
992
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000993 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
994 // Two special cases:
995 // 1) tPUSH does not have src/dst regs.
996 // 2) for Thumb1 code we sometimes materialize the constant via constpool
997 // load. Yes, this is pretty fragile, but for now I don't see better
998 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000999 SrcReg = DstReg = ARM::SP;
1000 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001001 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001002 DstReg = MI->getOperand(0).getReg();
1003 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001004
1005 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001006 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001007 // Register saves.
1008 assert(DstReg == ARM::SP &&
1009 "Only stack pointer as a destination reg is supported");
1010
1011 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001012 // Skip src & dst reg, and pred ops.
1013 unsigned StartOp = 2 + 2;
1014 // Use all the operands.
1015 unsigned NumOffset = 0;
1016
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001017 switch (Opc) {
1018 default:
1019 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001020 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001021 case ARM::tPUSH:
1022 // Special case here: no src & dst reg, but two extra imp ops.
1023 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001024 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001025 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001026 case ARM::VSTMDDB_UPD:
1027 assert(SrcReg == ARM::SP &&
1028 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001029 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001030 i != NumOps; ++i) {
1031 const MachineOperand &MO = MI->getOperand(i);
1032 // Actually, there should never be any impdef stuff here. Skip it
1033 // temporary to workaround PR11902.
1034 if (MO.isImplicit())
1035 continue;
1036 RegList.push_back(MO.getReg());
1037 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001038 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001039 case ARM::STR_PRE_IMM:
1040 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001041 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001042 assert(MI->getOperand(2).getReg() == ARM::SP &&
1043 "Only stack pointer as a source reg is supported");
1044 RegList.push_back(SrcReg);
1045 break;
1046 }
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001047 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001048 } else {
1049 // Changes of stack / frame pointer.
1050 if (SrcReg == ARM::SP) {
1051 int64_t Offset = 0;
1052 switch (Opc) {
1053 default:
1054 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001055 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001056 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001057 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001058 Offset = 0;
1059 break;
1060 case ARM::ADDri:
1061 Offset = -MI->getOperand(2).getImm();
1062 break;
1063 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001064 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001065 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001066 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001067 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001068 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001069 break;
1070 case ARM::tADDspi:
1071 case ARM::tADDrSPi:
1072 Offset = -MI->getOperand(2).getImm()*4;
1073 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001074 case ARM::tLDRpci: {
1075 // Grab the constpool index and check, whether it corresponds to
1076 // original or cloned constpool entry.
1077 unsigned CPI = MI->getOperand(1).getIndex();
1078 const MachineConstantPool *MCP = MF.getConstantPool();
1079 if (CPI >= MCP->getConstants().size())
1080 CPI = AFI.getOriginalCPIdx(CPI);
1081 assert(CPI != -1U && "Invalid constpool index");
1082
1083 // Derive the actual offset.
1084 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1085 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1086 // FIXME: Check for user, it should be "add" instruction!
1087 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001088 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001089 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001090 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001091
1092 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001093 // Set-up of the frame pointer. Positive values correspond to "add"
1094 // instruction.
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001095 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001096 else if (DstReg == ARM::SP) {
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001097 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001098 // instruction.
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001099 ATS.emitPad(Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001100 } else {
1101 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001102 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001103 }
1104 } else if (DstReg == ARM::SP) {
1105 // FIXME: .movsp goes here
1106 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001107 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001108 }
1109 else {
1110 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001111 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001112 }
1113 }
1114}
1115
Chandler Carruthed975232012-01-24 00:30:17 +00001116extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001117
Jim Grosbach95dee402011-07-08 17:40:42 +00001118// Simple pseudo-instructions have their lowering (with expansion to real
1119// instructions) auto-generated.
1120#include "ARMGenMCPseudoLowering.inc"
1121
Jim Grosbach05eccf02010-09-29 15:23:40 +00001122void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola58873562014-01-03 19:21:54 +00001123 const DataLayout *DL = TM.getDataLayout();
1124
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001125 // If we just ended a constant pool, mark it as such.
1126 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1127 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1128 InConstantPool = false;
1129 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001130
Jim Grosbach51b55422011-08-23 21:32:34 +00001131 // Emit unwinding stuff for frame-related instructions
Chandler Carruthed975232012-01-24 00:30:17 +00001132 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001133 EmitUnwindingInstruction(MI);
1134
Jim Grosbach95dee402011-07-08 17:40:42 +00001135 // Do any auto-generated pseudo lowerings.
1136 if (emitPseudoExpansionLowering(OutStreamer, MI))
1137 return;
1138
Andrew Trick924123a2011-09-21 02:20:46 +00001139 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1140 "Pseudo flag setting opcode should be expanded early");
1141
Jim Grosbach95dee402011-07-08 17:40:42 +00001142 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001143 unsigned Opc = MI->getOpcode();
1144 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001145 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001146 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001147 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001148 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001149 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001150 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001151 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001152 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1153 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001154 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1155 : ARM::ADR))
1156 .addReg(MI->getOperand(0).getReg())
1157 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1158 // Add predicate operands.
1159 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001160 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001161 return;
1162 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001163 case ARM::LEApcrelJT:
1164 case ARM::tLEApcrelJT:
1165 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001166 MCSymbol *JTIPICSymbol =
1167 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1168 MI->getOperand(2).getImm());
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001169 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1170 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001171 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1172 : ARM::ADR))
1173 .addReg(MI->getOperand(0).getReg())
1174 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1175 // Add predicate operands.
1176 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001177 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001178 return;
1179 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001180 // Darwin call instructions are just normal call instructions with different
1181 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001182 case ARM::BX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001183 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001184 .addReg(ARM::LR)
1185 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001186 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001187 .addImm(ARMCC::AL)
1188 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001189 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001190 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001191
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001192 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1193 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001194 return;
1195 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001196 case ARM::tBX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001197 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001198 .addReg(ARM::LR)
1199 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001200 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001201 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001202 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001203
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001204 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001205 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001206 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001207 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001208 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001209 return;
1210 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001211 case ARM::BMOVPCRX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001212 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001213 .addReg(ARM::LR)
1214 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001215 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001216 .addImm(ARMCC::AL)
1217 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001218 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001219 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001220
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001221 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001222 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001223 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001224 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001225 .addImm(ARMCC::AL)
1226 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001227 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001228 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001229 return;
1230 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001231 case ARM::BMOVPCB_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001232 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001233 .addReg(ARM::LR)
1234 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001235 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001236 .addImm(ARMCC::AL)
1237 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001238 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001239 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001240
1241 const GlobalValue *GV = MI->getOperand(0).getGlobal();
Rafael Espindola79858aa2013-10-29 17:07:16 +00001242 MCSymbol *GVSym = getSymbol(GV);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001243 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001244 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001245 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001246 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001247 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001248 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001249 return;
1250 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001251 case ARM::MOVi16_ga_pcrel:
1252 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001253 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001254 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001255 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1256
Evan Cheng2f2435d2011-01-21 18:55:51 +00001257 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001258 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001259 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001260 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001261
Rafael Espindola58873562014-01-03 19:21:54 +00001262 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001263 getFunctionNumber(),
1264 MI->getOperand(2).getImm(), OutContext);
1265 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1266 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1267 const MCExpr *PCRelExpr =
1268 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1269 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001270 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001271 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001272 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001273
Evan Chengdfce83c2011-01-17 08:03:18 +00001274 // Add predicate operands.
1275 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1276 TmpInst.addOperand(MCOperand::CreateReg(0));
1277 // Add 's' bit operand (always reg0 for this)
1278 TmpInst.addOperand(MCOperand::CreateReg(0));
1279 OutStreamer.EmitInstruction(TmpInst);
1280 return;
1281 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001282 case ARM::MOVTi16_ga_pcrel:
1283 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001284 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001285 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1286 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001287 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1288 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1289
Evan Cheng2f2435d2011-01-21 18:55:51 +00001290 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001291 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001292 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001293 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001294
Rafael Espindola58873562014-01-03 19:21:54 +00001295 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001296 getFunctionNumber(),
1297 MI->getOperand(3).getImm(), OutContext);
1298 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1299 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1300 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001301 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1302 MCBinaryExpr::CreateAdd(LabelSymExpr,
1303 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001304 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001305 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001306 // Add predicate operands.
1307 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1308 TmpInst.addOperand(MCOperand::CreateReg(0));
1309 // Add 's' bit operand (always reg0 for this)
1310 TmpInst.addOperand(MCOperand::CreateReg(0));
1311 OutStreamer.EmitInstruction(TmpInst);
1312 return;
1313 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001314 case ARM::tPICADD: {
1315 // This is a pseudo op for a label + instruction sequence, which looks like:
1316 // LPC0:
1317 // add r0, pc
1318 // This adds the address of LPC0 to r0.
1319
1320 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001321 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001322 getFunctionNumber(), MI->getOperand(2).getImm(),
1323 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001324
1325 // Form and emit the add.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001326 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001327 .addReg(MI->getOperand(0).getReg())
1328 .addReg(MI->getOperand(0).getReg())
1329 .addReg(ARM::PC)
1330 // Add predicate operands.
1331 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001332 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001333 return;
1334 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001335 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001336 // This is a pseudo op for a label + instruction sequence, which looks like:
1337 // LPC0:
1338 // add r0, pc, r0
1339 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001340
Chris Lattneradd57492009-10-19 22:23:04 +00001341 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001342 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001343 getFunctionNumber(), MI->getOperand(2).getImm(),
1344 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001345
Jim Grosbach7ae94222010-09-14 21:05:34 +00001346 // Form and emit the add.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001347 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001348 .addReg(MI->getOperand(0).getReg())
1349 .addReg(ARM::PC)
1350 .addReg(MI->getOperand(1).getReg())
1351 // Add predicate operands.
1352 .addImm(MI->getOperand(3).getImm())
1353 .addReg(MI->getOperand(4).getReg())
1354 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001355 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001356 return;
1357 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001358 case ARM::PICSTR:
1359 case ARM::PICSTRB:
1360 case ARM::PICSTRH:
1361 case ARM::PICLDR:
1362 case ARM::PICLDRB:
1363 case ARM::PICLDRH:
1364 case ARM::PICLDRSB:
1365 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001366 // This is a pseudo op for a label + instruction sequence, which looks like:
1367 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001368 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001369 // The LCP0 label is referenced by a constant pool entry in order to get
1370 // a PC-relative address at the ldr instruction.
1371
1372 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001373 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001374 getFunctionNumber(), MI->getOperand(2).getImm(),
1375 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001376
1377 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001378 unsigned Opcode;
1379 switch (MI->getOpcode()) {
1380 default:
1381 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001382 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1383 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001384 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001385 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001386 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001387 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1388 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1389 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1390 }
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001391 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001392 .addReg(MI->getOperand(0).getReg())
1393 .addReg(ARM::PC)
1394 .addReg(MI->getOperand(1).getReg())
1395 .addImm(0)
1396 // Add predicate operands.
1397 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001398 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001399
1400 return;
1401 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001402 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001403 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1404 /// in the function. The first operand is the ID# for this instruction, the
1405 /// second is the index into the MachineConstantPool that this is, the third
1406 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001407 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001408 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1409 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1410
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001411 // If this is the first entry of the pool, mark it.
1412 if (!InConstantPool) {
1413 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1414 InConstantPool = true;
1415 }
1416
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001417 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001418
1419 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1420 if (MCPE.isMachineConstantPoolEntry())
1421 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1422 else
1423 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001424 return;
1425 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001426 case ARM::t2BR_JT: {
1427 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001428 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001429 .addReg(ARM::PC)
1430 .addReg(MI->getOperand(0).getReg())
1431 // Add predicate operands.
1432 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001433 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001434
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001435 // Output the data for the jump table itself
1436 EmitJump2Table(MI);
1437 return;
1438 }
1439 case ARM::t2TBB_JT: {
1440 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001441 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001442 .addReg(ARM::PC)
1443 .addReg(MI->getOperand(0).getReg())
1444 // Add predicate operands.
1445 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001446 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001447
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001448 // Output the data for the jump table itself
1449 EmitJump2Table(MI);
1450 // Make sure the next instruction is 2-byte aligned.
1451 EmitAlignment(1);
1452 return;
1453 }
1454 case ARM::t2TBH_JT: {
1455 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001456 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001457 .addReg(ARM::PC)
1458 .addReg(MI->getOperand(0).getReg())
1459 // Add predicate operands.
1460 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001461 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001462
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001463 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001464 EmitJump2Table(MI);
1465 return;
1466 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001467 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001468 case ARM::BR_JTr: {
1469 // Lower and emit the instruction itself, then the jump table following it.
1470 // mov pc, target
1471 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001472 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001473 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001474 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001475 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1476 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1477 // Add predicate operands.
1478 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1479 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001480 // Add 's' bit operand (always reg0 for this)
1481 if (Opc == ARM::MOVr)
1482 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001483 OutStreamer.EmitInstruction(TmpInst);
1484
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001485 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001486 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001487 EmitAlignment(2);
1488
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001489 // Output the data for the jump table itself
1490 EmitJumpTable(MI);
1491 return;
1492 }
1493 case ARM::BR_JTm: {
1494 // Lower and emit the instruction itself, then the jump table following it.
1495 // ldr pc, target
1496 MCInst TmpInst;
1497 if (MI->getOperand(1).getReg() == 0) {
1498 // literal offset
1499 TmpInst.setOpcode(ARM::LDRi12);
1500 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1501 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1502 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1503 } else {
1504 TmpInst.setOpcode(ARM::LDRrs);
1505 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1506 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1507 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1508 TmpInst.addOperand(MCOperand::CreateImm(0));
1509 }
1510 // Add predicate operands.
1511 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1512 TmpInst.addOperand(MCOperand::CreateReg(0));
1513 OutStreamer.EmitInstruction(TmpInst);
1514
1515 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001516 EmitJumpTable(MI);
1517 return;
1518 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001519 case ARM::BR_JTadd: {
1520 // Lower and emit the instruction itself, then the jump table following it.
1521 // add pc, target, idx
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001522 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001523 .addReg(ARM::PC)
1524 .addReg(MI->getOperand(0).getReg())
1525 .addReg(MI->getOperand(1).getReg())
1526 // Add predicate operands.
1527 .addImm(ARMCC::AL)
1528 .addReg(0)
1529 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001530 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001531
1532 // Output the data for the jump table itself
1533 EmitJumpTable(MI);
1534 return;
1535 }
Jim Grosbach85030542010-09-23 18:05:37 +00001536 case ARM::TRAP: {
1537 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1538 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001539 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001540 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001541 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001542 OutStreamer.AddComment("trap");
1543 OutStreamer.EmitIntValue(Val, 4);
1544 return;
1545 }
1546 break;
1547 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001548 case ARM::TRAPNaCl: {
1549 //.long 0xe7fedef0 @ trap
1550 uint32_t Val = 0xe7fedef0UL;
1551 OutStreamer.AddComment("trap");
1552 OutStreamer.EmitIntValue(Val, 4);
1553 return;
1554 }
Jim Grosbach85030542010-09-23 18:05:37 +00001555 case ARM::tTRAP: {
1556 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1557 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001558 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001559 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001560 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001561 OutStreamer.AddComment("trap");
1562 OutStreamer.EmitIntValue(Val, 2);
1563 return;
1564 }
1565 break;
1566 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001567 case ARM::t2Int_eh_sjlj_setjmp:
1568 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001569 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001570 // Two incoming args: GPR:$src, GPR:$val
1571 // mov $val, pc
1572 // adds $val, #7
1573 // str $val, [$src, #4]
1574 // movs r0, #0
1575 // b 1f
1576 // movs r0, #1
1577 // 1:
1578 unsigned SrcReg = MI->getOperand(0).getReg();
1579 unsigned ValReg = MI->getOperand(1).getReg();
1580 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001581 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001582 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001583 .addReg(ValReg)
1584 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001585 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001586 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001587 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001588
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001589 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001590 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001591 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001592 .addReg(ARM::CPSR)
1593 .addReg(ValReg)
1594 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001595 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001596 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001597 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001598
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001599 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001600 .addReg(ValReg)
1601 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001602 // The offset immediate is #4. The operand value is scaled by 4 for the
1603 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001604 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001605 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001606 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001607 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001608
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001609 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001610 .addReg(ARM::R0)
1611 .addReg(ARM::CPSR)
1612 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001613 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001614 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001615 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001616
1617 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001618 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001619 .addExpr(SymbolExpr)
1620 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001621 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001622
1623 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001624 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001625 .addReg(ARM::R0)
1626 .addReg(ARM::CPSR)
1627 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001628 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001629 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001630 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001631
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001632 OutStreamer.EmitLabel(Label);
1633 return;
1634 }
1635
Jim Grosbachc0aed712010-09-23 23:33:56 +00001636 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001637 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001638 // Two incoming args: GPR:$src, GPR:$val
1639 // add $val, pc, #8
1640 // str $val, [$src, #+4]
1641 // mov r0, #0
1642 // add pc, pc, #0
1643 // mov r0, #1
1644 unsigned SrcReg = MI->getOperand(0).getReg();
1645 unsigned ValReg = MI->getOperand(1).getReg();
1646
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001647 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001648 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001649 .addReg(ValReg)
1650 .addReg(ARM::PC)
1651 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001652 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001653 .addImm(ARMCC::AL)
1654 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001655 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001656 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001657
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001658 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001659 .addReg(ValReg)
1660 .addReg(SrcReg)
1661 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001662 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001663 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001664 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001665
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001666 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001667 .addReg(ARM::R0)
1668 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001669 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001670 .addImm(ARMCC::AL)
1671 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001672 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001673 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001674
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001675 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001676 .addReg(ARM::PC)
1677 .addReg(ARM::PC)
1678 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001679 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001680 .addImm(ARMCC::AL)
1681 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001682 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001683 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001684
1685 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001686 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001687 .addReg(ARM::R0)
1688 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001689 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001690 .addImm(ARMCC::AL)
1691 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001692 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001693 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001694 return;
1695 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001696 case ARM::Int_eh_sjlj_longjmp: {
1697 // ldr sp, [$src, #8]
1698 // ldr $scratch, [$src, #4]
1699 // ldr r7, [$src]
1700 // bx $scratch
1701 unsigned SrcReg = MI->getOperand(0).getReg();
1702 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001703 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704 .addReg(ARM::SP)
1705 .addReg(SrcReg)
1706 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001707 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001708 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001709 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001710
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001711 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001712 .addReg(ScratchReg)
1713 .addReg(SrcReg)
1714 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001715 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001716 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001717 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001718
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001719 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001720 .addReg(ARM::R7)
1721 .addReg(SrcReg)
1722 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001723 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001725 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001726
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001727 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001728 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001729 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001730 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001731 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001732 return;
1733 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001734 case ARM::tInt_eh_sjlj_longjmp: {
1735 // ldr $scratch, [$src, #8]
1736 // mov sp, $scratch
1737 // ldr $scratch, [$src, #4]
1738 // ldr r7, [$src]
1739 // bx $scratch
1740 unsigned SrcReg = MI->getOperand(0).getReg();
1741 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001742 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001743 .addReg(ScratchReg)
1744 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001745 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001746 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001747 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001748 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001749 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001750 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001751
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001752 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001753 .addReg(ARM::SP)
1754 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001755 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001756 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001757 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001759 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760 .addReg(ScratchReg)
1761 .addReg(SrcReg)
1762 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001763 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001765 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001766
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001767 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001768 .addReg(ARM::R7)
1769 .addReg(SrcReg)
1770 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001771 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001772 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001773 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001774
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001775 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001777 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001779 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001780 return;
1781 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001782 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001783
Chris Lattner71eb0772009-10-19 20:20:46 +00001784 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001785 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001786
Chris Lattner6f1f8652010-02-03 01:16:28 +00001787 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001788}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001789
1790//===----------------------------------------------------------------------===//
1791// Target Registry Stuff
1792//===----------------------------------------------------------------------===//
1793
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001794// Force static initialization.
1795extern "C" void LLVMInitializeARMAsmPrinter() {
1796 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1797 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001798}