blob: 15c9a5e1cdcb086a512e60bc62d5b0e311c81c3a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000022#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024
25using namespace llvm;
26
Tom Stellard2e59a452014-06-13 01:32:00 +000027SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
28 : AMDGPUInstrInfo(st),
29 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000030
Tom Stellard82166022013-11-13 23:36:37 +000031//===----------------------------------------------------------------------===//
32// TargetInstrInfo callbacks
33//===----------------------------------------------------------------------===//
34
Tom Stellard75aadc22012-12-11 21:25:42 +000035void
36SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +000037 MachineBasicBlock::iterator MI, DebugLoc DL,
38 unsigned DestReg, unsigned SrcReg,
39 bool KillSrc) const {
40
Tom Stellard75aadc22012-12-11 21:25:42 +000041 // If we are trying to copy to or from SCC, there is a bug somewhere else in
42 // the backend. While it may be theoretically possible to do this, it should
43 // never be necessary.
44 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
45
Craig Topper0afd0ab2013-07-15 06:39:13 +000046 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000047 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
48 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
49 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
50 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
51 };
52
Craig Topper0afd0ab2013-07-15 06:39:13 +000053 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000054 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
55 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
56 };
57
Craig Topper0afd0ab2013-07-15 06:39:13 +000058 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000059 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
60 };
61
Craig Topper0afd0ab2013-07-15 06:39:13 +000062 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +000063 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
64 };
65
Craig Topper0afd0ab2013-07-15 06:39:13 +000066 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +000067 AMDGPU::sub0, AMDGPU::sub1, 0
68 };
69
70 unsigned Opcode;
71 const int16_t *SubIndices;
72
Christian Konig082c6612013-03-26 14:04:12 +000073 if (AMDGPU::M0 == DestReg) {
74 // Check if M0 isn't already set to this value
75 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
76 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
77
78 if (!I->definesRegister(AMDGPU::M0))
79 continue;
80
81 unsigned Opc = I->getOpcode();
82 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
83 break;
84
85 if (!I->readsRegister(SrcReg))
86 break;
87
88 // The copy isn't necessary
89 return;
90 }
91 }
92
Christian Konigd0e3da12013-03-01 09:46:27 +000093 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
94 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
95 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
96 .addReg(SrcReg, getKillRegState(KillSrc));
97 return;
98
Tom Stellardaac18892013-02-07 19:39:43 +000099 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000100 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
101 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
102 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000103 return;
104
105 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
106 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
107 Opcode = AMDGPU::S_MOV_B32;
108 SubIndices = Sub0_3;
109
110 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
111 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
112 Opcode = AMDGPU::S_MOV_B32;
113 SubIndices = Sub0_7;
114
115 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
116 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
117 Opcode = AMDGPU::S_MOV_B32;
118 SubIndices = Sub0_15;
119
Tom Stellard75aadc22012-12-11 21:25:42 +0000120 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
121 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000122 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000123 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
124 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000125 return;
126
127 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
128 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000129 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000130 Opcode = AMDGPU::V_MOV_B32_e32;
131 SubIndices = Sub0_1;
132
Christian Konig8b1ed282013-04-10 08:39:16 +0000133 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
134 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
135 Opcode = AMDGPU::V_MOV_B32_e32;
136 SubIndices = Sub0_2;
137
Christian Konigd0e3da12013-03-01 09:46:27 +0000138 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
139 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000140 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000141 Opcode = AMDGPU::V_MOV_B32_e32;
142 SubIndices = Sub0_3;
143
144 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
145 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000146 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000147 Opcode = AMDGPU::V_MOV_B32_e32;
148 SubIndices = Sub0_7;
149
150 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
151 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000152 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000153 Opcode = AMDGPU::V_MOV_B32_e32;
154 SubIndices = Sub0_15;
155
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000157 llvm_unreachable("Can't copy register!");
158 }
159
160 while (unsigned SubIdx = *SubIndices++) {
161 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
162 get(Opcode), RI.getSubReg(DestReg, SubIdx));
163
164 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
165
166 if (*SubIndices)
167 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000168 }
169}
170
Christian Konig3c145802013-03-27 09:12:59 +0000171unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000172 int NewOpc;
173
174 // Try to map original to commuted opcode
175 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
176 return NewOpc;
177
178 // Try to map commuted to original opcode
179 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
180 return NewOpc;
181
182 return Opcode;
183}
184
Tom Stellardc149dc02013-11-27 21:23:35 +0000185void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
186 MachineBasicBlock::iterator MI,
187 unsigned SrcReg, bool isKill,
188 int FrameIndex,
189 const TargetRegisterClass *RC,
190 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000191 MachineFunction *MF = MBB.getParent();
192 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
193 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000194 DebugLoc DL = MBB.findDebugLoc(MI);
195 unsigned KillFlag = isKill ? RegState::Kill : 0;
196
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000197 if (RI.hasVGPRs(RC)) {
198 LLVMContext &Ctx = MF->getFunction()->getContext();
199 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Can't spill VGPR!");
200 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
201 .addReg(SrcReg);
202 } else if (TRI->getCommonSubClass(RC, &AMDGPU::SGPR_32RegClass)) {
203 unsigned Lane = MFI->SpillTracker.reserveLanes(MRI, MF);
204 unsigned TgtReg = MFI->SpillTracker.LaneVGPR;
Tom Stellardeba61072014-05-02 15:41:42 +0000205
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000206 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32), TgtReg)
Tom Stellardc149dc02013-11-27 21:23:35 +0000207 .addReg(SrcReg, KillFlag)
208 .addImm(Lane);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000209 MFI->SpillTracker.addSpilledReg(FrameIndex, TgtReg, Lane);
Tom Stellardeba61072014-05-02 15:41:42 +0000210 } else if (RI.isSGPRClass(RC)) {
211 // We are only allowed to create one new instruction when spilling
212 // registers, so we need to use pseudo instruction for vector
213 // registers.
214 //
215 // Reserve a spot in the spill tracker for each sub-register of
216 // the vector register.
217 unsigned NumSubRegs = RC->getSize() / 4;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000218 unsigned FirstLane = MFI->SpillTracker.reserveLanes(MRI, MF, NumSubRegs);
Tom Stellardc149dc02013-11-27 21:23:35 +0000219 MFI->SpillTracker.addSpilledReg(FrameIndex, MFI->SpillTracker.LaneVGPR,
Tom Stellardeba61072014-05-02 15:41:42 +0000220 FirstLane);
221
222 unsigned Opcode;
223 switch (RC->getSize() * 8) {
224 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
225 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
226 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
227 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
228 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000229 }
Tom Stellardeba61072014-05-02 15:41:42 +0000230
231 BuildMI(MBB, MI, DL, get(Opcode), MFI->SpillTracker.LaneVGPR)
232 .addReg(SrcReg)
233 .addImm(FrameIndex);
234 } else {
235 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000236 }
237}
238
239void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
240 MachineBasicBlock::iterator MI,
241 unsigned DestReg, int FrameIndex,
242 const TargetRegisterClass *RC,
243 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000244 MachineFunction *MF = MBB.getParent();
245 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc149dc02013-11-27 21:23:35 +0000246 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000247
248 if (RI.hasVGPRs(RC)) {
249 LLVMContext &Ctx = MF->getFunction()->getContext();
250 Ctx.emitError("SIInstrInfo::loadRegToStackSlot - Can't retrieve spilled VGPR!");
251 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
252 .addImm(0);
253 } else if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000254 unsigned Opcode;
255 switch(RC->getSize() * 8) {
Tom Stellard060ae392014-06-10 21:20:38 +0000256 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
Tom Stellardeba61072014-05-02 15:41:42 +0000257 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
258 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
259 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
260 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
261 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000262 }
Tom Stellardeba61072014-05-02 15:41:42 +0000263
264 SIMachineFunctionInfo::SpilledReg Spill =
265 MFI->SpillTracker.getSpilledReg(FrameIndex);
266
267 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
268 .addReg(Spill.VGPR)
269 .addImm(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000270 } else {
271 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000272 }
273}
274
Tom Stellardeba61072014-05-02 15:41:42 +0000275static unsigned getNumSubRegsForSpillOp(unsigned Op) {
276
277 switch (Op) {
278 case AMDGPU::SI_SPILL_S512_SAVE:
279 case AMDGPU::SI_SPILL_S512_RESTORE:
280 return 16;
281 case AMDGPU::SI_SPILL_S256_SAVE:
282 case AMDGPU::SI_SPILL_S256_RESTORE:
283 return 8;
284 case AMDGPU::SI_SPILL_S128_SAVE:
285 case AMDGPU::SI_SPILL_S128_RESTORE:
286 return 4;
287 case AMDGPU::SI_SPILL_S64_SAVE:
288 case AMDGPU::SI_SPILL_S64_RESTORE:
289 return 2;
Tom Stellard060ae392014-06-10 21:20:38 +0000290 case AMDGPU::SI_SPILL_S32_RESTORE:
291 return 1;
Tom Stellardeba61072014-05-02 15:41:42 +0000292 default: llvm_unreachable("Invalid spill opcode");
293 }
294}
295
296void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
297 int Count) const {
298 while (Count > 0) {
299 int Arg;
300 if (Count >= 8)
301 Arg = 7;
302 else
303 Arg = Count - 1;
304 Count -= 8;
305 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
306 .addImm(Arg);
307 }
308}
309
310bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
311 SIMachineFunctionInfo *MFI =
312 MI->getParent()->getParent()->getInfo<SIMachineFunctionInfo>();
313 MachineBasicBlock &MBB = *MI->getParent();
314 DebugLoc DL = MBB.findDebugLoc(MI);
315 switch (MI->getOpcode()) {
316 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
317
318 // SGPR register spill
319 case AMDGPU::SI_SPILL_S512_SAVE:
320 case AMDGPU::SI_SPILL_S256_SAVE:
321 case AMDGPU::SI_SPILL_S128_SAVE:
322 case AMDGPU::SI_SPILL_S64_SAVE: {
323 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
324 unsigned FrameIndex = MI->getOperand(2).getImm();
325
326 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
327 SIMachineFunctionInfo::SpilledReg Spill;
328 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(1).getReg(),
329 &AMDGPU::SGPR_32RegClass, i);
330 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
331
332 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32),
333 MI->getOperand(0).getReg())
334 .addReg(SubReg)
335 .addImm(Spill.Lane + i);
336 }
337 MI->eraseFromParent();
338 break;
339 }
340
341 // SGPR register restore
342 case AMDGPU::SI_SPILL_S512_RESTORE:
343 case AMDGPU::SI_SPILL_S256_RESTORE:
344 case AMDGPU::SI_SPILL_S128_RESTORE:
Tom Stellard060ae392014-06-10 21:20:38 +0000345 case AMDGPU::SI_SPILL_S64_RESTORE:
346 case AMDGPU::SI_SPILL_S32_RESTORE: {
Tom Stellardeba61072014-05-02 15:41:42 +0000347 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
348
349 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
350 SIMachineFunctionInfo::SpilledReg Spill;
351 unsigned FrameIndex = MI->getOperand(2).getImm();
352 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(0).getReg(),
353 &AMDGPU::SGPR_32RegClass, i);
354 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
355
356 BuildMI(MBB, MI, DL, get(AMDGPU::V_READLANE_B32), SubReg)
357 .addReg(MI->getOperand(1).getReg())
358 .addImm(Spill.Lane + i);
359 }
Tom Stellard060ae392014-06-10 21:20:38 +0000360 insertNOPs(MI, 3);
Tom Stellardeba61072014-05-02 15:41:42 +0000361 MI->eraseFromParent();
362 break;
363 }
Tom Stellard067c8152014-07-21 14:01:14 +0000364 case AMDGPU::SI_CONSTDATA_PTR: {
365 unsigned Reg = MI->getOperand(0).getReg();
366 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
367 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
368
369 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
370
371 // Add 32-bit offset from this instruction to the start of the constant data.
372 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_I32), RegLo)
373 .addReg(RegLo)
374 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
375 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
376 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
377 .addReg(RegHi)
378 .addImm(0)
379 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
380 .addReg(AMDGPU::SCC, RegState::Implicit);
381 MI->eraseFromParent();
382 break;
383 }
Tom Stellardeba61072014-05-02 15:41:42 +0000384 }
385 return true;
386}
387
Christian Konig76edd4f2013-02-26 17:52:29 +0000388MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
389 bool NewMI) const {
390
Tom Stellard82166022013-11-13 23:36:37 +0000391 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
392 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000393 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000394
Tom Stellard82166022013-11-13 23:36:37 +0000395 // Cannot commute VOP2 if src0 is SGPR.
396 if (isVOP2(MI->getOpcode()) && MI->getOperand(1).isReg() &&
397 RI.isSGPRClass(MRI.getRegClass(MI->getOperand(1).getReg())))
Craig Topper062a2ba2014-04-25 05:30:21 +0000398 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000399
400 if (!MI->getOperand(2).isReg()) {
401 // XXX: Commute instructions with FPImm operands
402 if (NewMI || MI->getOperand(2).isFPImm() ||
403 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000404 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000405 }
406
407 // XXX: Commute VOP3 instructions with abs and neg set.
408 if (isVOP3(MI->getOpcode()) &&
409 (MI->getOperand(AMDGPU::getNamedOperandIdx(MI->getOpcode(),
410 AMDGPU::OpName::abs)).getImm() ||
411 MI->getOperand(AMDGPU::getNamedOperandIdx(MI->getOpcode(),
412 AMDGPU::OpName::neg)).getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000413 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000414
415 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000416 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000417 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
418 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000419 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000420 } else {
421 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
422 }
Christian Konig3c145802013-03-27 09:12:59 +0000423
424 if (MI)
425 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
426
427 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000428}
429
Tom Stellard26a3b672013-10-22 18:19:10 +0000430MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
431 MachineBasicBlock::iterator I,
432 unsigned DstReg,
433 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000434 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
435 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000436}
437
Tom Stellard75aadc22012-12-11 21:25:42 +0000438bool SIInstrInfo::isMov(unsigned Opcode) const {
439 switch(Opcode) {
440 default: return false;
441 case AMDGPU::S_MOV_B32:
442 case AMDGPU::S_MOV_B64:
443 case AMDGPU::V_MOV_B32_e32:
444 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000445 return true;
446 }
447}
448
449bool
450SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
451 return RC != &AMDGPU::EXECRegRegClass;
452}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000453
Tom Stellard30f59412014-03-31 14:01:56 +0000454bool
455SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
456 AliasAnalysis *AA) const {
457 switch(MI->getOpcode()) {
458 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
459 case AMDGPU::S_MOV_B32:
460 case AMDGPU::S_MOV_B64:
461 case AMDGPU::V_MOV_B32_e32:
462 return MI->getOperand(1).isImm();
463 }
464}
465
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000466namespace llvm {
467namespace AMDGPU {
468// Helper function generated by tablegen. We are wrapping this with
469// an SIInstrInfo function that reutrns bool rather than int.
470int isDS(uint16_t Opcode);
471}
472}
473
474bool SIInstrInfo::isDS(uint16_t Opcode) const {
475 return ::AMDGPU::isDS(Opcode) != -1;
476}
477
Tom Stellard16a9a202013-08-14 23:24:17 +0000478int SIInstrInfo::isMIMG(uint16_t Opcode) const {
479 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
480}
481
Michel Danzer20680b12013-08-16 16:19:24 +0000482int SIInstrInfo::isSMRD(uint16_t Opcode) const {
483 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
484}
485
Tom Stellard93fabce2013-10-10 17:11:55 +0000486bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
487 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
488}
489
490bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
491 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
492}
493
494bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
495 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
496}
497
498bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
499 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
500}
501
Tom Stellard82166022013-11-13 23:36:37 +0000502bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
503 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
504}
505
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000506bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
507 int32_t Val = Imm.getSExtValue();
508 if (Val >= -16 && Val <= 64)
509 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000510
511 // The actual type of the operand does not seem to matter as long
512 // as the bits match one of the inline immediate values. For example:
513 //
514 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
515 // so it is a legal inline immediate.
516 //
517 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
518 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000519
520 return (APInt::floatToBits(0.0f) == Imm) ||
521 (APInt::floatToBits(1.0f) == Imm) ||
522 (APInt::floatToBits(-1.0f) == Imm) ||
523 (APInt::floatToBits(0.5f) == Imm) ||
524 (APInt::floatToBits(-0.5f) == Imm) ||
525 (APInt::floatToBits(2.0f) == Imm) ||
526 (APInt::floatToBits(-2.0f) == Imm) ||
527 (APInt::floatToBits(4.0f) == Imm) ||
528 (APInt::floatToBits(-4.0f) == Imm);
529}
530
531bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
532 if (MO.isImm())
533 return isInlineConstant(APInt(32, MO.getImm(), true));
534
535 if (MO.isFPImm()) {
536 APFloat FpImm = MO.getFPImm()->getValueAPF();
537 return isInlineConstant(FpImm.bitcastToAPInt());
538 }
539
540 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000541}
542
543bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
544 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
545}
546
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000547static bool compareMachineOp(const MachineOperand &Op0,
548 const MachineOperand &Op1) {
549 if (Op0.getType() != Op1.getType())
550 return false;
551
552 switch (Op0.getType()) {
553 case MachineOperand::MO_Register:
554 return Op0.getReg() == Op1.getReg();
555 case MachineOperand::MO_Immediate:
556 return Op0.getImm() == Op1.getImm();
557 case MachineOperand::MO_FPImmediate:
558 return Op0.getFPImm() == Op1.getFPImm();
559 default:
560 llvm_unreachable("Didn't expect to be comparing these operand types");
561 }
562}
563
Tom Stellard93fabce2013-10-10 17:11:55 +0000564bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
565 StringRef &ErrInfo) const {
566 uint16_t Opcode = MI->getOpcode();
567 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
568 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
569 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
570
Tom Stellardca700e42014-03-17 17:03:49 +0000571 // Make sure the number of operands is correct.
572 const MCInstrDesc &Desc = get(Opcode);
573 if (!Desc.isVariadic() &&
574 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
575 ErrInfo = "Instruction has wrong number of operands.";
576 return false;
577 }
578
579 // Make sure the register classes are correct
580 for (unsigned i = 0, e = Desc.getNumOperands(); i != e; ++i) {
581 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000582 case MCOI::OPERAND_REGISTER: {
583 int RegClass = Desc.OpInfo[i].RegClass;
584 if (!RI.regClassCanUseImmediate(RegClass) &&
585 (MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm())) {
586 ErrInfo = "Expected register, but got immediate";
587 return false;
588 }
589 }
Tom Stellardca700e42014-03-17 17:03:49 +0000590 break;
591 case MCOI::OPERAND_IMMEDIATE:
592 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm()) {
593 ErrInfo = "Expected immediate, but got non-immediate";
594 return false;
595 }
596 // Fall-through
597 default:
598 continue;
599 }
600
601 if (!MI->getOperand(i).isReg())
602 continue;
603
604 int RegClass = Desc.OpInfo[i].RegClass;
605 if (RegClass != -1) {
606 unsigned Reg = MI->getOperand(i).getReg();
607 if (TargetRegisterInfo::isVirtualRegister(Reg))
608 continue;
609
610 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
611 if (!RC->contains(Reg)) {
612 ErrInfo = "Operand has incorrect register class.";
613 return false;
614 }
615 }
616 }
617
618
Tom Stellard93fabce2013-10-10 17:11:55 +0000619 // Verify VOP*
620 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
621 unsigned ConstantBusCount = 0;
622 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +0000623 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
624 const MachineOperand &MO = MI->getOperand(i);
625 if (MO.isReg() && MO.isUse() &&
626 !TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
627
628 // EXEC register uses the constant bus.
629 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
630 ++ConstantBusCount;
631
632 // SGPRs use the constant bus
633 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
634 (!MO.isImplicit() &&
635 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
636 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
637 if (SGPRUsed != MO.getReg()) {
638 ++ConstantBusCount;
639 SGPRUsed = MO.getReg();
640 }
641 }
642 }
643 // Literal constants use the constant bus.
644 if (isLiteralConstant(MO))
645 ++ConstantBusCount;
646 }
647 if (ConstantBusCount > 1) {
648 ErrInfo = "VOP* instruction uses the constant bus more than once";
649 return false;
650 }
651 }
652
653 // Verify SRC1 for VOP2 and VOPC
654 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
655 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000656 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +0000657 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
658 return false;
659 }
660 }
661
662 // Verify VOP3
663 if (isVOP3(Opcode)) {
664 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
665 ErrInfo = "VOP3 src0 cannot be a literal constant.";
666 return false;
667 }
668 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
669 ErrInfo = "VOP3 src1 cannot be a literal constant.";
670 return false;
671 }
672 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
673 ErrInfo = "VOP3 src2 cannot be a literal constant.";
674 return false;
675 }
676 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000677
678 // Verify misc. restrictions on specific instructions.
679 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
680 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
681 MI->dump();
682
683 const MachineOperand &Src0 = MI->getOperand(2);
684 const MachineOperand &Src1 = MI->getOperand(3);
685 const MachineOperand &Src2 = MI->getOperand(4);
686 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
687 if (!compareMachineOp(Src0, Src1) &&
688 !compareMachineOp(Src0, Src2)) {
689 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
690 return false;
691 }
692 }
693 }
694
Tom Stellard93fabce2013-10-10 17:11:55 +0000695 return true;
696}
697
Matt Arsenaultf14032a2013-11-15 22:02:28 +0000698unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +0000699 switch (MI.getOpcode()) {
700 default: return AMDGPU::INSTRUCTION_LIST_END;
701 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
702 case AMDGPU::COPY: return AMDGPU::COPY;
703 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +0000704 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +0000705 case AMDGPU::S_MOV_B32:
706 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +0000707 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000708 case AMDGPU::S_ADD_I32: return AMDGPU::V_ADD_I32_e32;
709 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
710 case AMDGPU::S_SUB_I32: return AMDGPU::V_SUB_I32_e32;
711 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000712 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
713 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
714 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
715 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
716 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
717 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
718 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000719 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
720 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
721 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
722 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
723 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
724 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000725 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
726 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +0000727 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
728 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +0000729 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +0000730 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +0000731 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000732 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
733 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
734 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
735 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
736 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
737 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +0000738 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000739 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000740 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000741 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000742 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000743 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000744 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000745 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +0000746 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000747 }
748}
749
750bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
751 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
752}
753
754const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
755 unsigned OpNo) const {
756 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
757 const MCInstrDesc &Desc = get(MI.getOpcode());
758 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
759 Desc.OpInfo[OpNo].RegClass == -1)
760 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
761
762 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
763 return RI.getRegClass(RCID);
764}
765
766bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
767 switch (MI.getOpcode()) {
768 case AMDGPU::COPY:
769 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000770 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +0000771 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +0000772 return RI.hasVGPRs(getOpRegClass(MI, 0));
773 default:
774 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
775 }
776}
777
778void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
779 MachineBasicBlock::iterator I = MI;
780 MachineOperand &MO = MI->getOperand(OpIdx);
781 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
782 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
783 const TargetRegisterClass *RC = RI.getRegClass(RCID);
784 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
785 if (MO.isReg()) {
786 Opcode = AMDGPU::COPY;
787 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +0000788 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +0000789 }
790
Matt Arsenault3a4d86a2013-11-18 20:09:55 +0000791 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
792 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +0000793 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
794 Reg).addOperand(MO);
795 MO.ChangeToRegister(Reg, false);
796}
797
Tom Stellard15834092014-03-21 15:51:57 +0000798unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
799 MachineRegisterInfo &MRI,
800 MachineOperand &SuperReg,
801 const TargetRegisterClass *SuperRC,
802 unsigned SubIdx,
803 const TargetRegisterClass *SubRC)
804 const {
805 assert(SuperReg.isReg());
806
807 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
808 unsigned SubReg = MRI.createVirtualRegister(SubRC);
809
810 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +0000811 // value so we don't need to worry about merging its subreg index with the
812 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +0000813 // eliminate this extra copy.
814 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
815 NewSuperReg)
816 .addOperand(SuperReg);
817
818 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
819 SubReg)
820 .addReg(NewSuperReg, 0, SubIdx);
821 return SubReg;
822}
823
Matt Arsenault248b7b62014-03-24 20:08:09 +0000824MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
825 MachineBasicBlock::iterator MII,
826 MachineRegisterInfo &MRI,
827 MachineOperand &Op,
828 const TargetRegisterClass *SuperRC,
829 unsigned SubIdx,
830 const TargetRegisterClass *SubRC) const {
831 if (Op.isImm()) {
832 // XXX - Is there a better way to do this?
833 if (SubIdx == AMDGPU::sub0)
834 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
835 if (SubIdx == AMDGPU::sub1)
836 return MachineOperand::CreateImm(Op.getImm() >> 32);
837
838 llvm_unreachable("Unhandled register index for immediate");
839 }
840
841 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
842 SubIdx, SubRC);
843 return MachineOperand::CreateReg(SubReg, false);
844}
845
Matt Arsenaultbd995802014-03-24 18:26:52 +0000846unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
847 MachineBasicBlock::iterator MI,
848 MachineRegisterInfo &MRI,
849 const TargetRegisterClass *RC,
850 const MachineOperand &Op) const {
851 MachineBasicBlock *MBB = MI->getParent();
852 DebugLoc DL = MI->getDebugLoc();
853 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
854 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
855 unsigned Dst = MRI.createVirtualRegister(RC);
856
857 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
858 LoDst)
859 .addImm(Op.getImm() & 0xFFFFFFFF);
860 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
861 HiDst)
862 .addImm(Op.getImm() >> 32);
863
864 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
865 .addReg(LoDst)
866 .addImm(AMDGPU::sub0)
867 .addReg(HiDst)
868 .addImm(AMDGPU::sub1);
869
870 Worklist.push_back(Lo);
871 Worklist.push_back(Hi);
872
873 return Dst;
874}
875
Tom Stellard82166022013-11-13 23:36:37 +0000876void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
877 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
878 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
879 AMDGPU::OpName::src0);
880 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
881 AMDGPU::OpName::src1);
882 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
883 AMDGPU::OpName::src2);
884
885 // Legalize VOP2
886 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Matt Arsenault08f7e372013-11-18 20:09:50 +0000887 MachineOperand &Src0 = MI->getOperand(Src0Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000888 MachineOperand &Src1 = MI->getOperand(Src1Idx);
Matt Arsenaultf4760452013-11-14 08:06:38 +0000889
Matt Arsenault08f7e372013-11-18 20:09:50 +0000890 // If the instruction implicitly reads VCC, we can't have any SGPR operands,
891 // so move any.
892 bool ReadsVCC = MI->readsRegister(AMDGPU::VCC, &RI);
893 if (ReadsVCC && Src0.isReg() &&
894 RI.isSGPRClass(MRI.getRegClass(Src0.getReg()))) {
895 legalizeOpWithMove(MI, Src0Idx);
896 return;
897 }
898
899 if (ReadsVCC && Src1.isReg() &&
900 RI.isSGPRClass(MRI.getRegClass(Src1.getReg()))) {
901 legalizeOpWithMove(MI, Src1Idx);
902 return;
903 }
904
Matt Arsenaultf4760452013-11-14 08:06:38 +0000905 // Legalize VOP2 instructions where src1 is not a VGPR. An SGPR input must
906 // be the first operand, and there can only be one.
Tom Stellard82166022013-11-13 23:36:37 +0000907 if (Src1.isImm() || Src1.isFPImm() ||
908 (Src1.isReg() && RI.isSGPRClass(MRI.getRegClass(Src1.getReg())))) {
909 if (MI->isCommutable()) {
910 if (commuteInstruction(MI))
911 return;
912 }
913 legalizeOpWithMove(MI, Src1Idx);
914 }
915 }
916
Matt Arsenault08f7e372013-11-18 20:09:50 +0000917 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +0000918 // Legalize VOP3
919 if (isVOP3(MI->getOpcode())) {
920 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
921 unsigned SGPRReg = AMDGPU::NoRegister;
922 for (unsigned i = 0; i < 3; ++i) {
923 int Idx = VOP3Idx[i];
924 if (Idx == -1)
925 continue;
926 MachineOperand &MO = MI->getOperand(Idx);
927
928 if (MO.isReg()) {
929 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
930 continue; // VGPRs are legal
931
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +0000932 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
933
Tom Stellard82166022013-11-13 23:36:37 +0000934 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
935 SGPRReg = MO.getReg();
936 // We can use one SGPR in each VOP3 instruction.
937 continue;
938 }
939 } else if (!isLiteralConstant(MO)) {
940 // If it is not a register and not a literal constant, then it must be
941 // an inline constant which is always legal.
942 continue;
943 }
944 // If we make it this far, then the operand is not legal and we must
945 // legalize it.
946 legalizeOpWithMove(MI, Idx);
947 }
948 }
949
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000950 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +0000951 // The register class of the operands much be the same type as the register
952 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000953 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
954 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000955 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000956 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
957 if (!MI->getOperand(i).isReg() ||
958 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
959 continue;
960 const TargetRegisterClass *OpRC =
961 MRI.getRegClass(MI->getOperand(i).getReg());
962 if (RI.hasVGPRs(OpRC)) {
963 VRC = OpRC;
964 } else {
965 SRC = OpRC;
966 }
967 }
968
969 // If any of the operands are VGPR registers, then they all most be
970 // otherwise we will create illegal VGPR->SGPR copies when legalizing
971 // them.
972 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
973 if (!VRC) {
974 assert(SRC);
975 VRC = RI.getEquivalentVGPRClass(SRC);
976 }
977 RC = VRC;
978 } else {
979 RC = SRC;
980 }
981
982 // Update all the operands so they have the same type.
983 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
984 if (!MI->getOperand(i).isReg() ||
985 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
986 continue;
987 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000988 MachineBasicBlock *InsertBB;
989 MachineBasicBlock::iterator Insert;
990 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
991 InsertBB = MI->getParent();
992 Insert = MI;
993 } else {
994 // MI is a PHI instruction.
995 InsertBB = MI->getOperand(i + 1).getMBB();
996 Insert = InsertBB->getFirstTerminator();
997 }
998 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +0000999 get(AMDGPU::COPY), DstReg)
1000 .addOperand(MI->getOperand(i));
1001 MI->getOperand(i).setReg(DstReg);
1002 }
1003 }
Tom Stellard15834092014-03-21 15:51:57 +00001004
Tom Stellarda5687382014-05-15 14:41:55 +00001005 // Legalize INSERT_SUBREG
1006 // src0 must have the same register class as dst
1007 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1008 unsigned Dst = MI->getOperand(0).getReg();
1009 unsigned Src0 = MI->getOperand(1).getReg();
1010 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1011 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1012 if (DstRC != Src0RC) {
1013 MachineBasicBlock &MBB = *MI->getParent();
1014 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1015 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1016 .addReg(Src0);
1017 MI->getOperand(1).setReg(NewSrc0);
1018 }
1019 return;
1020 }
1021
Tom Stellard15834092014-03-21 15:51:57 +00001022 // Legalize MUBUF* instructions
1023 // FIXME: If we start using the non-addr64 instructions for compute, we
1024 // may need to legalize them here.
1025
1026 int SRsrcIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1027 AMDGPU::OpName::srsrc);
1028 int VAddrIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1029 AMDGPU::OpName::vaddr);
1030 if (SRsrcIdx != -1 && VAddrIdx != -1) {
1031 const TargetRegisterClass *VAddrRC =
1032 RI.getRegClass(get(MI->getOpcode()).OpInfo[VAddrIdx].RegClass);
1033
1034 if(VAddrRC->getSize() == 8 &&
1035 MRI.getRegClass(MI->getOperand(SRsrcIdx).getReg()) != VAddrRC) {
1036 // We have a MUBUF instruction that uses a 64-bit vaddr register and
1037 // srsrc has the incorrect register class. In order to fix this, we
1038 // need to extract the pointer from the resource descriptor (srsrc),
1039 // add it to the value of vadd, then store the result in the vaddr
1040 // operand. Then, we need to set the pointer field of the resource
1041 // descriptor to zero.
1042
1043 MachineBasicBlock &MBB = *MI->getParent();
1044 MachineOperand &SRsrcOp = MI->getOperand(SRsrcIdx);
1045 MachineOperand &VAddrOp = MI->getOperand(VAddrIdx);
1046 unsigned SRsrcPtrLo, SRsrcPtrHi, VAddrLo, VAddrHi;
1047 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1048 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1049 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1050 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1051 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1052 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1053 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
1054
1055 // SRsrcPtrLo = srsrc:sub0
1056 SRsrcPtrLo = buildExtractSubReg(MI, MRI, SRsrcOp,
1057 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
1058
1059 // SRsrcPtrHi = srsrc:sub1
1060 SRsrcPtrHi = buildExtractSubReg(MI, MRI, SRsrcOp,
1061 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
1062
1063 // VAddrLo = vaddr:sub0
1064 VAddrLo = buildExtractSubReg(MI, MRI, VAddrOp,
1065 &AMDGPU::VReg_64RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
1066
1067 // VAddrHi = vaddr:sub1
1068 VAddrHi = buildExtractSubReg(MI, MRI, VAddrOp,
1069 &AMDGPU::VReg_64RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
1070
1071 // NewVaddrLo = SRsrcPtrLo + VAddrLo
1072 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1073 NewVAddrLo)
1074 .addReg(SRsrcPtrLo)
1075 .addReg(VAddrLo)
1076 .addReg(AMDGPU::VCC, RegState::Define | RegState::Implicit);
1077
1078 // NewVaddrHi = SRsrcPtrHi + VAddrHi
1079 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1080 NewVAddrHi)
1081 .addReg(SRsrcPtrHi)
1082 .addReg(VAddrHi)
1083 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1084 .addReg(AMDGPU::VCC, RegState::Implicit);
1085
1086 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1087 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1088 NewVAddr)
1089 .addReg(NewVAddrLo)
1090 .addImm(AMDGPU::sub0)
1091 .addReg(NewVAddrHi)
1092 .addImm(AMDGPU::sub1);
1093
1094 // Zero64 = 0
1095 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1096 Zero64)
1097 .addImm(0);
1098
1099 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1100 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1101 SRsrcFormatLo)
1102 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1103
1104 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1105 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1106 SRsrcFormatHi)
1107 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1108
1109 // NewSRsrc = {Zero64, SRsrcFormat}
1110 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1111 NewSRsrc)
1112 .addReg(Zero64)
1113 .addImm(AMDGPU::sub0_sub1)
1114 .addReg(SRsrcFormatLo)
1115 .addImm(AMDGPU::sub2)
1116 .addReg(SRsrcFormatHi)
1117 .addImm(AMDGPU::sub3);
1118
1119 // Update the instruction to use NewVaddr
1120 MI->getOperand(VAddrIdx).setReg(NewVAddr);
1121 // Update the instruction to use NewSRsrc
1122 MI->getOperand(SRsrcIdx).setReg(NewSRsrc);
1123 }
1124 }
Tom Stellard82166022013-11-13 23:36:37 +00001125}
1126
Tom Stellard0c354f22014-04-30 15:31:29 +00001127void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1128 MachineBasicBlock *MBB = MI->getParent();
1129 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001130 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001131 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001132 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001133 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001134 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001135 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1136 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001137 unsigned RegOffset;
1138 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001139
Tom Stellard4c00b522014-05-09 16:42:22 +00001140 if (MI->getOperand(2).isReg()) {
1141 RegOffset = MI->getOperand(2).getReg();
1142 ImmOffset = 0;
1143 } else {
1144 assert(MI->getOperand(2).isImm());
1145 // SMRD instructions take a dword offsets and MUBUF instructions
1146 // take a byte offset.
1147 ImmOffset = MI->getOperand(2).getImm() << 2;
1148 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1149 if (isUInt<12>(ImmOffset)) {
1150 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1151 RegOffset)
1152 .addImm(0);
1153 } else {
1154 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1155 RegOffset)
1156 .addImm(ImmOffset);
1157 ImmOffset = 0;
1158 }
1159 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001160
1161 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001162 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001163 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1164 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1165 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1166
1167 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1168 .addImm(0);
1169 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1170 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1171 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1172 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1173 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1174 .addReg(DWord0)
1175 .addImm(AMDGPU::sub0)
1176 .addReg(DWord1)
1177 .addImm(AMDGPU::sub1)
1178 .addReg(DWord2)
1179 .addImm(AMDGPU::sub2)
1180 .addReg(DWord3)
1181 .addImm(AMDGPU::sub3);
1182 MI->setDesc(get(NewOpcode));
Tom Stellard4c00b522014-05-09 16:42:22 +00001183 if (MI->getOperand(2).isReg()) {
1184 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1185 } else {
1186 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1187 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001188 MI->getOperand(1).setReg(SRsrc);
Tom Stellard4c00b522014-05-09 16:42:22 +00001189 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard0c354f22014-04-30 15:31:29 +00001190 }
1191}
1192
Tom Stellard82166022013-11-13 23:36:37 +00001193void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1194 SmallVector<MachineInstr *, 128> Worklist;
1195 Worklist.push_back(&TopInst);
1196
1197 while (!Worklist.empty()) {
1198 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001199 MachineBasicBlock *MBB = Inst->getParent();
1200 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1201
Matt Arsenault27cc9582014-04-18 01:53:18 +00001202 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001203 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001204
Tom Stellarde0387202014-03-21 15:51:54 +00001205 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001206 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001207 default:
1208 if (isSMRD(Inst->getOpcode())) {
1209 moveSMRDToVALU(Inst, MRI);
1210 }
1211 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001212 case AMDGPU::S_MOV_B64: {
1213 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001214
Matt Arsenaultbd995802014-03-24 18:26:52 +00001215 // If the source operand is a register we can replace this with a
1216 // copy.
1217 if (Inst->getOperand(1).isReg()) {
1218 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1219 .addOperand(Inst->getOperand(0))
1220 .addOperand(Inst->getOperand(1));
1221 Worklist.push_back(Copy);
1222 } else {
1223 // Otherwise, we need to split this into two movs, because there is
1224 // no 64-bit VALU move instruction.
1225 unsigned Reg = Inst->getOperand(0).getReg();
1226 unsigned Dst = split64BitImm(Worklist,
1227 Inst,
1228 MRI,
1229 MRI.getRegClass(Reg),
1230 Inst->getOperand(1));
1231 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001232 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001233 Inst->eraseFromParent();
1234 continue;
1235 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001236 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001237 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001238 Inst->eraseFromParent();
1239 continue;
1240
1241 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001242 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001243 Inst->eraseFromParent();
1244 continue;
1245
1246 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001247 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001248 Inst->eraseFromParent();
1249 continue;
1250
1251 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001252 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001253 Inst->eraseFromParent();
1254 continue;
1255
Matt Arsenault8333e432014-06-10 19:18:24 +00001256 case AMDGPU::S_BCNT1_I32_B64:
1257 splitScalar64BitBCNT(Worklist, Inst);
1258 Inst->eraseFromParent();
1259 continue;
1260
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001261 case AMDGPU::S_BFE_U64:
1262 case AMDGPU::S_BFE_I64:
1263 case AMDGPU::S_BFM_B64:
1264 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001265 }
1266
Tom Stellard15834092014-03-21 15:51:57 +00001267 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1268 // We cannot move this instruction to the VALU, so we should try to
1269 // legalize its operands instead.
1270 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001271 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001272 }
Tom Stellard82166022013-11-13 23:36:37 +00001273
Tom Stellard82166022013-11-13 23:36:37 +00001274 // Use the new VALU Opcode.
1275 const MCInstrDesc &NewDesc = get(NewOpcode);
1276 Inst->setDesc(NewDesc);
1277
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001278 // Remove any references to SCC. Vector instructions can't read from it, and
1279 // We're just about to add the implicit use / defs of VCC, and we don't want
1280 // both.
1281 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1282 MachineOperand &Op = Inst->getOperand(i);
1283 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1284 Inst->RemoveOperand(i);
1285 }
1286
Matt Arsenault27cc9582014-04-18 01:53:18 +00001287 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1288 // We are converting these to a BFE, so we need to add the missing
1289 // operands for the size and offset.
1290 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001291 Inst->addOperand(Inst->getOperand(1));
1292 Inst->getOperand(1).ChangeToImmediate(0);
1293 Inst->addOperand(MachineOperand::CreateImm(0));
1294 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault27cc9582014-04-18 01:53:18 +00001295 Inst->addOperand(MachineOperand::CreateImm(0));
1296 Inst->addOperand(MachineOperand::CreateImm(Size));
1297
1298 // XXX - Other pointless operands. There are 4, but it seems you only need
1299 // 3 to not hit an assertion later in MCInstLower.
1300 Inst->addOperand(MachineOperand::CreateImm(0));
1301 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001302 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1303 // The VALU version adds the second operand to the result, so insert an
1304 // extra 0 operand.
1305 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001306 }
1307
Matt Arsenault27cc9582014-04-18 01:53:18 +00001308 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001309
Matt Arsenault78b86702014-04-18 05:19:26 +00001310 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1311 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1312 // If we need to move this to VGPRs, we need to unpack the second operand
1313 // back into the 2 separate ones for bit offset and width.
1314 assert(OffsetWidthOp.isImm() &&
1315 "Scalar BFE is only implemented for constant width and offset");
1316 uint32_t Imm = OffsetWidthOp.getImm();
1317
1318 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1319 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
1320
1321 Inst->RemoveOperand(2); // Remove old immediate.
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001322 Inst->addOperand(Inst->getOperand(1));
1323 Inst->getOperand(1).ChangeToImmediate(0);
Matt Arsenault4b0402e2014-05-13 23:45:50 +00001324 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault78b86702014-04-18 05:19:26 +00001325 Inst->addOperand(MachineOperand::CreateImm(Offset));
Matt Arsenault78b86702014-04-18 05:19:26 +00001326 Inst->addOperand(MachineOperand::CreateImm(0));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001327 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001328 Inst->addOperand(MachineOperand::CreateImm(0));
1329 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault78b86702014-04-18 05:19:26 +00001330 }
1331
Tom Stellard82166022013-11-13 23:36:37 +00001332 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001333
Tom Stellard82166022013-11-13 23:36:37 +00001334 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1335
Matt Arsenault27cc9582014-04-18 01:53:18 +00001336 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001337 // For target instructions, getOpRegClass just returns the virtual
1338 // register class associated with the operand, so we need to find an
1339 // equivalent VGPR register class in order to move the instruction to the
1340 // VALU.
1341 case AMDGPU::COPY:
1342 case AMDGPU::PHI:
1343 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001344 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001345 if (RI.hasVGPRs(NewDstRC))
1346 continue;
1347 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1348 if (!NewDstRC)
1349 continue;
1350 break;
1351 default:
1352 break;
1353 }
1354
1355 unsigned DstReg = Inst->getOperand(0).getReg();
1356 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1357 MRI.replaceRegWith(DstReg, NewDstReg);
1358
Tom Stellarde1a24452014-04-17 21:00:01 +00001359 // Legalize the operands
1360 legalizeOperands(Inst);
1361
Tom Stellard82166022013-11-13 23:36:37 +00001362 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1363 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001364 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001365 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1366 Worklist.push_back(&UseMI);
1367 }
1368 }
1369 }
1370}
1371
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001372//===----------------------------------------------------------------------===//
1373// Indirect addressing callbacks
1374//===----------------------------------------------------------------------===//
1375
1376unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1377 unsigned Channel) const {
1378 assert(Channel == 0);
1379 return RegIndex;
1380}
1381
Tom Stellard26a3b672013-10-22 18:19:10 +00001382const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001383 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001384}
1385
Matt Arsenault689f3252014-06-09 16:36:31 +00001386void SIInstrInfo::splitScalar64BitUnaryOp(
1387 SmallVectorImpl<MachineInstr *> &Worklist,
1388 MachineInstr *Inst,
1389 unsigned Opcode) const {
1390 MachineBasicBlock &MBB = *Inst->getParent();
1391 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1392
1393 MachineOperand &Dest = Inst->getOperand(0);
1394 MachineOperand &Src0 = Inst->getOperand(1);
1395 DebugLoc DL = Inst->getDebugLoc();
1396
1397 MachineBasicBlock::iterator MII = Inst;
1398
1399 const MCInstrDesc &InstDesc = get(Opcode);
1400 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1401 MRI.getRegClass(Src0.getReg()) :
1402 &AMDGPU::SGPR_32RegClass;
1403
1404 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1405
1406 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1407 AMDGPU::sub0, Src0SubRC);
1408
1409 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1410 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1411
1412 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1413 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1414 .addOperand(SrcReg0Sub0);
1415
1416 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1417 AMDGPU::sub1, Src0SubRC);
1418
1419 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1420 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1421 .addOperand(SrcReg0Sub1);
1422
1423 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1424 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1425 .addReg(DestSub0)
1426 .addImm(AMDGPU::sub0)
1427 .addReg(DestSub1)
1428 .addImm(AMDGPU::sub1);
1429
1430 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1431
1432 // Try to legalize the operands in case we need to swap the order to keep it
1433 // valid.
1434 Worklist.push_back(LoHalf);
1435 Worklist.push_back(HiHalf);
1436}
1437
1438void SIInstrInfo::splitScalar64BitBinaryOp(
1439 SmallVectorImpl<MachineInstr *> &Worklist,
1440 MachineInstr *Inst,
1441 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001442 MachineBasicBlock &MBB = *Inst->getParent();
1443 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1444
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001445 MachineOperand &Dest = Inst->getOperand(0);
1446 MachineOperand &Src0 = Inst->getOperand(1);
1447 MachineOperand &Src1 = Inst->getOperand(2);
1448 DebugLoc DL = Inst->getDebugLoc();
1449
1450 MachineBasicBlock::iterator MII = Inst;
1451
1452 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00001453 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1454 MRI.getRegClass(Src0.getReg()) :
1455 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001456
Matt Arsenault684dc802014-03-24 20:08:13 +00001457 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1458 const TargetRegisterClass *Src1RC = Src1.isReg() ?
1459 MRI.getRegClass(Src1.getReg()) :
1460 &AMDGPU::SGPR_32RegClass;
1461
1462 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
1463
1464 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1465 AMDGPU::sub0, Src0SubRC);
1466 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1467 AMDGPU::sub0, Src1SubRC);
1468
1469 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1470 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1471
1472 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001473 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001474 .addOperand(SrcReg0Sub0)
1475 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001476
Matt Arsenault684dc802014-03-24 20:08:13 +00001477 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1478 AMDGPU::sub1, Src0SubRC);
1479 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1480 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001481
Matt Arsenault684dc802014-03-24 20:08:13 +00001482 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001483 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001484 .addOperand(SrcReg0Sub1)
1485 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001486
Matt Arsenault684dc802014-03-24 20:08:13 +00001487 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001488 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1489 .addReg(DestSub0)
1490 .addImm(AMDGPU::sub0)
1491 .addReg(DestSub1)
1492 .addImm(AMDGPU::sub1);
1493
1494 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1495
1496 // Try to legalize the operands in case we need to swap the order to keep it
1497 // valid.
1498 Worklist.push_back(LoHalf);
1499 Worklist.push_back(HiHalf);
1500}
1501
Matt Arsenault8333e432014-06-10 19:18:24 +00001502void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
1503 MachineInstr *Inst) const {
1504 MachineBasicBlock &MBB = *Inst->getParent();
1505 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1506
1507 MachineBasicBlock::iterator MII = Inst;
1508 DebugLoc DL = Inst->getDebugLoc();
1509
1510 MachineOperand &Dest = Inst->getOperand(0);
1511 MachineOperand &Src = Inst->getOperand(1);
1512
1513 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
1514 const TargetRegisterClass *SrcRC = Src.isReg() ?
1515 MRI.getRegClass(Src.getReg()) :
1516 &AMDGPU::SGPR_32RegClass;
1517
1518 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1519 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1520
1521 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
1522
1523 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1524 AMDGPU::sub0, SrcSubRC);
1525 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1526 AMDGPU::sub1, SrcSubRC);
1527
1528 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
1529 .addOperand(SrcRegSub0)
1530 .addImm(0);
1531
1532 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
1533 .addOperand(SrcRegSub1)
1534 .addReg(MidReg);
1535
1536 MRI.replaceRegWith(Dest.getReg(), ResultReg);
1537
1538 Worklist.push_back(First);
1539 Worklist.push_back(Second);
1540}
1541
Matt Arsenault27cc9582014-04-18 01:53:18 +00001542void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
1543 MachineInstr *Inst) const {
1544 // Add the implict and explicit register definitions.
1545 if (NewDesc.ImplicitUses) {
1546 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
1547 unsigned Reg = NewDesc.ImplicitUses[i];
1548 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
1549 }
1550 }
1551
1552 if (NewDesc.ImplicitDefs) {
1553 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
1554 unsigned Reg = NewDesc.ImplicitDefs[i];
1555 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
1556 }
1557 }
1558}
1559
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001560MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
1561 MachineBasicBlock *MBB,
1562 MachineBasicBlock::iterator I,
1563 unsigned ValueReg,
1564 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001565 const DebugLoc &DL = MBB->findDebugLoc(I);
1566 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1567 getIndirectIndexBegin(*MBB->getParent()));
1568
1569 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
1570 .addReg(IndirectBaseReg, RegState::Define)
1571 .addOperand(I->getOperand(0))
1572 .addReg(IndirectBaseReg)
1573 .addReg(OffsetReg)
1574 .addImm(0)
1575 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001576}
1577
1578MachineInstrBuilder SIInstrInfo::buildIndirectRead(
1579 MachineBasicBlock *MBB,
1580 MachineBasicBlock::iterator I,
1581 unsigned ValueReg,
1582 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001583 const DebugLoc &DL = MBB->findDebugLoc(I);
1584 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1585 getIndirectIndexBegin(*MBB->getParent()));
1586
1587 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
1588 .addOperand(I->getOperand(0))
1589 .addOperand(I->getOperand(1))
1590 .addReg(IndirectBaseReg)
1591 .addReg(OffsetReg)
1592 .addImm(0);
1593
1594}
1595
1596void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
1597 const MachineFunction &MF) const {
1598 int End = getIndirectIndexEnd(MF);
1599 int Begin = getIndirectIndexBegin(MF);
1600
1601 if (End == -1)
1602 return;
1603
1604
1605 for (int Index = Begin; Index <= End; ++Index)
1606 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
1607
Tom Stellard415ef6d2013-11-13 23:58:51 +00001608 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001609 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
1610
Tom Stellard415ef6d2013-11-13 23:58:51 +00001611 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001612 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
1613
Tom Stellard415ef6d2013-11-13 23:58:51 +00001614 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001615 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
1616
Tom Stellard415ef6d2013-11-13 23:58:51 +00001617 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001618 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
1619
Tom Stellard415ef6d2013-11-13 23:58:51 +00001620 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001621 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001622}