blob: 1ac62a74bcef7ac591ac49f953653ae7b6b49d39 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===- X86InstrFPStack.td - FPU Instruction Set ------------*- tablegen -*-===//
Jia Liub22310f2012-02-18 12:03:15 +00002//
Evan Cheng6e595b92006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng6e595b92006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4f674922006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng9bf978d2006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Michael Liao5bf95782014-12-04 05:20:33 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
Chris Lattnerd587e582008-03-09 07:05:32 +000021 SDTCisVT<1, f80>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Michael Liao5bf95782014-12-04 05:20:33 +000023 SDTCisPtrTy<1>,
Dale Johannesen23f631d2007-07-10 20:53:41 +000024 SDTCisVT<2, OtherVT>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Michael Liao5bf95782014-12-04 05:20:33 +000026 SDTCisPtrTy<1>,
Dale Johannesen23f631d2007-07-10 20:53:41 +000027 SDTCisVT<2, OtherVT>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +000030def SDTX86Fnstsw : SDTypeProfile<1, 1, [SDTCisVT<0, i16>, SDTCisVT<1, i16>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000031def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000032
Anton Korobeynikov91460e42007-11-16 01:31:51 +000033def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
34
Chris Lattner317332f2008-01-10 07:59:24 +000035def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
Chris Lattnera5156c32010-09-22 01:28:21 +000036 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000037def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000038 [SDNPHasChain, SDNPInGlue, SDNPMayStore,
Chris Lattnera5156c32010-09-22 01:28:21 +000039 SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000040def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
Chris Lattnera5156c32010-09-22 01:28:21 +000041 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000042def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000043 [SDNPHasChain, SDNPOutGlue, SDNPMayLoad,
Chris Lattnera5156c32010-09-22 01:28:21 +000044 SDNPMemOperand]>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +000045def X86fp_stsw : SDNode<"X86ISD::FNSTSW16r", SDTX86Fnstsw>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000046def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000047 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000048def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000049 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000050def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000051 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Anton Korobeynikov91460e42007-11-16 01:31:51 +000052def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattner78f518b2010-09-22 01:05:16 +000053 [SDNPHasChain, SDNPMayStore, SDNPSideEffect,
54 SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000055
56//===----------------------------------------------------------------------===//
Evan Cheng4f674922006-03-17 19:55:52 +000057// FPStack pattern fragments
58//===----------------------------------------------------------------------===//
59
Daniel Sanders11300ce2017-10-13 21:28:03 +000060def fpimm0 : FPImmLeaf<fAny, [{
61 return Imm.isExactlyValue(+0.0);
Evan Cheng4f674922006-03-17 19:55:52 +000062}]>;
63
Daniel Sanders11300ce2017-10-13 21:28:03 +000064def fpimmneg0 : FPImmLeaf<fAny, [{
65 return Imm.isExactlyValue(-0.0);
Evan Cheng4f674922006-03-17 19:55:52 +000066}]>;
67
Daniel Sanders11300ce2017-10-13 21:28:03 +000068def fpimm1 : FPImmLeaf<fAny, [{
69 return Imm.isExactlyValue(+1.0);
Evan Cheng4f674922006-03-17 19:55:52 +000070}]>;
71
Daniel Sanders11300ce2017-10-13 21:28:03 +000072def fpimmneg1 : FPImmLeaf<fAny, [{
73 return Imm.isExactlyValue(-1.0);
Evan Cheng4f674922006-03-17 19:55:52 +000074}]>;
75
Evan Chengd5847812006-02-21 20:00:20 +000076// Some 'special' instructions
Dan Gohman453d64c2009-10-29 18:10:34 +000077let usesCustomInserter = 1 in { // Expanded after instruction selection.
Eric Christophera964f4d2010-11-30 21:57:32 +000078 def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000079 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000080 def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000081 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000082 def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000083 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000084 def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000085 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000086 def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000087 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000088 def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000089 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000090 def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000091 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000092 def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000093 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000094 def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000095 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Chengd5847812006-02-21 20:00:20 +000096}
97
Dale Johannesena47f7d72007-08-07 20:29:26 +000098// All FP Stack operations are represented with four instructions here. The
99// first three instructions, generated by the instruction selector, use "RFP32"
100// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
Michael Liao5bf95782014-12-04 05:20:33 +0000101// 64-bit or 80-bit floating point values. These sizes apply to the values,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000102// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
103// copied to each other without losing information. These instructions are all
104// pseudo instructions and use the "_Fp" suffix.
105// In some cases there are additional variants with a mixture of different
106// register sizes.
Evan Cheng6e595b92006-02-21 19:13:53 +0000107// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000108// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesena47f7d72007-08-07 20:29:26 +0000109// the actual register(s) used are implicit. These are always 80 bits.
Michael Liao5bf95782014-12-04 05:20:33 +0000110// The FP stackifier pass converts one to the other after register allocation
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000111// occurs.
Evan Cheng6e595b92006-02-21 19:13:53 +0000112//
113// Note that the FpI instruction should have instruction selection info (e.g.
114// a pattern) and the FPI instruction should have emission info (e.g. opcode
115// encoding and asm printing info).
116
Bob Wilsona967c422010-08-26 18:08:11 +0000117// FpIf32, FpIf64 - Floating Point Pseudo Instruction template.
Dale Johannesene36c4002007-09-23 14:52:20 +0000118// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
119// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
120// f80 instructions cannot use SSE and use neither of these.
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000121class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern,
122 InstrItinClass itin = NoItinerary> :
123 FpI_<outs, ins, fp, pattern, itin>, Requires<[FPStackf32]>;
124class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern,
125 InstrItinClass itin = NoItinerary> :
126 FpI_<outs, ins, fp, pattern, itin>, Requires<[FPStackf64]>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000127
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000128// Factoring for arithmetic.
129multiclass FPBinary_rr<SDNode OpNode> {
130// Register op register -> register
131// These are separated out because they have no reversed form.
Dale Johannesene36c4002007-09-23 14:52:20 +0000132def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000133 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000134def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000135 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000136def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000137 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000138}
139// The FopST0 series are not included here because of the irregularities
140// in where the 'r' goes in assembly output.
Dale Johannesenb1888e72007-08-05 18:49:15 +0000141// These instructions cannot address 80-bit memory.
Craig Topperc458c7c62015-12-01 06:13:16 +0000142multiclass FPBinary<SDNode OpNode, Format fp, string asmstring,
143 bit Forward = 1> {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000144// ST(0) = ST(0) + [mem]
Michael Liao5bf95782014-12-04 05:20:33 +0000145def _Fp32m : FpIf32<(outs RFP32:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000146 (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000147 [!if(Forward,
148 (set RFP32:$dst,
149 (OpNode RFP32:$src1, (loadf32 addr:$src2))),
150 (set RFP32:$dst,
151 (OpNode (loadf32 addr:$src2), RFP32:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000152def _Fp64m : FpIf64<(outs RFP64:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000153 (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000154 [!if(Forward,
155 (set RFP64:$dst,
156 (OpNode RFP64:$src1, (loadf64 addr:$src2))),
157 (set RFP64:$dst,
158 (OpNode (loadf64 addr:$src2), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000159def _Fp64m32: FpIf64<(outs RFP64:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000160 (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000161 [!if(Forward,
162 (set RFP64:$dst,
163 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2)))),
164 (set RFP64:$dst,
165 (OpNode (f64 (extloadf32 addr:$src2)), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000166def _Fp80m32: FpI_<(outs RFP80:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000167 (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000168 [!if(Forward,
169 (set RFP80:$dst,
170 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2)))),
171 (set RFP80:$dst,
172 (OpNode (f80 (extloadf32 addr:$src2)), RFP80:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000173def _Fp80m64: FpI_<(outs RFP80:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000174 (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000175 [!if(Forward,
176 (set RFP80:$dst,
177 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2)))),
178 (set RFP80:$dst,
179 (OpNode (f80 (extloadf64 addr:$src2)), RFP80:$src1)))]>;
180let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000181def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000182 !strconcat("f", asmstring, "{s}\t$src")>;
183let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000184def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000185 !strconcat("f", asmstring, "{l}\t$src")>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000186// ST(0) = ST(0) + [memint]
Michael Liao5bf95782014-12-04 05:20:33 +0000187def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000188 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000189 [!if(Forward,
190 (set RFP32:$dst,
191 (OpNode RFP32:$src1, (X86fild addr:$src2, i16))),
192 (set RFP32:$dst,
193 (OpNode (X86fild addr:$src2, i16), RFP32:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000194def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000195 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000196 [!if(Forward,
197 (set RFP32:$dst,
198 (OpNode RFP32:$src1, (X86fild addr:$src2, i32))),
199 (set RFP32:$dst,
200 (OpNode (X86fild addr:$src2, i32), RFP32:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000201def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000202 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000203 [!if(Forward,
204 (set RFP64:$dst,
205 (OpNode RFP64:$src1, (X86fild addr:$src2, i16))),
206 (set RFP64:$dst,
207 (OpNode (X86fild addr:$src2, i16), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000208def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000209 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000210 [!if(Forward,
211 (set RFP64:$dst,
212 (OpNode RFP64:$src1, (X86fild addr:$src2, i32))),
213 (set RFP64:$dst,
214 (OpNode (X86fild addr:$src2, i32), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000215def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
Craig Topperc458c7c62015-12-01 06:13:16 +0000216 OneArgFPRW,
217 [!if(Forward,
218 (set RFP80:$dst,
219 (OpNode RFP80:$src1, (X86fild addr:$src2, i16))),
220 (set RFP80:$dst,
221 (OpNode (X86fild addr:$src2, i16), RFP80:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000222def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
Craig Topperc458c7c62015-12-01 06:13:16 +0000223 OneArgFPRW,
224 [!if(Forward,
225 (set RFP80:$dst,
226 (OpNode RFP80:$src1, (X86fild addr:$src2, i32))),
227 (set RFP80:$dst,
228 (OpNode (X86fild addr:$src2, i32), RFP80:$src1)))]>;
229let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000230def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000231 !strconcat("fi", asmstring, "{s}\t$src")>;
232let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000233def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000234 !strconcat("fi", asmstring, "{l}\t$src")>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000235}
236
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000237let Defs = [FPSW] in {
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000238// FPBinary_rr just defines pseudo-instructions, no need to set a scheduling
239// resources.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000240defm ADD : FPBinary_rr<fadd>;
241defm SUB : FPBinary_rr<fsub>;
242defm MUL : FPBinary_rr<fmul>;
243defm DIV : FPBinary_rr<fdiv>;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000244// Sets the scheduling resources for the actual NAME#_F<size>m defintions.
245let SchedRW = [WriteFAddLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000246defm ADD : FPBinary<fadd, MRM0m, "add">;
247defm SUB : FPBinary<fsub, MRM4m, "sub">;
Craig Topperc458c7c62015-12-01 06:13:16 +0000248defm SUBR: FPBinary<fsub ,MRM5m, "subr", 0>;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000249}
250let SchedRW = [WriteFMulLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000251defm MUL : FPBinary<fmul, MRM1m, "mul">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000252}
253let SchedRW = [WriteFDivLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000254defm DIV : FPBinary<fdiv, MRM6m, "div">;
Craig Topperc458c7c62015-12-01 06:13:16 +0000255defm DIVR: FPBinary<fdiv, MRM7m, "divr", 0>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000256}
Simon Pilgrim17e290f2017-08-06 13:21:09 +0000257} // Defs = [FPSW]
Evan Cheng6e595b92006-02-21 19:13:53 +0000258
Craig Topper623b0d62014-01-01 14:22:37 +0000259class FPST0rInst<Format fp, string asm>
260 : FPI<0xD8, fp, (outs), (ins RST:$op), asm>;
261class FPrST0Inst<Format fp, string asm>
262 : FPI<0xDC, fp, (outs), (ins RST:$op), asm>;
263class FPrST0PInst<Format fp, string asm>
264 : FPI<0xDE, fp, (outs), (ins RST:$op), asm>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000265
Evan Cheng6e595b92006-02-21 19:13:53 +0000266// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
267// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
268// we have to put some 'r's in and take them out of weird places.
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000269let SchedRW = [WriteFAdd] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000270def ADD_FST0r : FPST0rInst <MRM0r, "fadd\t$op">;
271def ADD_FrST0 : FPrST0Inst <MRM0r, "fadd\t{%st(0), $op|$op, st(0)}">;
272def ADD_FPrST0 : FPrST0PInst<MRM0r, "faddp\t$op">;
273def SUBR_FST0r : FPST0rInst <MRM5r, "fsubr\t$op">;
274def SUB_FrST0 : FPrST0Inst <MRM5r, "fsub{r}\t{%st(0), $op|$op, st(0)}">;
275def SUB_FPrST0 : FPrST0PInst<MRM5r, "fsub{r}p\t$op">;
276def SUB_FST0r : FPST0rInst <MRM4r, "fsub\t$op">;
277def SUBR_FrST0 : FPrST0Inst <MRM4r, "fsub{|r}\t{%st(0), $op|$op, st(0)}">;
278def SUBR_FPrST0 : FPrST0PInst<MRM4r, "fsub{|r}p\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000279} // SchedRW
280let SchedRW = [WriteFMul] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000281def MUL_FST0r : FPST0rInst <MRM1r, "fmul\t$op">;
282def MUL_FrST0 : FPrST0Inst <MRM1r, "fmul\t{%st(0), $op|$op, st(0)}">;
283def MUL_FPrST0 : FPrST0PInst<MRM1r, "fmulp\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000284} // SchedRW
285let SchedRW = [WriteFDiv] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000286def DIVR_FST0r : FPST0rInst <MRM7r, "fdivr\t$op">;
287def DIV_FrST0 : FPrST0Inst <MRM7r, "fdiv{r}\t{%st(0), $op|$op, st(0)}">;
288def DIV_FPrST0 : FPrST0PInst<MRM7r, "fdiv{r}p\t$op">;
289def DIV_FST0r : FPST0rInst <MRM6r, "fdiv\t$op">;
290def DIVR_FrST0 : FPrST0Inst <MRM6r, "fdiv{|r}\t{%st(0), $op|$op, st(0)}">;
291def DIVR_FPrST0 : FPrST0PInst<MRM6r, "fdiv{|r}p\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000292} // SchedRW
Evan Cheng6e595b92006-02-21 19:13:53 +0000293
Craig Topper623b0d62014-01-01 14:22:37 +0000294def COM_FST0r : FPST0rInst <MRM2r, "fcom\t$op">;
295def COMP_FST0r : FPST0rInst <MRM3r, "fcomp\t$op">;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000296
Evan Cheng6e595b92006-02-21 19:13:53 +0000297// Unary operations.
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000298multiclass FPUnary<SDNode OpNode, Format fp, string asmstring,
299 InstrItinClass itin> {
Dale Johannesene36c4002007-09-23 14:52:20 +0000300def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000301 [(set RFP32:$dst, (OpNode RFP32:$src))], itin>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000302def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000303 [(set RFP64:$dst, (OpNode RFP64:$src))], itin>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000304def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000305 [(set RFP80:$dst, (OpNode RFP80:$src))], itin>;
306def _F : FPI<0xD9, fp, (outs), (ins), asmstring, itin>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000307}
308
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000309let Defs = [FPSW] in {
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000310
311let SchedRW = [WriteVecLogic] in {
312defm CHS : FPUnary<fneg, MRM_E0, "fchs", IIC_FSIGN>;
313defm ABS : FPUnary<fabs, MRM_E1, "fabs", IIC_FSIGN>;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000314}
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000315
316let SchedRW = [WriteFSqrt] in
317defm SQRT: FPUnary<fsqrt,MRM_FA, "fsqrt", IIC_FSQRT>;
318
319let SchedRW = [WriteMicrocoded] in {
320defm SIN : FPUnary<fsin, MRM_FE, "fsin", IIC_FSINCOS>;
321defm COS : FPUnary<fcos, MRM_FF, "fcos", IIC_FSINCOS>;
322}
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000323
Craig Topperc50d64b2014-11-26 00:46:26 +0000324let hasSideEffects = 0 in {
Chris Lattner92831732008-01-11 07:18:17 +0000325def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
326def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
327def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
Simon Pilgrim0747a7e2017-11-28 15:03:42 +0000328} // hasSideEffects
329
Craig Topper56f0ed812014-02-19 08:25:02 +0000330def TST_F : FPI<0xD9, MRM_E4, (outs), (ins), "ftst">;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000331} // Defs = [FPSW]
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000332
Sean Callanane739ac82009-09-16 01:13:52 +0000333// Versions of FP instructions that take a single memory operand. Added for the
334// disassembler; remove as they are included with patterns elsewhere.
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000335def FCOM32m : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">;
336def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000337
338def FLDENVm : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
Craig Topper955308f2016-03-13 02:56:31 +0000339def FSTENVm : FPI<0xD9, MRM6m, (outs), (ins f32mem:$dst), "fnstenv\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000340
341def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
342def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
343
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000344def FCOM64m : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">;
345def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000346
Craig Topper955308f2016-03-13 02:56:31 +0000347def FRSTORm : FPI<0xDD, MRM4m, (outs), (ins f32mem:$dst), "frstor\t$dst">;
348def FSAVEm : FPI<0xDD, MRM6m, (outs), (ins f32mem:$dst), "fnsave\t$dst">;
349def FNSTSWm : FPI<0xDD, MRM7m, (outs), (ins i16mem:$dst), "fnstsw\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000350
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000351def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">;
352def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000353
Marina Yatsinabce1ab62015-08-20 11:51:24 +0000354def FBLDm : FPI<0xDF, MRM4m, (outs), (ins f80mem:$src), "fbld\t$src">;
Craig Topper955308f2016-03-13 02:56:31 +0000355def FBSTPm : FPI<0xDF, MRM6m, (outs), (ins f80mem:$dst), "fbstp\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000356
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000357// Floating point cmovs.
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000358class FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
359 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>;
360class FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
361 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>;
362
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000363multiclass FPCMov<PatLeaf cc> {
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000364 def _Fp32 : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000365 CondMovFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000366 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000367 cc, EFLAGS))]>;
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000368 def _Fp64 : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000369 CondMovFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000370 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000371 cc, EFLAGS))]>;
372 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
373 CondMovFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000374 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000375 cc, EFLAGS))]>,
376 Requires<[HasCMov]>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000377}
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000378
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000379let Defs = [FPSW] in {
Eric Christopher6bdbdb52010-06-18 23:56:07 +0000380let Uses = [EFLAGS], Constraints = "$src1 = $dst" in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000381defm CMOVB : FPCMov<X86_COND_B>;
382defm CMOVBE : FPCMov<X86_COND_BE>;
383defm CMOVE : FPCMov<X86_COND_E>;
384defm CMOVP : FPCMov<X86_COND_P>;
385defm CMOVNB : FPCMov<X86_COND_AE>;
386defm CMOVNBE: FPCMov<X86_COND_A>;
387defm CMOVNE : FPCMov<X86_COND_NE>;
388defm CMOVNP : FPCMov<X86_COND_NP>;
Eric Christopher6bdbdb52010-06-18 23:56:07 +0000389} // Uses = [EFLAGS], Constraints = "$src1 = $dst"
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000390
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000391let Predicates = [HasCMov] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000392// These are not factored because there's no clean way to pass DA/DB.
Pete Cooper46361a12015-04-29 23:51:33 +0000393def CMOVB_F : FPI<0xDA, MRM0r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000394 "fcmovb\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000395def CMOVBE_F : FPI<0xDA, MRM2r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000396 "fcmovbe\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000397def CMOVE_F : FPI<0xDA, MRM1r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000398 "fcmove\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000399def CMOVP_F : FPI<0xDA, MRM3r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000400 "fcmovu\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000401def CMOVNB_F : FPI<0xDB, MRM0r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000402 "fcmovnb\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000403def CMOVNBE_F: FPI<0xDB, MRM2r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000404 "fcmovnbe\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000405def CMOVNE_F : FPI<0xDB, MRM1r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000406 "fcmovne\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000407def CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000408 "fcmovnu\t{$op, %st(0)|st(0), $op}">;
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000409} // Predicates = [HasCMov]
Evan Cheng6e595b92006-02-21 19:13:53 +0000410
411// Floating point loads & stores.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000412let canFoldAsLoad = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000413def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000414 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Dan Gohman8c5d6832010-02-27 23:47:46 +0000415let isReMaterializable = 1 in
Bill Wendlinga2401be2007-12-17 22:17:14 +0000416 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000417 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000418def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000419 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Chengc2081fe2007-08-30 05:49:43 +0000420}
Dale Johannesene36c4002007-09-23 14:52:20 +0000421def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000422 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
423def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
424 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
425def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
426 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000427def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000428 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000429def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000430 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000431def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000432 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000433def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000434 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000435def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000436 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000437def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000438 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000439def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000440 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000441def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000442 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000443def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000444 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000445
Dale Johannesene36c4002007-09-23 14:52:20 +0000446def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000447 [(store RFP32:$src, addr:$op)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000448def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000449 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000450def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000451 [(store RFP64:$src, addr:$op)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000452def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000453 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000454def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000455 [(truncstoref64 RFP80:$src, addr:$op)]>;
456// FST does not support 80-bit memory target; FSTP must be used.
Evan Cheng6e595b92006-02-21 19:13:53 +0000457
Craig Topperc50d64b2014-11-26 00:46:26 +0000458let mayStore = 1, hasSideEffects = 0 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000459def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
460def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
461def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
462def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
463def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattner317332f2008-01-10 07:59:24 +0000464}
Dale Johannesena47f7d72007-08-07 20:29:26 +0000465def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000466 [(store RFP80:$src, addr:$op)]>;
Craig Topperc50d64b2014-11-26 00:46:26 +0000467let mayStore = 1, hasSideEffects = 0 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000468def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
469def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
470def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
471def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
472def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
473def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000474def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
475def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
476def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattner317332f2008-01-10 07:59:24 +0000477}
Evan Cheng6e595b92006-02-21 19:13:53 +0000478
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000479let mayLoad = 1, SchedRW = [WriteLoad] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000480def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src",
481 IIC_FLD>;
482def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src",
483 IIC_FLD>;
484def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src",
485 IIC_FLD80>;
486def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src",
487 IIC_FILD>;
488def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src",
489 IIC_FILD>;
490def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src",
491 IIC_FILD>;
Chris Lattner317332f2008-01-10 07:59:24 +0000492}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000493let mayStore = 1, SchedRW = [WriteStore] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000494def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst",
495 IIC_FST>;
496def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst",
497 IIC_FST>;
498def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst",
499 IIC_FST>;
500def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst",
501 IIC_FST>;
502def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst",
503 IIC_FST80>;
504def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst",
505 IIC_FIST>;
506def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst",
507 IIC_FIST>;
508def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst",
509 IIC_FIST>;
510def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst",
511 IIC_FIST>;
512def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst",
513 IIC_FIST>;
Chris Lattner317332f2008-01-10 07:59:24 +0000514}
Evan Cheng6e595b92006-02-21 19:13:53 +0000515
516// FISTTP requires SSE3 even though it's a FPStack op.
Craig Toppereb8f9e92012-01-10 06:30:56 +0000517let Predicates = [HasSSE3] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000518def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000519 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000520def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000521 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000522def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000523 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000524def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000525 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000526def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000527 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000528def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000529 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000530def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000531 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000532def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000533 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000534def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000535 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>;
536} // Predicates = [HasSSE3]
Evan Cheng6e595b92006-02-21 19:13:53 +0000537
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000538let mayStore = 1, SchedRW = [WriteStore] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000539def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst",
540 IIC_FST>;
541def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst",
542 IIC_FST>;
Michael Liao5bf95782014-12-04 05:20:33 +0000543def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst),
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000544 "fisttp{ll}\t$dst", IIC_FST>;
Chris Lattner317332f2008-01-10 07:59:24 +0000545}
Evan Cheng6e595b92006-02-21 19:13:53 +0000546
547// FP Stack manipulation instructions.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000548let SchedRW = [WriteMove] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000549def LD_Frr : FPI<0xD9, MRM0r, (outs), (ins RST:$op), "fld\t$op", IIC_FLD>;
550def ST_Frr : FPI<0xDD, MRM2r, (outs), (ins RST:$op), "fst\t$op", IIC_FST>;
551def ST_FPrr : FPI<0xDD, MRM3r, (outs), (ins RST:$op), "fstp\t$op", IIC_FST>;
552def XCH_F : FPI<0xD9, MRM1r, (outs), (ins RST:$op), "fxch\t$op", IIC_FXCH>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000553}
Evan Cheng6e595b92006-02-21 19:13:53 +0000554
555// Floating point constant loads.
Chris Lattneraca7ca32008-01-10 05:45:39 +0000556let isReMaterializable = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000557def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000558 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000559def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000560 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000561def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000562 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000563def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000564 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000565def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000566 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000567def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000568 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmane8c1e422007-06-26 00:48:07 +0000569}
Evan Cheng6e595b92006-02-21 19:13:53 +0000570
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000571let SchedRW = [WriteZero] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000572def LD_F0 : FPI<0xD9, MRM_EE, (outs), (ins), "fldz", IIC_FLDZ>;
573def LD_F1 : FPI<0xD9, MRM_E8, (outs), (ins), "fld1", IIC_FIST>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000574}
Evan Cheng6e595b92006-02-21 19:13:53 +0000575
576// Floating point compares.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000577let SchedRW = [WriteFAdd] in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000578def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000579 [(set FPSW, (trunc (X86cmp RFP32:$lhs, RFP32:$rhs)))]>;
Chris Lattner92831732008-01-11 07:18:17 +0000580def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000581 [(set FPSW, (trunc (X86cmp RFP64:$lhs, RFP64:$rhs)))]>;
Chris Lattner92831732008-01-11 07:18:17 +0000582def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000583 [(set FPSW, (trunc (X86cmp RFP80:$lhs, RFP80:$rhs)))]>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000584} // SchedRW
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000585} // Defs = [FPSW]
586
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000587let SchedRW = [WriteFAdd] in {
Chris Lattner83facb02010-03-19 00:01:11 +0000588// CC = ST(0) cmp ST(i)
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000589let Defs = [EFLAGS, FPSW] in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000590def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000591 [(set EFLAGS, (X86cmp RFP32:$lhs, RFP32:$rhs))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000592def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000593 [(set EFLAGS, (X86cmp RFP64:$lhs, RFP64:$rhs))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000594def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000595 [(set EFLAGS, (X86cmp RFP80:$lhs, RFP80:$rhs))]>;
Evan Cheng8ee1ecf2007-09-25 19:08:02 +0000596}
597
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000598let Defs = [FPSW], Uses = [ST0] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000599def UCOM_Fr : FPI<0xDD, MRM4r, // FPSW = cmp ST(0) with ST(i)
600 (outs), (ins RST:$reg), "fucom\t$reg", IIC_FUCOM>;
601def UCOM_FPr : FPI<0xDD, MRM5r, // FPSW = cmp ST(0) with ST(i), pop
602 (outs), (ins RST:$reg), "fucomp\t$reg", IIC_FUCOM>;
Craig Topper56f0ed812014-02-19 08:25:02 +0000603def UCOM_FPPr : FPI<0xDA, MRM_E9, // cmp ST(0) with ST(1), pop, pop
604 (outs), (ins), "fucompp", IIC_FUCOM>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000605}
Evan Cheng6e595b92006-02-21 19:13:53 +0000606
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000607let Defs = [EFLAGS, FPSW], Uses = [ST0] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000608def UCOM_FIr : FPI<0xDB, MRM5r, // CC = cmp ST(0) with ST(i)
609 (outs), (ins RST:$reg), "fucomi\t$reg", IIC_FUCOMI>;
610def UCOM_FIPr : FPI<0xDF, MRM5r, // CC = cmp ST(0) with ST(i), pop
611 (outs), (ins RST:$reg), "fucompi\t$reg", IIC_FUCOMI>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000612}
Evan Cheng6e595b92006-02-21 19:13:53 +0000613
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000614let Defs = [EFLAGS, FPSW] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000615def COM_FIr : FPI<0xDB, MRM6r, (outs), (ins RST:$reg),
616 "fcomi\t$reg", IIC_FCOMI>;
617def COM_FIPr : FPI<0xDF, MRM6r, (outs), (ins RST:$reg),
618 "fcompi\t$reg", IIC_FCOMI>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000619}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000620} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000621
Evan Cheng6e595b92006-02-21 19:13:53 +0000622// Floating point flag ops.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000623let SchedRW = [WriteALU] in {
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000624let Defs = [AX], Uses = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000625def FNSTSW16r : I<0xDF, MRM_E0, // AX = fp flags
Craig Topperefd67d42013-07-31 02:47:52 +0000626 (outs), (ins), "fnstsw\t{%ax|ax}",
Craig Topper56f0ed812014-02-19 08:25:02 +0000627 [(set AX, (X86fp_stsw FPSW))], IIC_FNSTSW>;
Simon Pilgrim05710a82017-09-06 10:23:12 +0000628let Defs = [FPSW] in
Evan Cheng6e595b92006-02-21 19:13:53 +0000629def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Andrew Trickedd006c2010-10-22 03:58:29 +0000630 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000631 [(X86fp_cwd_get16 addr:$dst)], IIC_FNSTCW>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000632} // SchedRW
Simon Pilgrim05710a82017-09-06 10:23:12 +0000633let Defs = [FPSW], mayLoad = 1 in
Evan Cheng6e595b92006-02-21 19:13:53 +0000634def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000635 (outs), (ins i16mem:$dst), "fldcw\t$dst", [], IIC_FLDCW>,
636 Sched<[WriteLoad]>;
Evan Chengd5847812006-02-21 20:00:20 +0000637
Chris Lattnerdec85b82010-10-05 05:32:15 +0000638// FPU control instructions
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000639let SchedRW = [WriteMicrocoded] in {
Simon Pilgrim05710a82017-09-06 10:23:12 +0000640let Defs = [FPSW] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000641def FNINIT : I<0xDB, MRM_E3, (outs), (ins), "fninit", [], IIC_FNINIT>;
Craig Topper623b0d62014-01-01 14:22:37 +0000642def FFREE : FPI<0xDD, MRM0r, (outs), (ins RST:$reg),
643 "ffree\t$reg", IIC_FFREE>;
Chris Ray535e7d12017-01-27 18:02:53 +0000644def FFREEP : FPI<0xDF, MRM0r, (outs), (ins RST:$reg),
645 "ffreep\t$reg", IIC_FFREE>;
646
Sean Callanan04d8cb72009-12-18 00:01:26 +0000647// Clear exceptions
Craig Topper56f0ed812014-02-19 08:25:02 +0000648def FNCLEX : I<0xDB, MRM_E2, (outs), (ins), "fnclex", [], IIC_FNCLEX>;
Simon Pilgrim05710a82017-09-06 10:23:12 +0000649} // Defs = [FPSW]
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000650} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000651
Chris Lattnerdec85b82010-10-05 05:32:15 +0000652// Operandless floating-point instructions for the disassembler.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000653let SchedRW = [WriteMicrocoded] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000654def FNOP : I<0xD9, MRM_D0, (outs), (ins), "fnop", [], IIC_FNOP>;
Simon Pilgrim05710a82017-09-06 10:23:12 +0000655
656let Defs = [FPSW] in {
657def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", [], IIC_WAIT>;
Craig Topper56f0ed812014-02-19 08:25:02 +0000658def FXAM : I<0xD9, MRM_E5, (outs), (ins), "fxam", [], IIC_FXAM>;
659def FLDL2T : I<0xD9, MRM_E9, (outs), (ins), "fldl2t", [], IIC_FLDL>;
660def FLDL2E : I<0xD9, MRM_EA, (outs), (ins), "fldl2e", [], IIC_FLDL>;
661def FLDPI : I<0xD9, MRM_EB, (outs), (ins), "fldpi", [], IIC_FLDL>;
662def FLDLG2 : I<0xD9, MRM_EC, (outs), (ins), "fldlg2", [], IIC_FLDL>;
663def FLDLN2 : I<0xD9, MRM_ED, (outs), (ins), "fldln2", [], IIC_FLDL>;
664def F2XM1 : I<0xD9, MRM_F0, (outs), (ins), "f2xm1", [], IIC_F2XM1>;
665def FYL2X : I<0xD9, MRM_F1, (outs), (ins), "fyl2x", [], IIC_FYL2X>;
666def FPTAN : I<0xD9, MRM_F2, (outs), (ins), "fptan", [], IIC_FPTAN>;
667def FPATAN : I<0xD9, MRM_F3, (outs), (ins), "fpatan", [], IIC_FPATAN>;
668def FXTRACT : I<0xD9, MRM_F4, (outs), (ins), "fxtract", [], IIC_FXTRACT>;
669def FPREM1 : I<0xD9, MRM_F5, (outs), (ins), "fprem1", [], IIC_FPREM1>;
670def FDECSTP : I<0xD9, MRM_F6, (outs), (ins), "fdecstp", [], IIC_FPSTP>;
671def FINCSTP : I<0xD9, MRM_F7, (outs), (ins), "fincstp", [], IIC_FPSTP>;
672def FPREM : I<0xD9, MRM_F8, (outs), (ins), "fprem", [], IIC_FPREM>;
673def FYL2XP1 : I<0xD9, MRM_F9, (outs), (ins), "fyl2xp1", [], IIC_FYL2XP1>;
674def FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", [], IIC_FSINCOS>;
675def FRNDINT : I<0xD9, MRM_FC, (outs), (ins), "frndint", [], IIC_FRNDINT>;
676def FSCALE : I<0xD9, MRM_FD, (outs), (ins), "fscale", [], IIC_FSCALE>;
677def FCOMPP : I<0xDE, MRM_D9, (outs), (ins), "fcompp", [], IIC_FCOMPP>;
Simon Pilgrim05710a82017-09-06 10:23:12 +0000678} // Defs = [FPSW]
Sean Callanan04d8cb72009-12-18 00:01:26 +0000679
Craig Topper09b65982015-10-16 06:03:09 +0000680let Predicates = [HasFXSR] in {
Andrew Kaylora11d0202017-03-13 20:35:10 +0000681 def FXSAVE : I<0xAE, MRM0m, (outs), (ins opaque512mem:$dst),
682 "fxsave\t$dst", [(int_x86_fxsave addr:$dst)], IIC_FXSAVE>, TB;
683 def FXSAVE64 : RI<0xAE, MRM0m, (outs), (ins opaque512mem:$dst),
684 "fxsave64\t$dst", [(int_x86_fxsave64 addr:$dst)],
685 IIC_FXSAVE>, TB, Requires<[In64BitMode]>;
686 def FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
687 "fxrstor\t$src", [(int_x86_fxrstor addr:$src)], IIC_FXRSTOR>,
688 TB;
689 def FXRSTOR64 : RI<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
690 "fxrstor64\t$src", [(int_x86_fxrstor64 addr:$src)],
691 IIC_FXRSTOR>, TB, Requires<[In64BitMode]>;
Craig Topper09b65982015-10-16 06:03:09 +0000692} // Predicates = [FeatureFXSR]
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000693} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000694
Evan Chengd5847812006-02-21 20:00:20 +0000695//===----------------------------------------------------------------------===//
696// Non-Instruction Patterns
697//===----------------------------------------------------------------------===//
698
Dale Johannesena47f7d72007-08-07 20:29:26 +0000699// Required for RET of f32 / f64 / f80 values.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000700def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
701def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesenb1888e72007-08-05 18:49:15 +0000702def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Chengd5847812006-02-21 20:00:20 +0000703
Dale Johannesena47f7d72007-08-07 20:29:26 +0000704// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000705def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000706def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000707 RFP64:$src)>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000708def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000709def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000710 RFP80:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000711def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000712 RFP80:$src)>;
713def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op,
714 RFP80:$src)>;
Evan Chengd5847812006-02-21 20:00:20 +0000715
716// Floating point constant -0.0 and -1.0
Dale Johannesene36c4002007-09-23 14:52:20 +0000717def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
718def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
719def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
720def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000721def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
722def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Chengd5847812006-02-21 20:00:20 +0000723
724// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000725def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesena2b3c172007-07-03 00:53:03 +0000726
Chris Lattnerd587e582008-03-09 07:05:32 +0000727// FP extensions map onto simple pseudo-value conversions if they are to/from
728// the FP stack.
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000729def : Pat<(f64 (fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000730 Requires<[FPStackf32]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000731def : Pat<(f80 (fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000732 Requires<[FPStackf32]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000733def : Pat<(f80 (fpextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000734 Requires<[FPStackf64]>;
735
736// FP truncations map onto simple pseudo-value conversions if they are to/from
737// the FP stack. We have validated that only value-preserving truncations make
738// it through isel.
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000739def : Pat<(f32 (fpround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000740 Requires<[FPStackf32]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000741def : Pat<(f32 (fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000742 Requires<[FPStackf32]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000743def : Pat<(f64 (fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000744 Requires<[FPStackf64]>;