blob: a231850030b8ec6432526faccb9a2a2f90c97487 [file] [log] [blame]
Misha Brukman1a72c632002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerd92fb002002-10-25 22:55:53 +00009//
Chris Lattnerb4d58d72003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattnerd92fb002002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner27d24792002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner0d808742002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattner05e2f382003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengc8c172e2006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengc8c172e2006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohman906152a2009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson53a52212009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohmancc78cdf2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengc8c172e2006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng07fc1072006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene70fdd572009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner6a5e7062010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson2a3be7b2008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greened589daf2010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Chenge95f3912007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greene70fdd572009-11-12 20:55:29 +000037
38#include <limits>
39
Brian Gaeke960707c2003-11-11 22:41:34 +000040using namespace llvm;
41
Chris Lattnera6f074f2009-08-23 03:41:05 +000042static cl::opt<bool>
43NoFusing("disable-spill-fusing",
44 cl::desc("Disable fusing of spill code into instructions"));
45static cl::opt<bool>
46PrintFailedFusing("print-failed-fuse-candidates",
47 cl::desc("Print instructions that the allocator wants to"
48 " fuse, but the X86 backend currently can't"),
49 cl::Hidden);
50static cl::opt<bool>
51ReMatPICStubLoad("remat-pic-stub-load",
52 cl::desc("Re-materialize load from stub in PIC mode"),
53 cl::init(false), cl::Hidden);
Owen Anderson2a3be7b2008-01-07 01:35:02 +000054
Evan Chengc8c172e2006-05-30 21:45:53 +000055X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner25568e42008-01-01 01:03:04 +000056 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng11b0a5d2006-09-08 06:48:29 +000057 TM(tm), RI(tm, *this) {
Chris Lattner4fb38d32010-10-07 23:36:18 +000058 enum {
59 TB_NOT_REVERSABLE = 1U << 31,
60 TB_FLAGS = TB_NOT_REVERSABLE
61 };
62
Owen Anderson2a3be7b2008-01-07 01:35:02 +000063 static const unsigned OpTbl2Addr[][2] = {
64 { X86::ADC32ri, X86::ADC32mi },
65 { X86::ADC32ri8, X86::ADC32mi8 },
66 { X86::ADC32rr, X86::ADC32mr },
67 { X86::ADC64ri32, X86::ADC64mi32 },
68 { X86::ADC64ri8, X86::ADC64mi8 },
69 { X86::ADC64rr, X86::ADC64mr },
70 { X86::ADD16ri, X86::ADD16mi },
71 { X86::ADD16ri8, X86::ADD16mi8 },
72 { X86::ADD16rr, X86::ADD16mr },
Chris Lattner4fb38d32010-10-07 23:36:18 +000073 { X86::ADD16rr_DB, X86::ADD16mr | TB_NOT_REVERSABLE },
Owen Anderson2a3be7b2008-01-07 01:35:02 +000074 { X86::ADD32ri, X86::ADD32mi },
75 { X86::ADD32ri8, X86::ADD32mi8 },
76 { X86::ADD32rr, X86::ADD32mr },
Chris Lattner4fb38d32010-10-07 23:36:18 +000077 { X86::ADD32rr_DB, X86::ADD32mr | TB_NOT_REVERSABLE },
Owen Anderson2a3be7b2008-01-07 01:35:02 +000078 { X86::ADD64ri32, X86::ADD64mi32 },
79 { X86::ADD64ri8, X86::ADD64mi8 },
80 { X86::ADD64rr, X86::ADD64mr },
Chris Lattner4fb38d32010-10-07 23:36:18 +000081 { X86::ADD64rr_DB, X86::ADD64mr | TB_NOT_REVERSABLE },
Owen Anderson2a3be7b2008-01-07 01:35:02 +000082 { X86::ADD8ri, X86::ADD8mi },
83 { X86::ADD8rr, X86::ADD8mr },
84 { X86::AND16ri, X86::AND16mi },
85 { X86::AND16ri8, X86::AND16mi8 },
86 { X86::AND16rr, X86::AND16mr },
87 { X86::AND32ri, X86::AND32mi },
88 { X86::AND32ri8, X86::AND32mi8 },
89 { X86::AND32rr, X86::AND32mr },
90 { X86::AND64ri32, X86::AND64mi32 },
91 { X86::AND64ri8, X86::AND64mi8 },
92 { X86::AND64rr, X86::AND64mr },
93 { X86::AND8ri, X86::AND8mi },
94 { X86::AND8rr, X86::AND8mr },
95 { X86::DEC16r, X86::DEC16m },
96 { X86::DEC32r, X86::DEC32m },
97 { X86::DEC64_16r, X86::DEC64_16m },
98 { X86::DEC64_32r, X86::DEC64_32m },
99 { X86::DEC64r, X86::DEC64m },
100 { X86::DEC8r, X86::DEC8m },
101 { X86::INC16r, X86::INC16m },
102 { X86::INC32r, X86::INC32m },
103 { X86::INC64_16r, X86::INC64_16m },
104 { X86::INC64_32r, X86::INC64_32m },
105 { X86::INC64r, X86::INC64m },
106 { X86::INC8r, X86::INC8m },
107 { X86::NEG16r, X86::NEG16m },
108 { X86::NEG32r, X86::NEG32m },
109 { X86::NEG64r, X86::NEG64m },
110 { X86::NEG8r, X86::NEG8m },
111 { X86::NOT16r, X86::NOT16m },
112 { X86::NOT32r, X86::NOT32m },
113 { X86::NOT64r, X86::NOT64m },
114 { X86::NOT8r, X86::NOT8m },
115 { X86::OR16ri, X86::OR16mi },
116 { X86::OR16ri8, X86::OR16mi8 },
117 { X86::OR16rr, X86::OR16mr },
118 { X86::OR32ri, X86::OR32mi },
119 { X86::OR32ri8, X86::OR32mi8 },
120 { X86::OR32rr, X86::OR32mr },
121 { X86::OR64ri32, X86::OR64mi32 },
122 { X86::OR64ri8, X86::OR64mi8 },
123 { X86::OR64rr, X86::OR64mr },
124 { X86::OR8ri, X86::OR8mi },
125 { X86::OR8rr, X86::OR8mr },
126 { X86::ROL16r1, X86::ROL16m1 },
127 { X86::ROL16rCL, X86::ROL16mCL },
128 { X86::ROL16ri, X86::ROL16mi },
129 { X86::ROL32r1, X86::ROL32m1 },
130 { X86::ROL32rCL, X86::ROL32mCL },
131 { X86::ROL32ri, X86::ROL32mi },
132 { X86::ROL64r1, X86::ROL64m1 },
133 { X86::ROL64rCL, X86::ROL64mCL },
134 { X86::ROL64ri, X86::ROL64mi },
135 { X86::ROL8r1, X86::ROL8m1 },
136 { X86::ROL8rCL, X86::ROL8mCL },
137 { X86::ROL8ri, X86::ROL8mi },
138 { X86::ROR16r1, X86::ROR16m1 },
139 { X86::ROR16rCL, X86::ROR16mCL },
140 { X86::ROR16ri, X86::ROR16mi },
141 { X86::ROR32r1, X86::ROR32m1 },
142 { X86::ROR32rCL, X86::ROR32mCL },
143 { X86::ROR32ri, X86::ROR32mi },
144 { X86::ROR64r1, X86::ROR64m1 },
145 { X86::ROR64rCL, X86::ROR64mCL },
146 { X86::ROR64ri, X86::ROR64mi },
147 { X86::ROR8r1, X86::ROR8m1 },
148 { X86::ROR8rCL, X86::ROR8mCL },
149 { X86::ROR8ri, X86::ROR8mi },
150 { X86::SAR16r1, X86::SAR16m1 },
151 { X86::SAR16rCL, X86::SAR16mCL },
152 { X86::SAR16ri, X86::SAR16mi },
153 { X86::SAR32r1, X86::SAR32m1 },
154 { X86::SAR32rCL, X86::SAR32mCL },
155 { X86::SAR32ri, X86::SAR32mi },
156 { X86::SAR64r1, X86::SAR64m1 },
157 { X86::SAR64rCL, X86::SAR64mCL },
158 { X86::SAR64ri, X86::SAR64mi },
159 { X86::SAR8r1, X86::SAR8m1 },
160 { X86::SAR8rCL, X86::SAR8mCL },
161 { X86::SAR8ri, X86::SAR8mi },
162 { X86::SBB32ri, X86::SBB32mi },
163 { X86::SBB32ri8, X86::SBB32mi8 },
164 { X86::SBB32rr, X86::SBB32mr },
165 { X86::SBB64ri32, X86::SBB64mi32 },
166 { X86::SBB64ri8, X86::SBB64mi8 },
167 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000168 { X86::SHL16rCL, X86::SHL16mCL },
169 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000170 { X86::SHL32rCL, X86::SHL32mCL },
171 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000172 { X86::SHL64rCL, X86::SHL64mCL },
173 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000174 { X86::SHL8rCL, X86::SHL8mCL },
175 { X86::SHL8ri, X86::SHL8mi },
176 { X86::SHLD16rrCL, X86::SHLD16mrCL },
177 { X86::SHLD16rri8, X86::SHLD16mri8 },
178 { X86::SHLD32rrCL, X86::SHLD32mrCL },
179 { X86::SHLD32rri8, X86::SHLD32mri8 },
180 { X86::SHLD64rrCL, X86::SHLD64mrCL },
181 { X86::SHLD64rri8, X86::SHLD64mri8 },
182 { X86::SHR16r1, X86::SHR16m1 },
183 { X86::SHR16rCL, X86::SHR16mCL },
184 { X86::SHR16ri, X86::SHR16mi },
185 { X86::SHR32r1, X86::SHR32m1 },
186 { X86::SHR32rCL, X86::SHR32mCL },
187 { X86::SHR32ri, X86::SHR32mi },
188 { X86::SHR64r1, X86::SHR64m1 },
189 { X86::SHR64rCL, X86::SHR64mCL },
190 { X86::SHR64ri, X86::SHR64mi },
191 { X86::SHR8r1, X86::SHR8m1 },
192 { X86::SHR8rCL, X86::SHR8mCL },
193 { X86::SHR8ri, X86::SHR8mi },
194 { X86::SHRD16rrCL, X86::SHRD16mrCL },
195 { X86::SHRD16rri8, X86::SHRD16mri8 },
196 { X86::SHRD32rrCL, X86::SHRD32mrCL },
197 { X86::SHRD32rri8, X86::SHRD32mri8 },
198 { X86::SHRD64rrCL, X86::SHRD64mrCL },
199 { X86::SHRD64rri8, X86::SHRD64mri8 },
200 { X86::SUB16ri, X86::SUB16mi },
201 { X86::SUB16ri8, X86::SUB16mi8 },
202 { X86::SUB16rr, X86::SUB16mr },
203 { X86::SUB32ri, X86::SUB32mi },
204 { X86::SUB32ri8, X86::SUB32mi8 },
205 { X86::SUB32rr, X86::SUB32mr },
206 { X86::SUB64ri32, X86::SUB64mi32 },
207 { X86::SUB64ri8, X86::SUB64mi8 },
208 { X86::SUB64rr, X86::SUB64mr },
209 { X86::SUB8ri, X86::SUB8mi },
210 { X86::SUB8rr, X86::SUB8mr },
211 { X86::XOR16ri, X86::XOR16mi },
212 { X86::XOR16ri8, X86::XOR16mi8 },
213 { X86::XOR16rr, X86::XOR16mr },
214 { X86::XOR32ri, X86::XOR32mi },
215 { X86::XOR32ri8, X86::XOR32mi8 },
216 { X86::XOR32rr, X86::XOR32mr },
217 { X86::XOR64ri32, X86::XOR64mi32 },
218 { X86::XOR64ri8, X86::XOR64mi8 },
219 { X86::XOR64rr, X86::XOR64mr },
220 { X86::XOR8ri, X86::XOR8mi },
221 { X86::XOR8rr, X86::XOR8mr }
222 };
223
224 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
225 unsigned RegOp = OpTbl2Addr[i][0];
Chris Lattner4fb38d32010-10-07 23:36:18 +0000226 unsigned MemOp = OpTbl2Addr[i][1] & ~TB_FLAGS;
227 assert(!RegOp2MemOpTable2Addr.count(RegOp) && "Duplicated entries?");
228 RegOp2MemOpTable2Addr[RegOp] = std::make_pair(MemOp, 0U);
229
230 // If this is not a reversable operation (because there is a many->one)
231 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
232 if (OpTbl2Addr[i][1] & TB_NOT_REVERSABLE)
233 continue;
234
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000235 // Index 0, folded load and store, no alignment requirement.
236 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Chris Lattner4fb38d32010-10-07 23:36:18 +0000237
238 assert(!MemOp2RegOpTable.count(MemOp) &&
239 "Duplicated entries in unfolding maps?");
240 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000241 }
242
243 // If the third value is 1, then it's folding either a load or a store.
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000244 static const unsigned OpTbl0[][4] = {
245 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
246 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
247 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
248 { X86::CALL32r, X86::CALL32m, 1, 0 },
249 { X86::CALL64r, X86::CALL64m, 1, 0 },
Anton Korobeynikovcd78af62010-08-17 21:06:01 +0000250 { X86::WINCALL64r, X86::WINCALL64m, 1, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000251 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
252 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
253 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
254 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
255 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
256 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
257 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
258 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
259 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
260 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
261 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
262 { X86::DIV16r, X86::DIV16m, 1, 0 },
263 { X86::DIV32r, X86::DIV32m, 1, 0 },
264 { X86::DIV64r, X86::DIV64m, 1, 0 },
265 { X86::DIV8r, X86::DIV8m, 1, 0 },
266 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
267 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
268 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
269 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
270 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
271 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
272 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
273 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
274 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
275 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
276 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
277 { X86::JMP32r, X86::JMP32m, 1, 0 },
278 { X86::JMP64r, X86::JMP64m, 1, 0 },
279 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
280 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
281 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
282 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Chengd703df62010-03-14 03:48:46 +0000283 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000284 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
285 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
286 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
287 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
288 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
289 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
290 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
291 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
292 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
293 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000294 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
295 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000296 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
297 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
298 { X86::MUL16r, X86::MUL16m, 1, 0 },
299 { X86::MUL32r, X86::MUL32m, 1, 0 },
300 { X86::MUL64r, X86::MUL64m, 1, 0 },
301 { X86::MUL8r, X86::MUL8m, 1, 0 },
302 { X86::SETAEr, X86::SETAEm, 0, 0 },
303 { X86::SETAr, X86::SETAm, 0, 0 },
304 { X86::SETBEr, X86::SETBEm, 0, 0 },
305 { X86::SETBr, X86::SETBm, 0, 0 },
306 { X86::SETEr, X86::SETEm, 0, 0 },
307 { X86::SETGEr, X86::SETGEm, 0, 0 },
308 { X86::SETGr, X86::SETGm, 0, 0 },
309 { X86::SETLEr, X86::SETLEm, 0, 0 },
310 { X86::SETLr, X86::SETLm, 0, 0 },
311 { X86::SETNEr, X86::SETNEm, 0, 0 },
312 { X86::SETNOr, X86::SETNOm, 0, 0 },
313 { X86::SETNPr, X86::SETNPm, 0, 0 },
314 { X86::SETNSr, X86::SETNSm, 0, 0 },
315 { X86::SETOr, X86::SETOm, 0, 0 },
316 { X86::SETPr, X86::SETPm, 0, 0 },
317 { X86::SETSr, X86::SETSm, 0, 0 },
318 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengd703df62010-03-14 03:48:46 +0000319 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000320 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
321 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
322 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
323 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000324 };
325
326 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
327 unsigned RegOp = OpTbl0[i][0];
328 unsigned MemOp = OpTbl0[i][1];
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000329 unsigned Align = OpTbl0[i][3];
Chris Lattner1c090c02010-10-07 23:08:41 +0000330 if (!RegOp2MemOpTable0.insert(std::make_pair(RegOp,
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000331 std::make_pair(MemOp,Align))).second)
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000332 assert(false && "Duplicated entries?");
333 unsigned FoldedLoad = OpTbl0[i][2];
334 // Index 0, folded load or store.
335 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
336 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
Chris Lattner1c090c02010-10-07 23:08:41 +0000337 if (!MemOp2RegOpTable.insert(std::make_pair(MemOp,
Dan Gohman38740a92008-07-07 17:46:23 +0000338 std::make_pair(RegOp, AuxInfo))).second)
Chris Lattner70a7b542010-10-07 22:26:19 +0000339 assert(false && "Duplicated entries in unfolding maps?");
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000340 }
341
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000342 static const unsigned OpTbl1[][3] = {
343 { X86::CMP16rr, X86::CMP16rm, 0 },
344 { X86::CMP32rr, X86::CMP32rm, 0 },
345 { X86::CMP64rr, X86::CMP64rm, 0 },
346 { X86::CMP8rr, X86::CMP8rm, 0 },
347 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
348 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
349 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
350 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
351 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
352 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
353 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
354 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
355 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
356 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
357 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
358 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
359 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
360 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
361 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
362 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
363 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
364 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
365 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
366 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
367 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
368 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
369 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
370 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
371 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
372 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
373 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
374 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
Chris Lattneref1c2fc2010-09-29 02:24:57 +0000375 { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 },
376 { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000377 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
378 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
379 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
380 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
381 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
382 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
383 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
384 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
Chris Lattnerff3a3932010-09-29 02:36:32 +0000385 { X86::CVTTPD2DQrr, X86::CVTTPD2DQrm, 16 },
386 { X86::CVTTPS2DQrr, X86::CVTTPS2DQrm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000387 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
388 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
389 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
390 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
391 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
392 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
393 { X86::MOV16rr, X86::MOV16rm, 0 },
394 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Chengd703df62010-03-14 03:48:46 +0000395 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000396 { X86::MOV64rr, X86::MOV64rm, 0 },
397 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
398 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
399 { X86::MOV8rr, X86::MOV8rm, 0 },
400 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
401 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
402 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
403 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
404 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
405 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000406 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
407 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000408 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
409 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
410 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
411 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
412 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
413 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
414 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng5d30f7c2010-01-21 00:55:14 +0000415 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000416 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
417 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
418 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
419 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
420 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
421 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
422 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
423 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
424 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
425 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
426 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
427 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
428 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
429 { X86::RCPPSr, X86::RCPPSm, 16 },
430 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
431 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
432 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
433 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
434 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
435 { X86::SQRTPDr, X86::SQRTPDm, 16 },
436 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
437 { X86::SQRTPSr, X86::SQRTPSm, 16 },
438 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
439 { X86::SQRTSDr, X86::SQRTSDm, 0 },
440 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
441 { X86::SQRTSSr, X86::SQRTSSm, 0 },
442 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
443 { X86::TEST16rr, X86::TEST16rm, 0 },
444 { X86::TEST32rr, X86::TEST32rm, 0 },
445 { X86::TEST64rr, X86::TEST64rm, 0 },
446 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000447 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000448 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
449 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000450 };
451
452 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
453 unsigned RegOp = OpTbl1[i][0];
454 unsigned MemOp = OpTbl1[i][1];
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000455 unsigned Align = OpTbl1[i][2];
Chris Lattner1c090c02010-10-07 23:08:41 +0000456 if (!RegOp2MemOpTable1.insert(std::make_pair(RegOp,
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000457 std::make_pair(MemOp,Align))).second)
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000458 assert(false && "Duplicated entries?");
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000459 // Index 1, folded load
460 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000461 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
Chris Lattner1c090c02010-10-07 23:08:41 +0000462 if (!MemOp2RegOpTable.insert(std::make_pair(MemOp,
Dan Gohman38740a92008-07-07 17:46:23 +0000463 std::make_pair(RegOp, AuxInfo))).second)
Chris Lattner70a7b542010-10-07 22:26:19 +0000464 assert(false && "Duplicated entries in unfolding maps?");
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000465 }
466
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000467 static const unsigned OpTbl2[][3] = {
468 { X86::ADC32rr, X86::ADC32rm, 0 },
469 { X86::ADC64rr, X86::ADC64rm, 0 },
470 { X86::ADD16rr, X86::ADD16rm, 0 },
Chris Lattner4fb38d32010-10-07 23:36:18 +0000471 { X86::ADD16rr_DB, X86::ADD16rm | TB_NOT_REVERSABLE, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000472 { X86::ADD32rr, X86::ADD32rm, 0 },
Chris Lattner4fb38d32010-10-07 23:36:18 +0000473 { X86::ADD32rr_DB, X86::ADD32rm | TB_NOT_REVERSABLE, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000474 { X86::ADD64rr, X86::ADD64rm, 0 },
Chris Lattner4fb38d32010-10-07 23:36:18 +0000475 { X86::ADD64rr_DB, X86::ADD64rm | TB_NOT_REVERSABLE, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000476 { X86::ADD8rr, X86::ADD8rm, 0 },
477 { X86::ADDPDrr, X86::ADDPDrm, 16 },
478 { X86::ADDPSrr, X86::ADDPSrm, 16 },
479 { X86::ADDSDrr, X86::ADDSDrm, 0 },
480 { X86::ADDSSrr, X86::ADDSSrm, 0 },
481 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
482 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
483 { X86::AND16rr, X86::AND16rm, 0 },
484 { X86::AND32rr, X86::AND32rm, 0 },
485 { X86::AND64rr, X86::AND64rm, 0 },
486 { X86::AND8rr, X86::AND8rm, 0 },
487 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
488 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
489 { X86::ANDPDrr, X86::ANDPDrm, 16 },
490 { X86::ANDPSrr, X86::ANDPSrm, 16 },
491 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
492 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
493 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
494 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
495 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
496 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
497 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
498 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
499 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
Chris Lattner1a1c6002010-10-05 23:00:14 +0000500 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
501 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
502 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000503 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
504 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
505 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
506 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
507 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
508 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
509 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
510 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
511 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
512 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
513 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
514 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
515 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
516 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
517 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
518 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
519 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
520 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
521 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
522 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
523 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
524 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
525 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
526 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
527 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
528 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
529 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
530 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
531 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
532 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
533 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
534 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
535 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
536 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
537 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
538 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
539 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
540 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
541 { X86::CMPSDrr, X86::CMPSDrm, 0 },
542 { X86::CMPSSrr, X86::CMPSSrm, 0 },
543 { X86::DIVPDrr, X86::DIVPDrm, 16 },
544 { X86::DIVPSrr, X86::DIVPSrm, 16 },
545 { X86::DIVSDrr, X86::DIVSDrm, 0 },
546 { X86::DIVSSrr, X86::DIVSSrm, 0 },
547 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
548 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
549 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
550 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
551 { X86::FsORPDrr, X86::FsORPDrm, 16 },
552 { X86::FsORPSrr, X86::FsORPSrm, 16 },
553 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
554 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
555 { X86::HADDPDrr, X86::HADDPDrm, 16 },
556 { X86::HADDPSrr, X86::HADDPSrm, 16 },
557 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
558 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
559 { X86::IMUL16rr, X86::IMUL16rm, 0 },
560 { X86::IMUL32rr, X86::IMUL32rm, 0 },
561 { X86::IMUL64rr, X86::IMUL64rm, 0 },
562 { X86::MAXPDrr, X86::MAXPDrm, 16 },
563 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
564 { X86::MAXPSrr, X86::MAXPSrm, 16 },
565 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
566 { X86::MAXSDrr, X86::MAXSDrm, 0 },
567 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
568 { X86::MAXSSrr, X86::MAXSSrm, 0 },
569 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
570 { X86::MINPDrr, X86::MINPDrm, 16 },
571 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
572 { X86::MINPSrr, X86::MINPSrm, 16 },
573 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
574 { X86::MINSDrr, X86::MINSDrm, 0 },
575 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
576 { X86::MINSSrr, X86::MINSSrm, 0 },
577 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
578 { X86::MULPDrr, X86::MULPDrm, 16 },
579 { X86::MULPSrr, X86::MULPSrm, 16 },
580 { X86::MULSDrr, X86::MULSDrm, 0 },
581 { X86::MULSSrr, X86::MULSSrm, 0 },
582 { X86::OR16rr, X86::OR16rm, 0 },
583 { X86::OR32rr, X86::OR32rm, 0 },
584 { X86::OR64rr, X86::OR64rm, 0 },
585 { X86::OR8rr, X86::OR8rm, 0 },
586 { X86::ORPDrr, X86::ORPDrm, 16 },
587 { X86::ORPSrr, X86::ORPSrm, 16 },
588 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
589 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
590 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
591 { X86::PADDBrr, X86::PADDBrm, 16 },
592 { X86::PADDDrr, X86::PADDDrm, 16 },
593 { X86::PADDQrr, X86::PADDQrm, 16 },
594 { X86::PADDSBrr, X86::PADDSBrm, 16 },
595 { X86::PADDSWrr, X86::PADDSWrm, 16 },
596 { X86::PADDWrr, X86::PADDWrm, 16 },
597 { X86::PANDNrr, X86::PANDNrm, 16 },
598 { X86::PANDrr, X86::PANDrm, 16 },
599 { X86::PAVGBrr, X86::PAVGBrm, 16 },
600 { X86::PAVGWrr, X86::PAVGWrm, 16 },
601 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
602 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
603 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
604 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
605 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
606 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
607 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
608 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
609 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
610 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
611 { X86::PMINSWrr, X86::PMINSWrm, 16 },
612 { X86::PMINUBrr, X86::PMINUBrm, 16 },
613 { X86::PMULDQrr, X86::PMULDQrm, 16 },
614 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
615 { X86::PMULHWrr, X86::PMULHWrm, 16 },
616 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000617 { X86::PMULLWrr, X86::PMULLWrm, 16 },
618 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
619 { X86::PORrr, X86::PORrm, 16 },
620 { X86::PSADBWrr, X86::PSADBWrm, 16 },
621 { X86::PSLLDrr, X86::PSLLDrm, 16 },
622 { X86::PSLLQrr, X86::PSLLQrm, 16 },
623 { X86::PSLLWrr, X86::PSLLWrm, 16 },
624 { X86::PSRADrr, X86::PSRADrm, 16 },
625 { X86::PSRAWrr, X86::PSRAWrm, 16 },
626 { X86::PSRLDrr, X86::PSRLDrm, 16 },
627 { X86::PSRLQrr, X86::PSRLQrm, 16 },
628 { X86::PSRLWrr, X86::PSRLWrm, 16 },
629 { X86::PSUBBrr, X86::PSUBBrm, 16 },
630 { X86::PSUBDrr, X86::PSUBDrm, 16 },
631 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
632 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
633 { X86::PSUBWrr, X86::PSUBWrm, 16 },
634 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
635 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
636 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
637 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
638 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
639 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
640 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
641 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
642 { X86::PXORrr, X86::PXORrm, 16 },
643 { X86::SBB32rr, X86::SBB32rm, 0 },
644 { X86::SBB64rr, X86::SBB64rm, 0 },
645 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
646 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
647 { X86::SUB16rr, X86::SUB16rm, 0 },
648 { X86::SUB32rr, X86::SUB32rm, 0 },
649 { X86::SUB64rr, X86::SUB64rm, 0 },
650 { X86::SUB8rr, X86::SUB8rm, 0 },
651 { X86::SUBPDrr, X86::SUBPDrm, 16 },
652 { X86::SUBPSrr, X86::SUBPSrm, 16 },
653 { X86::SUBSDrr, X86::SUBSDrm, 0 },
654 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000655 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000656 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
657 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
658 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
659 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
660 { X86::XOR16rr, X86::XOR16rm, 0 },
661 { X86::XOR32rr, X86::XOR32rm, 0 },
662 { X86::XOR64rr, X86::XOR64rm, 0 },
663 { X86::XOR8rr, X86::XOR8rm, 0 },
664 { X86::XORPDrr, X86::XORPDrm, 16 },
665 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000666 };
667
668 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
669 unsigned RegOp = OpTbl2[i][0];
Chris Lattner4fb38d32010-10-07 23:36:18 +0000670 unsigned MemOp = OpTbl2[i][1] & ~TB_FLAGS;
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000671 unsigned Align = OpTbl2[i][2];
Chris Lattner4fb38d32010-10-07 23:36:18 +0000672
673 assert(!RegOp2MemOpTable2.count(RegOp) && "Duplicate entry!");
674 RegOp2MemOpTable2[RegOp] = std::make_pair(MemOp, Align);
675
676
677 // If this is not a reversable operation (because there is a many->one)
678 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
679 if (OpTbl2[i][1] & TB_NOT_REVERSABLE)
680 continue;
681
Evan Cheng9e0c7f22009-07-15 06:10:07 +0000682 // Index 2, folded load
683 unsigned AuxInfo = 2 | (1 << 4);
Chris Lattner4fb38d32010-10-07 23:36:18 +0000684 assert(!MemOp2RegOpTable.count(MemOp) &&
685 "Duplicated entries in unfolding maps?");
686 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000687 }
Chris Lattnerd92fb002002-10-25 22:55:53 +0000688}
689
Evan Cheng42166152010-01-12 00:09:37 +0000690bool
Evan Cheng30bebff2010-01-13 00:30:23 +0000691X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
692 unsigned &SrcReg, unsigned &DstReg,
693 unsigned &SubIdx) const {
Evan Cheng42166152010-01-12 00:09:37 +0000694 switch (MI.getOpcode()) {
695 default: break;
696 case X86::MOVSX16rr8:
697 case X86::MOVZX16rr8:
698 case X86::MOVSX32rr8:
699 case X86::MOVZX32rr8:
700 case X86::MOVSX64rr8:
701 case X86::MOVZX64rr8:
Evan Chengceb5a4e2010-01-13 08:01:32 +0000702 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
703 // It's not always legal to reference the low 8-bit of the larger
704 // register in 32-bit mode.
705 return false;
Evan Cheng42166152010-01-12 00:09:37 +0000706 case X86::MOVSX32rr16:
707 case X86::MOVZX32rr16:
708 case X86::MOVSX64rr16:
709 case X86::MOVZX64rr16:
710 case X86::MOVSX64rr32:
711 case X86::MOVZX64rr32: {
712 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
713 // Be conservative.
714 return false;
Evan Cheng42166152010-01-12 00:09:37 +0000715 SrcReg = MI.getOperand(1).getReg();
716 DstReg = MI.getOperand(0).getReg();
Evan Cheng42166152010-01-12 00:09:37 +0000717 switch (MI.getOpcode()) {
718 default:
719 llvm_unreachable(0);
720 break;
721 case X86::MOVSX16rr8:
722 case X86::MOVZX16rr8:
723 case X86::MOVSX32rr8:
724 case X86::MOVZX32rr8:
725 case X86::MOVSX64rr8:
726 case X86::MOVZX64rr8:
Jakob Stoklund Olesen396c8802010-05-25 17:04:16 +0000727 SubIdx = X86::sub_8bit;
Evan Cheng42166152010-01-12 00:09:37 +0000728 break;
729 case X86::MOVSX32rr16:
730 case X86::MOVZX32rr16:
731 case X86::MOVSX64rr16:
732 case X86::MOVZX64rr16:
Jakob Stoklund Olesen396c8802010-05-25 17:04:16 +0000733 SubIdx = X86::sub_16bit;
Evan Cheng42166152010-01-12 00:09:37 +0000734 break;
735 case X86::MOVSX64rr32:
736 case X86::MOVZX64rr32:
Jakob Stoklund Olesen396c8802010-05-25 17:04:16 +0000737 SubIdx = X86::sub_32bit;
Evan Cheng42166152010-01-12 00:09:37 +0000738 break;
739 }
Evan Cheng30bebff2010-01-13 00:30:23 +0000740 return true;
Evan Cheng42166152010-01-12 00:09:37 +0000741 }
742 }
Evan Cheng30bebff2010-01-13 00:30:23 +0000743 return false;
Evan Cheng42166152010-01-12 00:09:37 +0000744}
745
David Greene70fdd572009-11-12 20:55:29 +0000746/// isFrameOperand - Return true and the FrameIndex if the specified
747/// operand and follow operands form a reference to the stack frame.
748bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
749 int &FrameIndex) const {
750 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
751 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
752 MI->getOperand(Op+1).getImm() == 1 &&
753 MI->getOperand(Op+2).getReg() == 0 &&
754 MI->getOperand(Op+3).getImm() == 0) {
755 FrameIndex = MI->getOperand(Op).getIndex();
756 return true;
757 }
758 return false;
759}
760
David Greene2f4c3742009-11-13 00:29:53 +0000761static bool isFrameLoadOpcode(int Opcode) {
762 switch (Opcode) {
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000763 default: break;
764 case X86::MOV8rm:
765 case X86::MOV16rm:
766 case X86::MOV32rm:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000767 case X86::MOV32rm_TC:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000768 case X86::MOV64rm:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000769 case X86::MOV64rm_TC:
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000770 case X86::LD_Fp64m:
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000771 case X86::MOVSSrm:
772 case X86::MOVSDrm:
Chris Lattnerbfc2c682006-04-18 16:44:51 +0000773 case X86::MOVAPSrm:
774 case X86::MOVAPDrm:
Dan Gohmanbdc0f8b2009-01-09 02:40:34 +0000775 case X86::MOVDQArm:
Bill Wendlinge7b2a862007-04-03 06:00:37 +0000776 case X86::MMX_MOVD64rm:
777 case X86::MMX_MOVQ64rm:
David Greene2f4c3742009-11-13 00:29:53 +0000778 return true;
779 break;
780 }
781 return false;
782}
783
784static bool isFrameStoreOpcode(int Opcode) {
785 switch (Opcode) {
786 default: break;
787 case X86::MOV8mr:
788 case X86::MOV16mr:
789 case X86::MOV32mr:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000790 case X86::MOV32mr_TC:
David Greene2f4c3742009-11-13 00:29:53 +0000791 case X86::MOV64mr:
Jakob Stoklund Olesene2614a92010-07-09 21:27:55 +0000792 case X86::MOV64mr_TC:
David Greene2f4c3742009-11-13 00:29:53 +0000793 case X86::ST_FpP64m:
794 case X86::MOVSSmr:
795 case X86::MOVSDmr:
796 case X86::MOVAPSmr:
797 case X86::MOVAPDmr:
798 case X86::MOVDQAmr:
799 case X86::MMX_MOVD64mr:
800 case X86::MMX_MOVQ64mr:
801 case X86::MMX_MOVNTQmr:
802 return true;
803 }
804 return false;
805}
806
807unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
808 int &FrameIndex) const {
809 if (isFrameLoadOpcode(MI->getOpcode()))
Jakob Stoklund Olesen96a890a2010-07-27 04:17:01 +0000810 if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000811 return MI->getOperand(0).getReg();
David Greene2f4c3742009-11-13 00:29:53 +0000812 return 0;
813}
814
815unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
816 int &FrameIndex) const {
817 if (isFrameLoadOpcode(MI->getOpcode())) {
818 unsigned Reg;
819 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
820 return Reg;
David Greene70fdd572009-11-12 20:55:29 +0000821 // Check for post-frame index elimination operations
David Greene0508e432009-12-04 22:38:46 +0000822 const MachineMemOperand *Dummy;
823 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000824 }
825 return 0;
826}
827
David Greene70fdd572009-11-12 20:55:29 +0000828bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene0508e432009-12-04 22:38:46 +0000829 const MachineMemOperand *&MMO,
David Greene70fdd572009-11-12 20:55:29 +0000830 int &FrameIndex) const {
831 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
832 oe = MI->memoperands_end();
833 o != oe;
834 ++o) {
835 if ((*o)->isLoad() && (*o)->getValue())
836 if (const FixedStackPseudoSourceValue *Value =
837 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
838 FrameIndex = Value->getFrameIndex();
David Greene0508e432009-12-04 22:38:46 +0000839 MMO = *o;
David Greene70fdd572009-11-12 20:55:29 +0000840 return true;
841 }
842 }
843 return false;
844}
845
Dan Gohman0b273252008-11-18 19:49:32 +0000846unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000847 int &FrameIndex) const {
David Greene2f4c3742009-11-13 00:29:53 +0000848 if (isFrameStoreOpcode(MI->getOpcode()))
Jakob Stoklund Olesen96a890a2010-07-27 04:17:01 +0000849 if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
850 isFrameOperand(MI, 0, FrameIndex))
Chris Lattnerec536272010-07-08 22:41:28 +0000851 return MI->getOperand(X86::AddrNumOperands).getReg();
David Greene2f4c3742009-11-13 00:29:53 +0000852 return 0;
853}
854
855unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
856 int &FrameIndex) const {
857 if (isFrameStoreOpcode(MI->getOpcode())) {
858 unsigned Reg;
859 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
860 return Reg;
David Greene70fdd572009-11-12 20:55:29 +0000861 // Check for post-frame index elimination operations
David Greene0508e432009-12-04 22:38:46 +0000862 const MachineMemOperand *Dummy;
863 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000864 }
865 return 0;
866}
867
David Greene70fdd572009-11-12 20:55:29 +0000868bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene0508e432009-12-04 22:38:46 +0000869 const MachineMemOperand *&MMO,
David Greene70fdd572009-11-12 20:55:29 +0000870 int &FrameIndex) const {
871 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
872 oe = MI->memoperands_end();
873 o != oe;
874 ++o) {
875 if ((*o)->isStore() && (*o)->getValue())
876 if (const FixedStackPseudoSourceValue *Value =
877 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
878 FrameIndex = Value->getFrameIndex();
David Greene0508e432009-12-04 22:38:46 +0000879 MMO = *o;
David Greene70fdd572009-11-12 20:55:29 +0000880 return true;
881 }
882 }
883 return false;
884}
885
Evan Cheng308e5642008-03-27 01:45:11 +0000886/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
887/// X86::MOVPC32r.
Dan Gohman3b460302008-07-07 23:14:23 +0000888static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Cheng308e5642008-03-27 01:45:11 +0000889 bool isPICBase = false;
890 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
891 E = MRI.def_end(); I != E; ++I) {
892 MachineInstr *DefMI = I.getOperand().getParent();
893 if (DefMI->getOpcode() != X86::MOVPC32r)
894 return false;
895 assert(!isPICBase && "More than one PIC base?");
896 isPICBase = true;
897 }
898 return isPICBase;
899}
Evan Cheng1973a462008-03-31 07:54:19 +0000900
Bill Wendling1e117682008-05-12 20:54:26 +0000901bool
Dan Gohmane919de52009-10-10 00:34:18 +0000902X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
903 AliasAnalysis *AA) const {
Dan Gohman4a4a8eb2007-06-14 20:50:44 +0000904 switch (MI->getOpcode()) {
905 default: break;
Evan Cheng29e62a52008-03-27 01:41:09 +0000906 case X86::MOV8rm:
907 case X86::MOV16rm:
Evan Cheng29e62a52008-03-27 01:41:09 +0000908 case X86::MOV32rm:
Evan Cheng29e62a52008-03-27 01:41:09 +0000909 case X86::MOV64rm:
910 case X86::LD_Fp64m:
911 case X86::MOVSSrm:
912 case X86::MOVSDrm:
913 case X86::MOVAPSrm:
Evan Chengf25ef4f2009-11-16 21:56:03 +0000914 case X86::MOVUPSrm:
Evan Cheng5392cc92009-11-17 09:51:18 +0000915 case X86::MOVUPSrm_Int:
Evan Cheng29e62a52008-03-27 01:41:09 +0000916 case X86::MOVAPDrm:
Dan Gohmanbdc0f8b2009-01-09 02:40:34 +0000917 case X86::MOVDQArm:
Evan Cheng29e62a52008-03-27 01:41:09 +0000918 case X86::MMX_MOVD64rm:
Evan Cheng5392cc92009-11-17 09:51:18 +0000919 case X86::MMX_MOVQ64rm:
920 case X86::FsMOVAPSrm:
921 case X86::FsMOVAPDrm: {
Evan Cheng29e62a52008-03-27 01:41:09 +0000922 // Loads from constant pools are trivially rematerializable.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000923 if (MI->getOperand(1).isReg() &&
924 MI->getOperand(2).isImm() &&
925 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohmane919de52009-10-10 00:34:18 +0000926 MI->isInvariantLoad(AA)) {
Evan Cheng29e62a52008-03-27 01:41:09 +0000927 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerfea81da2009-06-27 04:16:01 +0000928 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng29e62a52008-03-27 01:41:09 +0000929 return true;
930 // Allow re-materialization of PIC load.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000931 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengb86595f2008-04-01 23:26:12 +0000932 return false;
Dan Gohman3b460302008-07-07 23:14:23 +0000933 const MachineFunction &MF = *MI->getParent()->getParent();
934 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng29e62a52008-03-27 01:41:09 +0000935 bool isPICBase = false;
936 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
937 E = MRI.def_end(); I != E; ++I) {
938 MachineInstr *DefMI = I.getOperand().getParent();
939 if (DefMI->getOpcode() != X86::MOVPC32r)
940 return false;
941 assert(!isPICBase && "More than one PIC base?");
942 isPICBase = true;
943 }
944 return isPICBase;
945 }
946 return false;
Evan Cheng94ba37f2008-02-22 09:25:47 +0000947 }
Evan Cheng29e62a52008-03-27 01:41:09 +0000948
949 case X86::LEA32r:
950 case X86::LEA64r: {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000951 if (MI->getOperand(2).isImm() &&
952 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
953 !MI->getOperand(4).isReg()) {
Evan Cheng29e62a52008-03-27 01:41:09 +0000954 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000955 if (!MI->getOperand(1).isReg())
Dan Gohman7e922aa2008-09-26 21:30:20 +0000956 return true;
Evan Cheng29e62a52008-03-27 01:41:09 +0000957 unsigned BaseReg = MI->getOperand(1).getReg();
958 if (BaseReg == 0)
959 return true;
960 // Allow re-materialization of lea PICBase + x.
Dan Gohman3b460302008-07-07 23:14:23 +0000961 const MachineFunction &MF = *MI->getParent()->getParent();
962 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng308e5642008-03-27 01:45:11 +0000963 return regIsPICBase(BaseReg, MRI);
Evan Cheng29e62a52008-03-27 01:41:09 +0000964 }
965 return false;
966 }
Dan Gohman4a4a8eb2007-06-14 20:50:44 +0000967 }
Evan Cheng29e62a52008-03-27 01:41:09 +0000968
Dan Gohmane8c1e422007-06-26 00:48:07 +0000969 // All other instructions marked M_REMATERIALIZABLE are always trivially
970 // rematerializable.
971 return true;
Dan Gohman4a4a8eb2007-06-14 20:50:44 +0000972}
973
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000974/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
975/// would clobber the EFLAGS condition register. Note the result may be
976/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman0be8c2b2009-10-14 00:08:59 +0000977/// a few instructions in each direction it assumes it's not safe.
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000978static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
979 MachineBasicBlock::iterator I) {
Evan Chengb6dee6e2010-03-23 20:35:45 +0000980 MachineBasicBlock::iterator E = MBB.end();
981
Dan Gohmanc8354582008-10-21 03:24:31 +0000982 // It's always safe to clobber EFLAGS at the end of a block.
Evan Chengb6dee6e2010-03-23 20:35:45 +0000983 if (I == E)
Dan Gohmanc8354582008-10-21 03:24:31 +0000984 return true;
985
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000986 // For compile time consideration, if we are not able to determine the
Dan Gohman0be8c2b2009-10-14 00:08:59 +0000987 // safety after visiting 4 instructions in each direction, we will assume
988 // it's not safe.
989 MachineBasicBlock::iterator Iter = I;
990 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000991 bool SeenDef = false;
Dan Gohman0be8c2b2009-10-14 00:08:59 +0000992 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
993 MachineOperand &MO = Iter->getOperand(j);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000994 if (!MO.isReg())
Evan Cheng3f2ceac2008-06-24 07:10:51 +0000995 continue;
996 if (MO.getReg() == X86::EFLAGS) {
997 if (MO.isUse())
998 return false;
999 SeenDef = true;
1000 }
1001 }
1002
1003 if (SeenDef)
1004 // This instruction defines EFLAGS, no need to look any further.
1005 return true;
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001006 ++Iter;
Evan Chengb6dee6e2010-03-23 20:35:45 +00001007 // Skip over DBG_VALUE.
1008 while (Iter != E && Iter->isDebugValue())
1009 ++Iter;
Dan Gohmanc8354582008-10-21 03:24:31 +00001010
1011 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Chengb6dee6e2010-03-23 20:35:45 +00001012 if (Iter == E)
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001013 return true;
1014 }
1015
Evan Chengb6dee6e2010-03-23 20:35:45 +00001016 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001017 Iter = I;
1018 for (unsigned i = 0; i < 4; ++i) {
1019 // If we make it to the beginning of the block, it's safe to clobber
1020 // EFLAGS iff EFLAGS is not live-in.
Evan Chengb6dee6e2010-03-23 20:35:45 +00001021 if (Iter == B)
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001022 return !MBB.isLiveIn(X86::EFLAGS);
1023
1024 --Iter;
Evan Chengb6dee6e2010-03-23 20:35:45 +00001025 // Skip over DBG_VALUE.
1026 while (Iter != B && Iter->isDebugValue())
1027 --Iter;
1028
Dan Gohman0be8c2b2009-10-14 00:08:59 +00001029 bool SawKill = false;
1030 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1031 MachineOperand &MO = Iter->getOperand(j);
1032 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1033 if (MO.isDef()) return MO.isDead();
1034 if (MO.isKill()) SawKill = true;
1035 }
1036 }
1037
1038 if (SawKill)
1039 // This instruction kills EFLAGS and doesn't redefine it, so
1040 // there's no need to look further.
Dan Gohmanc8354582008-10-21 03:24:31 +00001041 return true;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001042 }
1043
1044 // Conservative answer.
1045 return false;
1046}
1047
Evan Chenged6e34f2008-03-31 20:40:39 +00001048void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1049 MachineBasicBlock::iterator I,
Evan Cheng84517442009-07-16 09:20:10 +00001050 unsigned DestReg, unsigned SubIdx,
Evan Cheng6ad7da92009-11-14 02:55:43 +00001051 const MachineInstr *Orig,
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001052 const TargetRegisterInfo &TRI) const {
Dan Gohman90c600d2010-05-07 01:28:10 +00001053 DebugLoc DL = Orig->getDebugLoc();
Bill Wendling27b508d2009-02-11 21:51:19 +00001054
Evan Chenged6e34f2008-03-31 20:40:39 +00001055 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1056 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng84517442009-07-16 09:20:10 +00001057 bool Clone = true;
1058 unsigned Opc = Orig->getOpcode();
1059 switch (Opc) {
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001060 default: break;
Evan Chenged6e34f2008-03-31 20:40:39 +00001061 case X86::MOV8r0:
Dan Gohmanc1195802010-01-12 04:42:54 +00001062 case X86::MOV16r0:
1063 case X86::MOV32r0:
1064 case X86::MOV64r0: {
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001065 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng84517442009-07-16 09:20:10 +00001066 switch (Opc) {
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001067 default: break;
1068 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanc1195802010-01-12 04:42:54 +00001069 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001070 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman952f6f92010-02-26 16:49:27 +00001071 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001072 }
Evan Cheng84517442009-07-16 09:20:10 +00001073 Clone = false;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001074 }
Evan Chenged6e34f2008-03-31 20:40:39 +00001075 break;
Evan Cheng3f2ceac2008-06-24 07:10:51 +00001076 }
1077 }
1078
Evan Cheng84517442009-07-16 09:20:10 +00001079 if (Clone) {
Dan Gohman3b460302008-07-07 23:14:23 +00001080 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chenged6e34f2008-03-31 20:40:39 +00001081 MBB.insert(I, MI);
Evan Cheng84517442009-07-16 09:20:10 +00001082 } else {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001083 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Chenged6e34f2008-03-31 20:40:39 +00001084 }
Evan Cheng147cb762008-04-16 23:44:44 +00001085
Evan Cheng84517442009-07-16 09:20:10 +00001086 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001087 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chenged6e34f2008-03-31 20:40:39 +00001088}
1089
Evan Chenga8a9c152007-10-05 08:04:01 +00001090/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1091/// is not marked dead.
1092static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chenga8a9c152007-10-05 08:04:01 +00001093 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1094 MachineOperand &MO = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001095 if (MO.isReg() && MO.isDef() &&
Evan Chenga8a9c152007-10-05 08:04:01 +00001096 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1097 return true;
1098 }
1099 }
1100 return false;
1101}
1102
Evan Cheng26fdd722009-12-12 20:03:14 +00001103/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng766a73f2009-12-11 06:01:48 +00001104/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1105/// to a 32-bit superregister and then truncating back down to a 16-bit
1106/// subregister.
1107MachineInstr *
1108X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1109 MachineFunction::iterator &MFI,
1110 MachineBasicBlock::iterator &MBBI,
1111 LiveVariables *LV) const {
1112 MachineInstr *MI = MBBI;
1113 unsigned Dest = MI->getOperand(0).getReg();
1114 unsigned Src = MI->getOperand(1).getReg();
1115 bool isDead = MI->getOperand(0).isDead();
1116 bool isKill = MI->getOperand(1).isKill();
1117
1118 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1119 ? X86::LEA64_32r : X86::LEA32r;
1120 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001121 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng766a73f2009-12-11 06:01:48 +00001122 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1123
1124 // Build and insert into an implicit UNDEF value. This is OK because
1125 // well be shifting and then extracting the lower 16-bits.
Evan Cheng26fdd722009-12-12 20:03:14 +00001126 // This has the potential to cause partial register stall. e.g.
Evan Cheng3974c8d2009-12-12 18:55:26 +00001127 // movw (%rbp,%rcx,2), %dx
1128 // leal -65(%rdx), %esi
Evan Cheng26fdd722009-12-12 20:03:14 +00001129 // But testing has shown this *does* help performance in 64-bit mode (at
1130 // least on modern x86 machines).
Evan Cheng766a73f2009-12-11 06:01:48 +00001131 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1132 MachineInstr *InsMI =
Jakob Stoklund Olesena1e883d2010-07-08 16:40:15 +00001133 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1134 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1135 .addReg(Src, getKillRegState(isKill));
Evan Cheng766a73f2009-12-11 06:01:48 +00001136
1137 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1138 get(Opc), leaOutReg);
1139 switch (MIOpc) {
1140 default:
1141 llvm_unreachable(0);
1142 break;
1143 case X86::SHL16ri: {
1144 unsigned ShAmt = MI->getOperand(2).getImm();
1145 MIB.addReg(0).addImm(1 << ShAmt)
Chris Lattnerf4693072010-07-08 23:46:44 +00001146 .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
Evan Cheng766a73f2009-12-11 06:01:48 +00001147 break;
1148 }
1149 case X86::INC16r:
1150 case X86::INC64_16r:
Chris Lattnerf4693072010-07-08 23:46:44 +00001151 addRegOffset(MIB, leaInReg, true, 1);
Evan Cheng766a73f2009-12-11 06:01:48 +00001152 break;
1153 case X86::DEC16r:
1154 case X86::DEC64_16r:
Chris Lattnerf4693072010-07-08 23:46:44 +00001155 addRegOffset(MIB, leaInReg, true, -1);
Evan Cheng766a73f2009-12-11 06:01:48 +00001156 break;
1157 case X86::ADD16ri:
1158 case X86::ADD16ri8:
Chris Lattnerf4693072010-07-08 23:46:44 +00001159 addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
Evan Cheng766a73f2009-12-11 06:01:48 +00001160 break;
Chris Lattner4fb38d32010-10-07 23:36:18 +00001161 case X86::ADD16rr:
1162 case X86::ADD16rr_DB: {
Evan Cheng766a73f2009-12-11 06:01:48 +00001163 unsigned Src2 = MI->getOperand(2).getReg();
1164 bool isKill2 = MI->getOperand(2).isKill();
1165 unsigned leaInReg2 = 0;
1166 MachineInstr *InsMI2 = 0;
1167 if (Src == Src2) {
1168 // ADD16rr %reg1028<kill>, %reg1028
1169 // just a single insert_subreg.
1170 addRegReg(MIB, leaInReg, true, leaInReg, false);
1171 } else {
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001172 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng766a73f2009-12-11 06:01:48 +00001173 // Build and insert into an implicit UNDEF value. This is OK because
1174 // well be shifting and then extracting the lower 16-bits.
1175 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1176 InsMI2 =
Jakob Stoklund Olesena1e883d2010-07-08 16:40:15 +00001177 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1178 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1179 .addReg(Src2, getKillRegState(isKill2));
Evan Cheng766a73f2009-12-11 06:01:48 +00001180 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1181 }
1182 if (LV && isKill2 && InsMI2)
1183 LV->replaceKillInstruction(Src2, MI, InsMI2);
1184 break;
1185 }
1186 }
1187
1188 MachineInstr *NewMI = MIB;
1189 MachineInstr *ExtMI =
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001190 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
Evan Cheng766a73f2009-12-11 06:01:48 +00001191 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001192 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
Evan Cheng766a73f2009-12-11 06:01:48 +00001193
1194 if (LV) {
1195 // Update live variables
1196 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1197 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1198 if (isKill)
1199 LV->replaceKillInstruction(Src, MI, InsMI);
1200 if (isDead)
1201 LV->replaceKillInstruction(Dest, MI, ExtMI);
1202 }
1203
1204 return ExtMI;
1205}
1206
Chris Lattnerb7782d72005-01-02 02:37:07 +00001207/// convertToThreeAddress - This method must be implemented by targets that
1208/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1209/// may be able to convert a two-address instruction into a true
1210/// three-address instruction on demand. This allows the X86 target (for
1211/// example) to convert ADD and SHL instructions into LEA instructions if they
1212/// would require register copies due to two-addressness.
1213///
1214/// This method returns a null pointer if the transformation cannot be
1215/// performed, otherwise it returns the new instruction.
1216///
Evan Cheng07fc1072006-12-01 21:52:41 +00001217MachineInstr *
1218X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1219 MachineBasicBlock::iterator &MBBI,
Owen Anderson30cc0282008-07-02 23:41:07 +00001220 LiveVariables *LV) const {
Evan Cheng07fc1072006-12-01 21:52:41 +00001221 MachineInstr *MI = MBBI;
Dan Gohman3b460302008-07-07 23:14:23 +00001222 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerb7782d72005-01-02 02:37:07 +00001223 // All instructions input are two-addr instructions. Get the known operands.
1224 unsigned Dest = MI->getOperand(0).getReg();
1225 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng7d98a482008-07-03 09:09:37 +00001226 bool isDead = MI->getOperand(0).isDead();
1227 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerb7782d72005-01-02 02:37:07 +00001228
Evan Chengdc2c8742006-11-15 20:58:11 +00001229 MachineInstr *NewMI = NULL;
Evan Cheng07fc1072006-12-01 21:52:41 +00001230 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattner3e1d9172007-03-20 06:08:29 +00001231 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng26fdd722009-12-12 20:03:14 +00001232 // 16-bit LEA is also slow on Core2.
Evan Cheng07fc1072006-12-01 21:52:41 +00001233 bool DisableLEA16 = true;
Evan Cheng26fdd722009-12-12 20:03:14 +00001234 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng07fc1072006-12-01 21:52:41 +00001235
Evan Chengfa2c8282007-10-05 20:34:26 +00001236 unsigned MIOpc = MI->getOpcode();
1237 switch (MIOpc) {
Evan Cheng66f849b2006-05-30 20:26:50 +00001238 case X86::SHUFPSrri: {
1239 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattner3e1d9172007-03-20 06:08:29 +00001240 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1241
Evan Chengc8c172e2006-05-30 21:45:53 +00001242 unsigned B = MI->getOperand(1).getReg();
1243 unsigned C = MI->getOperand(2).getReg();
Chris Lattner3e1d9172007-03-20 06:08:29 +00001244 if (B != C) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001245 unsigned A = MI->getOperand(0).getReg();
1246 unsigned M = MI->getOperand(3).getImm();
Bill Wendling27b508d2009-02-11 21:51:19 +00001247 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001248 .addReg(A, RegState::Define | getDeadRegState(isDead))
1249 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattner3e1d9172007-03-20 06:08:29 +00001250 break;
1251 }
Chris Lattnerbcd38852007-03-28 18:12:31 +00001252 case X86::SHL64ri: {
Evan Cheng483e1ce2007-09-14 21:48:26 +00001253 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnerbcd38852007-03-28 18:12:31 +00001254 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1255 // the flags produced by a shift yet, so this is safe.
Chris Lattnerbcd38852007-03-28 18:12:31 +00001256 unsigned ShAmt = MI->getOperand(2).getImm();
1257 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001258
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001259 // LEA can't handle RSP.
1260 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1261 !MF.getRegInfo().constrainRegClass(Src, &X86::GR64_NOSPRegClass))
1262 return 0;
1263
Bill Wendling27b508d2009-02-11 21:51:19 +00001264 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001265 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1266 .addReg(0).addImm(1 << ShAmt)
1267 .addReg(Src, getKillRegState(isKill))
Chris Lattnerf4693072010-07-08 23:46:44 +00001268 .addImm(0).addReg(0);
Chris Lattnerbcd38852007-03-28 18:12:31 +00001269 break;
1270 }
Chris Lattner3e1d9172007-03-20 06:08:29 +00001271 case X86::SHL32ri: {
Evan Cheng483e1ce2007-09-14 21:48:26 +00001272 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner3e1d9172007-03-20 06:08:29 +00001273 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1274 // the flags produced by a shift yet, so this is safe.
Chris Lattner3e1d9172007-03-20 06:08:29 +00001275 unsigned ShAmt = MI->getOperand(2).getImm();
1276 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001277
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001278 // LEA can't handle ESP.
1279 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1280 !MF.getRegInfo().constrainRegClass(Src, &X86::GR32_NOSPRegClass))
1281 return 0;
1282
Evan Cheng26fdd722009-12-12 20:03:14 +00001283 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendling27b508d2009-02-11 21:51:19 +00001284 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001285 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng7d98a482008-07-03 09:09:37 +00001286 .addReg(0).addImm(1 << ShAmt)
Chris Lattnerf4693072010-07-08 23:46:44 +00001287 .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0);
Chris Lattner3e1d9172007-03-20 06:08:29 +00001288 break;
1289 }
1290 case X86::SHL16ri: {
Evan Cheng483e1ce2007-09-14 21:48:26 +00001291 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng189df732007-09-06 00:14:41 +00001292 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1293 // the flags produced by a shift yet, so this is safe.
Evan Cheng189df732007-09-06 00:14:41 +00001294 unsigned ShAmt = MI->getOperand(2).getImm();
1295 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng7d98a482008-07-03 09:09:37 +00001296
Evan Cheng766a73f2009-12-11 06:01:48 +00001297 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001298 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng766a73f2009-12-11 06:01:48 +00001299 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1300 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1301 .addReg(0).addImm(1 << ShAmt)
1302 .addReg(Src, getKillRegState(isKill))
Chris Lattnerf4693072010-07-08 23:46:44 +00001303 .addImm(0).addReg(0);
Chris Lattner3e1d9172007-03-20 06:08:29 +00001304 break;
Evan Cheng66f849b2006-05-30 20:26:50 +00001305 }
Evan Chengfa2c8282007-10-05 20:34:26 +00001306 default: {
1307 // The following opcodes also sets the condition code register(s). Only
1308 // convert them to equivalent lea if the condition code register def's
1309 // are dead!
1310 if (hasLiveCondCodeDef(MI))
1311 return 0;
Evan Cheng66f849b2006-05-30 20:26:50 +00001312
Evan Chengfa2c8282007-10-05 20:34:26 +00001313 switch (MIOpc) {
1314 default: return 0;
1315 case X86::INC64r:
Dan Gohmanbeac19e2009-01-06 23:34:46 +00001316 case X86::INC32r:
1317 case X86::INC64_32r: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001318 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Cheng82bc90a2007-10-09 07:14:53 +00001319 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1320 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001321
1322 // LEA can't handle RSP.
1323 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1324 !MF.getRegInfo().constrainRegClass(Src,
1325 MIOpc == X86::INC64r ? X86::GR64_NOSPRegisterClass :
1326 X86::GR32_NOSPRegisterClass))
1327 return 0;
1328
Chris Lattnerf4693072010-07-08 23:46:44 +00001329 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001330 .addReg(Dest, RegState::Define |
1331 getDeadRegState(isDead)),
Rafael Espindola3b2df102009-04-08 21:14:34 +00001332 Src, isKill, 1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001333 break;
Chris Lattnerb7782d72005-01-02 02:37:07 +00001334 }
Evan Chengfa2c8282007-10-05 20:34:26 +00001335 case X86::INC16r:
1336 case X86::INC64_16r:
Evan Cheng766a73f2009-12-11 06:01:48 +00001337 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001338 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengfa2c8282007-10-05 20:34:26 +00001339 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling27b508d2009-02-11 21:51:19 +00001340 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001341 .addReg(Dest, RegState::Define |
1342 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001343 Src, isKill, 1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001344 break;
1345 case X86::DEC64r:
Dan Gohmanbeac19e2009-01-06 23:34:46 +00001346 case X86::DEC32r:
1347 case X86::DEC64_32r: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001348 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Cheng82bc90a2007-10-09 07:14:53 +00001349 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1350 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001351 // LEA can't handle RSP.
1352 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1353 !MF.getRegInfo().constrainRegClass(Src,
1354 MIOpc == X86::DEC64r ? X86::GR64_NOSPRegisterClass :
1355 X86::GR32_NOSPRegisterClass))
1356 return 0;
1357
Chris Lattnerf4693072010-07-08 23:46:44 +00001358 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001359 .addReg(Dest, RegState::Define |
1360 getDeadRegState(isDead)),
Rafael Espindola3b2df102009-04-08 21:14:34 +00001361 Src, isKill, -1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001362 break;
1363 }
1364 case X86::DEC16r:
1365 case X86::DEC64_16r:
Evan Cheng766a73f2009-12-11 06:01:48 +00001366 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001367 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengfa2c8282007-10-05 20:34:26 +00001368 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling27b508d2009-02-11 21:51:19 +00001369 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001370 .addReg(Dest, RegState::Define |
1371 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001372 Src, isKill, -1);
Evan Chengfa2c8282007-10-05 20:34:26 +00001373 break;
1374 case X86::ADD64rr:
Chris Lattner4fb38d32010-10-07 23:36:18 +00001375 case X86::ADD64rr_DB:
1376 case X86::ADD32rr:
1377 case X86::ADD32rr_DB: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001378 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner4fb38d32010-10-07 23:36:18 +00001379 unsigned Opc;
1380 TargetRegisterClass *RC;
1381 if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB) {
1382 Opc = X86::LEA64r;
1383 RC = X86::GR64_NOSPRegisterClass;
1384 } else {
1385 Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1386 RC = X86::GR32_NOSPRegisterClass;
1387 }
1388
1389
Evan Cheng7d98a482008-07-03 09:09:37 +00001390 unsigned Src2 = MI->getOperand(2).getReg();
1391 bool isKill2 = MI->getOperand(2).isKill();
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001392
1393 // LEA can't handle RSP.
1394 if (TargetRegisterInfo::isVirtualRegister(Src2) &&
Chris Lattner4fb38d32010-10-07 23:36:18 +00001395 !MF.getRegInfo().constrainRegClass(Src2, RC))
Jakob Stoklund Olesenb19bae42010-10-07 00:07:26 +00001396 return 0;
1397
Bill Wendling27b508d2009-02-11 21:51:19 +00001398 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001399 .addReg(Dest, RegState::Define |
1400 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001401 Src, isKill, Src2, isKill2);
1402 if (LV && isKill2)
1403 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Chengfa2c8282007-10-05 20:34:26 +00001404 break;
1405 }
Chris Lattner4fb38d32010-10-07 23:36:18 +00001406 case X86::ADD16rr:
1407 case X86::ADD16rr_DB: {
Evan Cheng766a73f2009-12-11 06:01:48 +00001408 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001409 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengfa2c8282007-10-05 20:34:26 +00001410 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng7d98a482008-07-03 09:09:37 +00001411 unsigned Src2 = MI->getOperand(2).getReg();
1412 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling27b508d2009-02-11 21:51:19 +00001413 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendlingf7b83c72009-05-13 21:33:08 +00001414 .addReg(Dest, RegState::Define |
1415 getDeadRegState(isDead)),
Evan Cheng7d98a482008-07-03 09:09:37 +00001416 Src, isKill, Src2, isKill2);
1417 if (LV && isKill2)
1418 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Chengfa2c8282007-10-05 20:34:26 +00001419 break;
Evan Cheng7d98a482008-07-03 09:09:37 +00001420 }
Evan Chengfa2c8282007-10-05 20:34:26 +00001421 case X86::ADD64ri32:
1422 case X86::ADD64ri8:
1423 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattnerf4693072010-07-08 23:46:44 +00001424 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Evan Cheng766a73f2009-12-11 06:01:48 +00001425 .addReg(Dest, RegState::Define |
1426 getDeadRegState(isDead)),
1427 Src, isKill, MI->getOperand(2).getImm());
Evan Chengfa2c8282007-10-05 20:34:26 +00001428 break;
1429 case X86::ADD32ri:
Evan Cheng766a73f2009-12-11 06:01:48 +00001430 case X86::ADD32ri8: {
Evan Chengfa2c8282007-10-05 20:34:26 +00001431 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng766a73f2009-12-11 06:01:48 +00001432 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Chris Lattnerf4693072010-07-08 23:46:44 +00001433 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng766a73f2009-12-11 06:01:48 +00001434 .addReg(Dest, RegState::Define |
1435 getDeadRegState(isDead)),
Rafael Espindola3b2df102009-04-08 21:14:34 +00001436 Src, isKill, MI->getOperand(2).getImm());
Evan Chengfa2c8282007-10-05 20:34:26 +00001437 break;
1438 }
Evan Cheng766a73f2009-12-11 06:01:48 +00001439 case X86::ADD16ri:
1440 case X86::ADD16ri8:
1441 if (DisableLEA16)
Evan Cheng26fdd722009-12-12 20:03:14 +00001442 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng766a73f2009-12-11 06:01:48 +00001443 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattnerf4693072010-07-08 23:46:44 +00001444 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Cheng766a73f2009-12-11 06:01:48 +00001445 .addReg(Dest, RegState::Define |
1446 getDeadRegState(isDead)),
1447 Src, isKill, MI->getOperand(2).getImm());
1448 break;
Evan Chengfa2c8282007-10-05 20:34:26 +00001449 }
1450 }
Chris Lattnerb7782d72005-01-02 02:37:07 +00001451 }
1452
Evan Cheng1bc1cae2008-02-07 08:29:53 +00001453 if (!NewMI) return 0;
1454
Evan Cheng7d98a482008-07-03 09:09:37 +00001455 if (LV) { // Update live variables
1456 if (isKill)
1457 LV->replaceKillInstruction(Src, MI, NewMI);
1458 if (isDead)
1459 LV->replaceKillInstruction(Dest, MI, NewMI);
1460 }
1461
Evan Chengfa2c8282007-10-05 20:34:26 +00001462 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Chengdc2c8742006-11-15 20:58:11 +00001463 return NewMI;
Chris Lattnerb7782d72005-01-02 02:37:07 +00001464}
1465
Chris Lattner29478012005-01-19 07:11:01 +00001466/// commuteInstruction - We have a few instructions that must be hacked on to
1467/// commute them.
1468///
Evan Cheng03553bb2008-06-16 07:33:11 +00001469MachineInstr *
1470X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner29478012005-01-19 07:11:01 +00001471 switch (MI->getOpcode()) {
Chris Lattnerd54845f2005-01-19 07:31:24 +00001472 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1473 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner29478012005-01-19 07:11:01 +00001474 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman48ea03d2007-09-14 23:17:45 +00001475 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1476 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1477 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattnerd54845f2005-01-19 07:31:24 +00001478 unsigned Opc;
1479 unsigned Size;
1480 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001481 default: llvm_unreachable("Unreachable!");
Chris Lattnerd54845f2005-01-19 07:31:24 +00001482 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1483 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1484 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1485 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman48ea03d2007-09-14 23:17:45 +00001486 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1487 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattnerd54845f2005-01-19 07:31:24 +00001488 }
Chris Lattner5c463782007-12-30 20:49:49 +00001489 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohmana39b0a12008-10-17 01:23:35 +00001490 if (NewMI) {
1491 MachineFunction &MF = *MI->getParent()->getParent();
1492 MI = MF.CloneMachineInstr(MI);
1493 NewMI = false;
Evan Cheng244183e2008-02-13 02:46:49 +00001494 }
Dan Gohmana39b0a12008-10-17 01:23:35 +00001495 MI->setDesc(get(Opc));
1496 MI->getOperand(3).setImm(Size-Amt);
1497 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner29478012005-01-19 07:11:01 +00001498 }
Evan Cheng1151ffd2007-10-05 23:13:21 +00001499 case X86::CMOVB16rr:
1500 case X86::CMOVB32rr:
1501 case X86::CMOVB64rr:
1502 case X86::CMOVAE16rr:
1503 case X86::CMOVAE32rr:
1504 case X86::CMOVAE64rr:
1505 case X86::CMOVE16rr:
1506 case X86::CMOVE32rr:
1507 case X86::CMOVE64rr:
1508 case X86::CMOVNE16rr:
1509 case X86::CMOVNE32rr:
1510 case X86::CMOVNE64rr:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001511 case X86::CMOVBE16rr:
1512 case X86::CMOVBE32rr:
1513 case X86::CMOVBE64rr:
Evan Cheng1151ffd2007-10-05 23:13:21 +00001514 case X86::CMOVA16rr:
1515 case X86::CMOVA32rr:
1516 case X86::CMOVA64rr:
1517 case X86::CMOVL16rr:
1518 case X86::CMOVL32rr:
1519 case X86::CMOVL64rr:
1520 case X86::CMOVGE16rr:
1521 case X86::CMOVGE32rr:
1522 case X86::CMOVGE64rr:
1523 case X86::CMOVLE16rr:
1524 case X86::CMOVLE32rr:
1525 case X86::CMOVLE64rr:
1526 case X86::CMOVG16rr:
1527 case X86::CMOVG32rr:
1528 case X86::CMOVG64rr:
1529 case X86::CMOVS16rr:
1530 case X86::CMOVS32rr:
1531 case X86::CMOVS64rr:
1532 case X86::CMOVNS16rr:
1533 case X86::CMOVNS32rr:
1534 case X86::CMOVNS64rr:
1535 case X86::CMOVP16rr:
1536 case X86::CMOVP32rr:
1537 case X86::CMOVP64rr:
1538 case X86::CMOVNP16rr:
1539 case X86::CMOVNP32rr:
Dan Gohman7e47cc72009-01-07 00:35:10 +00001540 case X86::CMOVNP64rr:
1541 case X86::CMOVO16rr:
1542 case X86::CMOVO32rr:
1543 case X86::CMOVO64rr:
1544 case X86::CMOVNO16rr:
1545 case X86::CMOVNO32rr:
1546 case X86::CMOVNO64rr: {
Evan Cheng1151ffd2007-10-05 23:13:21 +00001547 unsigned Opc = 0;
1548 switch (MI->getOpcode()) {
1549 default: break;
1550 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1551 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1552 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1553 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1554 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1555 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1556 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1557 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1558 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1559 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1560 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1561 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
Chris Lattner1a1c6002010-10-05 23:00:14 +00001562 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1563 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1564 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1565 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1566 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1567 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001568 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1569 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1570 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1571 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1572 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1573 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1574 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1575 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1576 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1577 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1578 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1579 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1580 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1581 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang6c8bcf92009-04-18 05:16:01 +00001582 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001583 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1584 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1585 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1586 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1587 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang6c8bcf92009-04-18 05:16:01 +00001588 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001589 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1590 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1591 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman7e47cc72009-01-07 00:35:10 +00001592 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1593 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang6c8bcf92009-04-18 05:16:01 +00001594 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman7e47cc72009-01-07 00:35:10 +00001595 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1596 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1597 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng1151ffd2007-10-05 23:13:21 +00001598 }
Dan Gohmana39b0a12008-10-17 01:23:35 +00001599 if (NewMI) {
1600 MachineFunction &MF = *MI->getParent()->getParent();
1601 MI = MF.CloneMachineInstr(MI);
1602 NewMI = false;
1603 }
Chris Lattner59687512008-01-11 18:10:50 +00001604 MI->setDesc(get(Opc));
Evan Cheng1151ffd2007-10-05 23:13:21 +00001605 // Fallthrough intended.
1606 }
Chris Lattner29478012005-01-19 07:11:01 +00001607 default:
Evan Cheng03553bb2008-06-16 07:33:11 +00001608 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner29478012005-01-19 07:11:01 +00001609 }
1610}
1611
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001612static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1613 switch (BrOpc) {
1614 default: return X86::COND_INVALID;
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001615 case X86::JE_4: return X86::COND_E;
1616 case X86::JNE_4: return X86::COND_NE;
1617 case X86::JL_4: return X86::COND_L;
1618 case X86::JLE_4: return X86::COND_LE;
1619 case X86::JG_4: return X86::COND_G;
1620 case X86::JGE_4: return X86::COND_GE;
1621 case X86::JB_4: return X86::COND_B;
1622 case X86::JBE_4: return X86::COND_BE;
1623 case X86::JA_4: return X86::COND_A;
1624 case X86::JAE_4: return X86::COND_AE;
1625 case X86::JS_4: return X86::COND_S;
1626 case X86::JNS_4: return X86::COND_NS;
1627 case X86::JP_4: return X86::COND_P;
1628 case X86::JNP_4: return X86::COND_NP;
1629 case X86::JO_4: return X86::COND_O;
1630 case X86::JNO_4: return X86::COND_NO;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001631 }
1632}
1633
1634unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1635 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001636 default: llvm_unreachable("Illegal condition code!");
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001637 case X86::COND_E: return X86::JE_4;
1638 case X86::COND_NE: return X86::JNE_4;
1639 case X86::COND_L: return X86::JL_4;
1640 case X86::COND_LE: return X86::JLE_4;
1641 case X86::COND_G: return X86::JG_4;
1642 case X86::COND_GE: return X86::JGE_4;
1643 case X86::COND_B: return X86::JB_4;
1644 case X86::COND_BE: return X86::JBE_4;
1645 case X86::COND_A: return X86::JA_4;
1646 case X86::COND_AE: return X86::JAE_4;
1647 case X86::COND_S: return X86::JS_4;
1648 case X86::COND_NS: return X86::JNS_4;
1649 case X86::COND_P: return X86::JP_4;
1650 case X86::COND_NP: return X86::JNP_4;
1651 case X86::COND_O: return X86::JO_4;
1652 case X86::COND_NO: return X86::JNO_4;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001653 }
1654}
1655
Chris Lattner3a897f32006-10-21 05:52:40 +00001656/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1657/// e.g. turning COND_E to COND_NE.
1658X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1659 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001660 default: llvm_unreachable("Illegal condition code!");
Chris Lattner3a897f32006-10-21 05:52:40 +00001661 case X86::COND_E: return X86::COND_NE;
1662 case X86::COND_NE: return X86::COND_E;
1663 case X86::COND_L: return X86::COND_GE;
1664 case X86::COND_LE: return X86::COND_G;
1665 case X86::COND_G: return X86::COND_LE;
1666 case X86::COND_GE: return X86::COND_L;
1667 case X86::COND_B: return X86::COND_AE;
1668 case X86::COND_BE: return X86::COND_A;
1669 case X86::COND_A: return X86::COND_BE;
1670 case X86::COND_AE: return X86::COND_B;
1671 case X86::COND_S: return X86::COND_NS;
1672 case X86::COND_NS: return X86::COND_S;
1673 case X86::COND_P: return X86::COND_NP;
1674 case X86::COND_NP: return X86::COND_P;
1675 case X86::COND_O: return X86::COND_NO;
1676 case X86::COND_NO: return X86::COND_O;
1677 }
1678}
1679
Dale Johannesen616627b2007-06-14 22:03:45 +00001680bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner03ad8852008-01-07 07:27:27 +00001681 const TargetInstrDesc &TID = MI->getDesc();
1682 if (!TID.isTerminator()) return false;
Chris Lattnera98c6792008-01-07 01:56:04 +00001683
1684 // Conditional branch is a special case.
Chris Lattner03ad8852008-01-07 07:27:27 +00001685 if (TID.isBranch() && !TID.isBarrier())
Chris Lattnera98c6792008-01-07 01:56:04 +00001686 return true;
Chris Lattner03ad8852008-01-07 07:27:27 +00001687 if (!TID.isPredicable())
Chris Lattnera98c6792008-01-07 01:56:04 +00001688 return true;
1689 return !isPredicated(MI);
Dale Johannesen616627b2007-06-14 22:03:45 +00001690}
Chris Lattner3a897f32006-10-21 05:52:40 +00001691
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001692bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1693 MachineBasicBlock *&TBB,
1694 MachineBasicBlock *&FBB,
Evan Cheng64dfcac2009-02-09 07:14:22 +00001695 SmallVectorImpl<MachineOperand> &Cond,
1696 bool AllowModify) const {
Dan Gohman97d95d62008-10-21 03:29:32 +00001697 // Start from the bottom of the block and work up, examining the
1698 // terminator instructions.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001699 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001700 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman97d95d62008-10-21 03:29:32 +00001701 while (I != MBB.begin()) {
1702 --I;
Dale Johannesen4244d122010-04-02 01:38:09 +00001703 if (I->isDebugValue())
1704 continue;
Bill Wendling277381f2009-12-14 06:51:19 +00001705
1706 // Working from the bottom, when we see a non-terminator instruction, we're
1707 // done.
Jakob Stoklund Olesenc30b4dd2010-07-16 17:41:44 +00001708 if (!isUnpredicatedTerminator(I))
Dan Gohman97d95d62008-10-21 03:29:32 +00001709 break;
Bill Wendling277381f2009-12-14 06:51:19 +00001710
1711 // A terminator that isn't a branch can't easily be handled by this
1712 // analysis.
Dan Gohman97d95d62008-10-21 03:29:32 +00001713 if (!I->getDesc().isBranch())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001714 return true;
Bill Wendling277381f2009-12-14 06:51:19 +00001715
Dan Gohman97d95d62008-10-21 03:29:32 +00001716 // Handle unconditional branches.
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001717 if (I->getOpcode() == X86::JMP_4) {
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001718 UnCondBrIter = I;
1719
Evan Cheng64dfcac2009-02-09 07:14:22 +00001720 if (!AllowModify) {
1721 TBB = I->getOperand(0).getMBB();
Evan Cheng2fa28112009-05-08 06:34:09 +00001722 continue;
Evan Cheng64dfcac2009-02-09 07:14:22 +00001723 }
1724
Dan Gohman97d95d62008-10-21 03:29:32 +00001725 // If the block has any instructions after a JMP, delete them.
Chris Lattnera48f44d2009-12-03 00:50:42 +00001726 while (llvm::next(I) != MBB.end())
1727 llvm::next(I)->eraseFromParent();
Bill Wendling277381f2009-12-14 06:51:19 +00001728
Dan Gohman97d95d62008-10-21 03:29:32 +00001729 Cond.clear();
1730 FBB = 0;
Bill Wendling277381f2009-12-14 06:51:19 +00001731
Dan Gohman97d95d62008-10-21 03:29:32 +00001732 // Delete the JMP if it's equivalent to a fall-through.
1733 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1734 TBB = 0;
1735 I->eraseFromParent();
1736 I = MBB.end();
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001737 UnCondBrIter = MBB.end();
Dan Gohman97d95d62008-10-21 03:29:32 +00001738 continue;
1739 }
Bill Wendling277381f2009-12-14 06:51:19 +00001740
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001741 // TBB is used to indicate the unconditional destination.
Dan Gohman97d95d62008-10-21 03:29:32 +00001742 TBB = I->getOperand(0).getMBB();
1743 continue;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001744 }
Bill Wendling277381f2009-12-14 06:51:19 +00001745
Dan Gohman97d95d62008-10-21 03:29:32 +00001746 // Handle conditional branches.
1747 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001748 if (BranchCode == X86::COND_INVALID)
1749 return true; // Can't handle indirect branch.
Bill Wendling277381f2009-12-14 06:51:19 +00001750
Dan Gohman97d95d62008-10-21 03:29:32 +00001751 // Working from the bottom, handle the first conditional branch.
1752 if (Cond.empty()) {
Evan Cheng4ca4bc62010-04-13 18:50:27 +00001753 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1754 if (AllowModify && UnCondBrIter != MBB.end() &&
1755 MBB.isLayoutSuccessor(TargetBB)) {
1756 // If we can modify the code and it ends in something like:
1757 //
1758 // jCC L1
1759 // jmp L2
1760 // L1:
1761 // ...
1762 // L2:
1763 //
1764 // Then we can change this to:
1765 //
1766 // jnCC L2
1767 // L1:
1768 // ...
1769 // L2:
1770 //
1771 // Which is a bit more efficient.
1772 // We conditionally jump to the fall-through block.
1773 BranchCode = GetOppositeBranchCondition(BranchCode);
1774 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1775 MachineBasicBlock::iterator OldInst = I;
1776
1777 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1778 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1779 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1780 .addMBB(TargetBB);
1781 MBB.addSuccessor(TargetBB);
1782
1783 OldInst->eraseFromParent();
1784 UnCondBrIter->eraseFromParent();
1785
1786 // Restart the analysis.
1787 UnCondBrIter = MBB.end();
1788 I = MBB.end();
1789 continue;
1790 }
1791
Dan Gohman97d95d62008-10-21 03:29:32 +00001792 FBB = TBB;
1793 TBB = I->getOperand(0).getMBB();
1794 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1795 continue;
1796 }
Bill Wendling277381f2009-12-14 06:51:19 +00001797
1798 // Handle subsequent conditional branches. Only handle the case where all
1799 // conditional branches branch to the same destination and their condition
1800 // opcodes fit one of the special multi-branch idioms.
Dan Gohman97d95d62008-10-21 03:29:32 +00001801 assert(Cond.size() == 1);
1802 assert(TBB);
Bill Wendling277381f2009-12-14 06:51:19 +00001803
1804 // Only handle the case where all conditional branches branch to the same
1805 // destination.
Dan Gohman97d95d62008-10-21 03:29:32 +00001806 if (TBB != I->getOperand(0).getMBB())
1807 return true;
Bill Wendling277381f2009-12-14 06:51:19 +00001808
Dan Gohman97d95d62008-10-21 03:29:32 +00001809 // If the conditions are the same, we can leave them alone.
Bill Wendling277381f2009-12-14 06:51:19 +00001810 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman97d95d62008-10-21 03:29:32 +00001811 if (OldBranchCode == BranchCode)
1812 continue;
Bill Wendling277381f2009-12-14 06:51:19 +00001813
1814 // If they differ, see if they fit one of the known patterns. Theoretically,
1815 // we could handle more patterns here, but we shouldn't expect to see them
1816 // if instruction selection has done a reasonable job.
Dan Gohman97d95d62008-10-21 03:29:32 +00001817 if ((OldBranchCode == X86::COND_NP &&
1818 BranchCode == X86::COND_E) ||
1819 (OldBranchCode == X86::COND_E &&
1820 BranchCode == X86::COND_NP))
1821 BranchCode = X86::COND_NP_OR_E;
1822 else if ((OldBranchCode == X86::COND_P &&
1823 BranchCode == X86::COND_NE) ||
1824 (OldBranchCode == X86::COND_NE &&
1825 BranchCode == X86::COND_P))
1826 BranchCode = X86::COND_NE_OR_P;
1827 else
1828 return true;
Bill Wendling277381f2009-12-14 06:51:19 +00001829
Dan Gohman97d95d62008-10-21 03:29:32 +00001830 // Update the MachineOperand.
1831 Cond[0].setImm(BranchCode);
Chris Lattner74436002006-10-30 22:27:23 +00001832 }
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001833
Dan Gohman97d95d62008-10-21 03:29:32 +00001834 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001835}
1836
Evan Chenge20dd922007-05-18 00:18:17 +00001837unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001838 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman97d95d62008-10-21 03:29:32 +00001839 unsigned Count = 0;
1840
1841 while (I != MBB.begin()) {
1842 --I;
Dale Johannesen4244d122010-04-02 01:38:09 +00001843 if (I->isDebugValue())
1844 continue;
Chris Lattner2b0a7a22010-02-11 19:25:55 +00001845 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman97d95d62008-10-21 03:29:32 +00001846 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1847 break;
1848 // Remove the branch.
1849 I->eraseFromParent();
1850 I = MBB.end();
1851 ++Count;
1852 }
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001853
Dan Gohman97d95d62008-10-21 03:29:32 +00001854 return Count;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001855}
1856
Evan Chenge20dd922007-05-18 00:18:17 +00001857unsigned
1858X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1859 MachineBasicBlock *FBB,
Stuart Hastings0125b642010-06-17 22:43:56 +00001860 const SmallVectorImpl<MachineOperand> &Cond,
1861 DebugLoc DL) const {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001862 // Shouldn't be a fall through.
1863 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner6fca75e2006-10-21 05:34:23 +00001864 assert((Cond.size() == 1 || Cond.size() == 0) &&
1865 "X86 branch conditions have one component!");
1866
Dan Gohman97d95d62008-10-21 03:29:32 +00001867 if (Cond.empty()) {
1868 // Unconditional branch?
1869 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings0125b642010-06-17 22:43:56 +00001870 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Evan Chenge20dd922007-05-18 00:18:17 +00001871 return 1;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001872 }
Dan Gohman97d95d62008-10-21 03:29:32 +00001873
1874 // Conditional branch.
1875 unsigned Count = 0;
1876 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1877 switch (CC) {
1878 case X86::COND_NP_OR_E:
1879 // Synthesize NP_OR_E with two branches.
Stuart Hastings0125b642010-06-17 22:43:56 +00001880 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001881 ++Count;
Stuart Hastings0125b642010-06-17 22:43:56 +00001882 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001883 ++Count;
Dan Gohman97d95d62008-10-21 03:29:32 +00001884 break;
1885 case X86::COND_NE_OR_P:
1886 // Synthesize NE_OR_P with two branches.
Stuart Hastings0125b642010-06-17 22:43:56 +00001887 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001888 ++Count;
Stuart Hastings0125b642010-06-17 22:43:56 +00001889 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001890 ++Count;
Dan Gohman97d95d62008-10-21 03:29:32 +00001891 break;
Bill Wendling543ce1f2010-03-05 00:33:59 +00001892 default: {
1893 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings0125b642010-06-17 22:43:56 +00001894 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendling543ce1f2010-03-05 00:33:59 +00001895 ++Count;
Dan Gohman97d95d62008-10-21 03:29:32 +00001896 }
Bill Wendling543ce1f2010-03-05 00:33:59 +00001897 }
Dan Gohman97d95d62008-10-21 03:29:32 +00001898 if (FBB) {
1899 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings0125b642010-06-17 22:43:56 +00001900 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman97d95d62008-10-21 03:29:32 +00001901 ++Count;
1902 }
1903 return Count;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001904}
1905
Dan Gohman7913ea52009-04-15 00:04:23 +00001906/// isHReg - Test if the given register is a physical h register.
1907static bool isHReg(unsigned Reg) {
Dan Gohman29869722009-04-27 16:41:36 +00001908 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman7913ea52009-04-15 00:04:23 +00001909}
1910
Anton Korobeynikovc0b36922010-08-27 14:43:06 +00001911// Try and copy between VR128/VR64 and GR64 registers.
1912static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg) {
1913 // SrcReg(VR128) -> DestReg(GR64)
1914 // SrcReg(VR64) -> DestReg(GR64)
1915 // SrcReg(GR64) -> DestReg(VR128)
1916 // SrcReg(GR64) -> DestReg(VR64)
1917
1918 if (X86::GR64RegClass.contains(DestReg)) {
1919 if (X86::VR128RegClass.contains(SrcReg)) {
1920 // Copy from a VR128 register to a GR64 register.
1921 return X86::MOVPQIto64rr;
1922 } else if (X86::VR64RegClass.contains(SrcReg)) {
1923 // Copy from a VR64 register to a GR64 register.
1924 return X86::MOVSDto64rr;
1925 }
1926 } else if (X86::GR64RegClass.contains(SrcReg)) {
1927 // Copy from a GR64 register to a VR128 register.
1928 if (X86::VR128RegClass.contains(DestReg))
1929 return X86::MOV64toPQIrr;
1930 // Copy from a GR64 register to a VR64 register.
1931 else if (X86::VR64RegClass.contains(DestReg))
1932 return X86::MOV64toSDrr;
1933 }
1934
1935 return 0;
1936}
1937
Jakob Stoklund Olesen930f8082010-07-08 19:46:25 +00001938void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1939 MachineBasicBlock::iterator MI, DebugLoc DL,
1940 unsigned DestReg, unsigned SrcReg,
1941 bool KillSrc) const {
1942 // First deal with the normal symmetric copies.
1943 unsigned Opc = 0;
1944 if (X86::GR64RegClass.contains(DestReg, SrcReg))
1945 Opc = X86::MOV64rr;
1946 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
1947 Opc = X86::MOV32rr;
1948 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
1949 Opc = X86::MOV16rr;
1950 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
1951 // Copying to or from a physical H register on x86-64 requires a NOREX
1952 // move. Otherwise use a normal move.
1953 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1954 TM.getSubtarget<X86Subtarget>().is64Bit())
1955 Opc = X86::MOV8rr_NOREX;
1956 else
1957 Opc = X86::MOV8rr;
1958 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
1959 Opc = X86::MOVAPSrr;
Jakob Stoklund Olesenec58a432010-07-08 22:30:35 +00001960 else if (X86::VR64RegClass.contains(DestReg, SrcReg))
1961 Opc = X86::MMX_MOVQ64rr;
Anton Korobeynikovc0b36922010-08-27 14:43:06 +00001962 else
1963 Opc = CopyToFromAsymmetricReg(DestReg, SrcReg);
Jakob Stoklund Olesen930f8082010-07-08 19:46:25 +00001964
1965 if (Opc) {
1966 BuildMI(MBB, MI, DL, get(Opc), DestReg)
1967 .addReg(SrcReg, getKillRegState(KillSrc));
1968 return;
1969 }
1970
1971 // Moving EFLAGS to / from another register requires a push and a pop.
1972 if (SrcReg == X86::EFLAGS) {
1973 if (X86::GR64RegClass.contains(DestReg)) {
1974 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
1975 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
1976 return;
1977 } else if (X86::GR32RegClass.contains(DestReg)) {
1978 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
1979 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
1980 return;
1981 }
1982 }
1983 if (DestReg == X86::EFLAGS) {
1984 if (X86::GR64RegClass.contains(SrcReg)) {
1985 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
1986 .addReg(SrcReg, getKillRegState(KillSrc));
1987 BuildMI(MBB, MI, DL, get(X86::POPF64));
1988 return;
1989 } else if (X86::GR32RegClass.contains(SrcReg)) {
1990 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
1991 .addReg(SrcReg, getKillRegState(KillSrc));
1992 BuildMI(MBB, MI, DL, get(X86::POPF32));
1993 return;
1994 }
1995 }
1996
1997 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
1998 << " to " << RI.getName(DestReg) << '\n');
1999 llvm_unreachable("Cannot emit physreg copy instruction");
2000}
2001
Rafael Espindolae302f832010-06-12 20:13:29 +00002002static unsigned getLoadStoreRegOpcode(unsigned Reg,
2003 const TargetRegisterClass *RC,
2004 bool isStackAligned,
2005 const TargetMachine &TM,
2006 bool load) {
Rafael Espindola6635f982010-07-12 03:43:04 +00002007 switch (RC->getID()) {
2008 default:
2009 llvm_unreachable("Unknown regclass");
2010 case X86::GR64RegClassID:
2011 case X86::GR64_NOSPRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002012 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002013 case X86::GR32RegClassID:
2014 case X86::GR32_NOSPRegClassID:
2015 case X86::GR32_ADRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002016 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002017 case X86::GR16RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002018 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002019 case X86::GR8RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002020 // Copying to or from a physical H register on x86-64 requires a NOREX
2021 // move. Otherwise use a normal move.
2022 if (isHReg(Reg) &&
2023 TM.getSubtarget<X86Subtarget>().is64Bit())
2024 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2025 else
2026 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002027 case X86::GR64_ABCDRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002028 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002029 case X86::GR32_ABCDRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002030 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002031 case X86::GR16_ABCDRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002032 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002033 case X86::GR8_ABCD_LRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002034 return load ? X86::MOV8rm :X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002035 case X86::GR8_ABCD_HRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002036 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2037 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2038 else
2039 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002040 case X86::GR64_NOREXRegClassID:
2041 case X86::GR64_NOREX_NOSPRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002042 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002043 case X86::GR32_NOREXRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002044 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002045 case X86::GR16_NOREXRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002046 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002047 case X86::GR8_NOREXRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002048 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002049 case X86::GR64_TCRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002050 return load ? X86::MOV64rm_TC : X86::MOV64mr_TC;
Rafael Espindola6635f982010-07-12 03:43:04 +00002051 case X86::GR32_TCRegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002052 return load ? X86::MOV32rm_TC : X86::MOV32mr_TC;
Rafael Espindola6635f982010-07-12 03:43:04 +00002053 case X86::RFP80RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002054 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
Rafael Espindola6635f982010-07-12 03:43:04 +00002055 case X86::RFP64RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002056 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
Rafael Espindola6635f982010-07-12 03:43:04 +00002057 case X86::RFP32RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002058 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
Rafael Espindola6635f982010-07-12 03:43:04 +00002059 case X86::FR32RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002060 return load ? X86::MOVSSrm : X86::MOVSSmr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002061 case X86::FR64RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002062 return load ? X86::MOVSDrm : X86::MOVSDmr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002063 case X86::VR128RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002064 // If stack is realigned we can use aligned stores.
2065 if (isStackAligned)
2066 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2067 else
2068 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
Rafael Espindola6635f982010-07-12 03:43:04 +00002069 case X86::VR64RegClassID:
Rafael Espindolae302f832010-06-12 20:13:29 +00002070 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
Rafael Espindolae302f832010-06-12 20:13:29 +00002071 }
2072}
2073
Dan Gohman29869722009-04-27 16:41:36 +00002074static unsigned getStoreRegOpcode(unsigned SrcReg,
2075 const TargetRegisterClass *RC,
2076 bool isStackAligned,
2077 TargetMachine &TM) {
Rafael Espindolae302f832010-06-12 20:13:29 +00002078 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2079}
Owen Andersoneee14602008-01-01 21:11:32 +00002080
Rafael Espindolae302f832010-06-12 20:13:29 +00002081
2082static unsigned getLoadRegOpcode(unsigned DestReg,
2083 const TargetRegisterClass *RC,
2084 bool isStackAligned,
2085 const TargetMachine &TM) {
2086 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Andersoneee14602008-01-01 21:11:32 +00002087}
2088
2089void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2090 MachineBasicBlock::iterator MI,
2091 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Chengefb126a2010-05-06 19:06:44 +00002092 const TargetRegisterClass *RC,
2093 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovb7a49922008-07-19 06:30:51 +00002094 const MachineFunction &MF = *MBB.getParent();
Jakob Stoklund Olesenc3c05ed2010-07-27 04:16:58 +00002095 assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() &&
2096 "Stack slot too small for store");
Jim Grosbach04770f22010-01-19 18:31:11 +00002097 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman29869722009-04-27 16:41:36 +00002098 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesene5a41342010-01-26 00:03:12 +00002099 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002100 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002101 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersoneee14602008-01-01 21:11:32 +00002102}
2103
2104void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2105 bool isKill,
2106 SmallVectorImpl<MachineOperand> &Addr,
2107 const TargetRegisterClass *RC,
Dan Gohmandd76bb22009-10-09 18:10:05 +00002108 MachineInstr::mmo_iterator MMOBegin,
2109 MachineInstr::mmo_iterator MMOEnd,
Owen Andersoneee14602008-01-01 21:11:32 +00002110 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohman425b3562010-07-12 18:12:35 +00002111 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman29869722009-04-27 16:41:36 +00002112 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattner6f306d72010-04-02 20:16:16 +00002113 DebugLoc DL;
Dale Johannesen6b8c76a2009-02-12 23:08:38 +00002114 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersoneee14602008-01-01 21:11:32 +00002115 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002116 MIB.addOperand(Addr[i]);
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002117 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmandd76bb22009-10-09 18:10:05 +00002118 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersoneee14602008-01-01 21:11:32 +00002119 NewMIs.push_back(MIB);
2120}
2121
Owen Andersoneee14602008-01-01 21:11:32 +00002122
2123void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikovb7a49922008-07-19 06:30:51 +00002124 MachineBasicBlock::iterator MI,
2125 unsigned DestReg, int FrameIdx,
Evan Chengefb126a2010-05-06 19:06:44 +00002126 const TargetRegisterClass *RC,
2127 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovb7a49922008-07-19 06:30:51 +00002128 const MachineFunction &MF = *MBB.getParent();
Jim Grosbach04770f22010-01-19 18:31:11 +00002129 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman29869722009-04-27 16:41:36 +00002130 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesene5a41342010-01-26 00:03:12 +00002131 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002132 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersoneee14602008-01-01 21:11:32 +00002133}
2134
2135void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng7d98a482008-07-03 09:09:37 +00002136 SmallVectorImpl<MachineOperand> &Addr,
2137 const TargetRegisterClass *RC,
Dan Gohmandd76bb22009-10-09 18:10:05 +00002138 MachineInstr::mmo_iterator MMOBegin,
2139 MachineInstr::mmo_iterator MMOEnd,
Owen Andersoneee14602008-01-01 21:11:32 +00002140 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohman425b3562010-07-12 18:12:35 +00002141 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman29869722009-04-27 16:41:36 +00002142 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattner6f306d72010-04-02 20:16:16 +00002143 DebugLoc DL;
Dale Johannesen6b8c76a2009-02-12 23:08:38 +00002144 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersoneee14602008-01-01 21:11:32 +00002145 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002146 MIB.addOperand(Addr[i]);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002147 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersoneee14602008-01-01 21:11:32 +00002148 NewMIs.push_back(MIB);
2149}
2150
Owen Anderson6bb0c522008-01-04 23:57:37 +00002151bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling27b508d2009-02-11 21:51:19 +00002152 MachineBasicBlock::iterator MI,
Evan Cheng168ced92010-05-22 01:47:14 +00002153 const std::vector<CalleeSavedInfo> &CSI,
2154 const TargetRegisterInfo *TRI) const {
Owen Anderson6bb0c522008-01-04 23:57:37 +00002155 if (CSI.empty())
2156 return false;
2157
Dale Johannesenc5db5992010-01-20 21:36:02 +00002158 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002159
Evan Cheng994dd0b2008-09-26 19:14:21 +00002160 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindola350b1a42010-07-21 23:19:57 +00002161 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovb52ef062008-10-04 11:09:36 +00002162 unsigned SlotSize = is64Bit ? 8 : 4;
2163
2164 MachineFunction &MF = *MBB.getParent();
Evan Cheng7452c962009-07-09 06:53:48 +00002165 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovb52ef062008-10-04 11:09:36 +00002166 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman63488f12009-06-04 02:32:04 +00002167 unsigned CalleeFrameSize = 0;
Anton Korobeynikovb52ef062008-10-04 11:09:36 +00002168
Owen Anderson6bb0c522008-01-04 23:57:37 +00002169 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2170 for (unsigned i = CSI.size(); i != 0; --i) {
2171 unsigned Reg = CSI[i-1].getReg();
2172 // Add the callee-saved register as live-in. It's killed at the spill.
2173 MBB.addLiveIn(Reg);
Evan Cheng7452c962009-07-09 06:53:48 +00002174 if (Reg == FPReg)
2175 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2176 continue;
Rafael Espindola350b1a42010-07-21 23:19:57 +00002177 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedman63488f12009-06-04 02:32:04 +00002178 CalleeFrameSize += SlotSize;
Evan Cheng7452c962009-07-09 06:53:48 +00002179 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman63488f12009-06-04 02:32:04 +00002180 } else {
Rafael Espindola350b1a42010-07-21 23:19:57 +00002181 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindolaf2dffce2010-06-02 20:02:30 +00002182 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
Rafael Espindola350b1a42010-07-21 23:19:57 +00002183 RC, &RI);
Eli Friedman63488f12009-06-04 02:32:04 +00002184 }
Owen Anderson6bb0c522008-01-04 23:57:37 +00002185 }
Eli Friedman63488f12009-06-04 02:32:04 +00002186
2187 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6bb0c522008-01-04 23:57:37 +00002188 return true;
2189}
2190
2191bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling27b508d2009-02-11 21:51:19 +00002192 MachineBasicBlock::iterator MI,
Evan Cheng168ced92010-05-22 01:47:14 +00002193 const std::vector<CalleeSavedInfo> &CSI,
2194 const TargetRegisterInfo *TRI) const {
Owen Anderson6bb0c522008-01-04 23:57:37 +00002195 if (CSI.empty())
2196 return false;
Bill Wendling27b508d2009-02-11 21:51:19 +00002197
Dale Johannesenc5db5992010-01-20 21:36:02 +00002198 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling27b508d2009-02-11 21:51:19 +00002199
Evan Cheng7452c962009-07-09 06:53:48 +00002200 MachineFunction &MF = *MBB.getParent();
2201 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6bb0c522008-01-04 23:57:37 +00002202 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindola350b1a42010-07-21 23:19:57 +00002203 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6bb0c522008-01-04 23:57:37 +00002204 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2205 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2206 unsigned Reg = CSI[i].getReg();
Evan Cheng7452c962009-07-09 06:53:48 +00002207 if (Reg == FPReg)
2208 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2209 continue;
Rafael Espindola350b1a42010-07-21 23:19:57 +00002210 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedman63488f12009-06-04 02:32:04 +00002211 BuildMI(MBB, MI, DL, get(Opc), Reg);
2212 } else {
Rafael Espindola350b1a42010-07-21 23:19:57 +00002213 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindolaf2dffce2010-06-02 20:02:30 +00002214 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
Rafael Espindola350b1a42010-07-21 23:19:57 +00002215 RC, &RI);
Eli Friedman63488f12009-06-04 02:32:04 +00002216 }
Owen Anderson6bb0c522008-01-04 23:57:37 +00002217 }
2218 return true;
2219}
2220
Evan Chenged69b382010-04-26 07:38:55 +00002221MachineInstr*
2222X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng250e9172010-04-29 01:13:30 +00002223 int FrameIx, uint64_t Offset,
Evan Chenged69b382010-04-26 07:38:55 +00002224 const MDNode *MDPtr,
2225 DebugLoc DL) const {
Evan Chenged69b382010-04-26 07:38:55 +00002226 X86AddressMode AM;
2227 AM.BaseType = X86AddressMode::FrameIndexBase;
2228 AM.Base.FrameIndex = FrameIx;
2229 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2230 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2231 return &*MIB;
2232}
2233
Dan Gohman3b460302008-07-07 23:14:23 +00002234static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohman906152a2009-01-05 17:59:02 +00002235 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendlinge3c78362009-02-03 00:55:04 +00002236 MachineInstr *MI,
2237 const TargetInstrInfo &TII) {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002238 // Create the base instruction with the memory operand as the first part.
Bill Wendlinge3c78362009-02-03 00:55:04 +00002239 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2240 MI->getDebugLoc(), true);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002241 MachineInstrBuilder MIB(NewMI);
2242 unsigned NumAddrOps = MOs.size();
2243 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002244 MIB.addOperand(MOs[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002245 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola3b2df102009-04-08 21:14:34 +00002246 addOffset(MIB, 0);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002247
2248 // Loop over the rest of the ri operands, converting them over.
Chris Lattner03ad8852008-01-07 07:27:27 +00002249 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002250 for (unsigned i = 0; i != NumOps; ++i) {
2251 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman2af1f852009-02-18 05:45:50 +00002252 MIB.addOperand(MO);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002253 }
2254 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2255 MachineOperand &MO = MI->getOperand(i);
Dan Gohman2af1f852009-02-18 05:45:50 +00002256 MIB.addOperand(MO);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002257 }
2258 return MIB;
2259}
2260
Dan Gohman3b460302008-07-07 23:14:23 +00002261static MachineInstr *FuseInst(MachineFunction &MF,
2262 unsigned Opcode, unsigned OpNo,
Dan Gohman906152a2009-01-05 17:59:02 +00002263 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002264 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendlinge3c78362009-02-03 00:55:04 +00002265 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2266 MI->getDebugLoc(), true);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002267 MachineInstrBuilder MIB(NewMI);
2268
2269 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2270 MachineOperand &MO = MI->getOperand(i);
2271 if (i == OpNo) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002272 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002273 unsigned NumAddrOps = MOs.size();
2274 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002275 MIB.addOperand(MOs[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002276 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola3b2df102009-04-08 21:14:34 +00002277 addOffset(MIB, 0);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002278 } else {
Dan Gohman2af1f852009-02-18 05:45:50 +00002279 MIB.addOperand(MO);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002280 }
2281 }
2282 return MIB;
2283}
2284
2285static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohman906152a2009-01-05 17:59:02 +00002286 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002287 MachineInstr *MI) {
Dan Gohman3b460302008-07-07 23:14:23 +00002288 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling27b508d2009-02-11 21:51:19 +00002289 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002290
2291 unsigned NumAddrOps = MOs.size();
2292 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002293 MIB.addOperand(MOs[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002294 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola3b2df102009-04-08 21:14:34 +00002295 addOffset(MIB, 0);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002296 return MIB.addImm(0);
2297}
2298
2299MachineInstr*
Dan Gohman3f86b512008-12-03 18:43:12 +00002300X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2301 MachineInstr *MI, unsigned i,
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002302 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng3cad6282009-09-11 00:39:26 +00002303 unsigned Size, unsigned Align) const {
Chris Lattner1c090c02010-10-07 23:08:41 +00002304 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002305 bool isTwoAddrFold = false;
Chris Lattner03ad8852008-01-07 07:27:27 +00002306 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002307 bool isTwoAddr = NumOps > 1 &&
Chris Lattner03ad8852008-01-07 07:27:27 +00002308 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002309
2310 MachineInstr *NewMI = NULL;
2311 // Folding a memory location into the two-address part of a two-address
2312 // instruction is different than folding it other places. It requires
2313 // replacing the *two* registers with the memory location.
2314 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002315 MI->getOperand(0).isReg() &&
2316 MI->getOperand(1).isReg() &&
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002317 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2318 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2319 isTwoAddrFold = true;
2320 } else if (i == 0) { // If operand 0
Dan Gohmanc1195802010-01-12 04:42:54 +00002321 if (MI->getOpcode() == X86::MOV64r0)
2322 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2323 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002324 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanc1195802010-01-12 04:42:54 +00002325 else if (MI->getOpcode() == X86::MOV16r0)
2326 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002327 else if (MI->getOpcode() == X86::MOV8r0)
2328 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng7d98a482008-07-03 09:09:37 +00002329 if (NewMI)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002330 return NewMI;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002331
2332 OpcodeTablePtr = &RegOp2MemOpTable0;
2333 } else if (i == 1) {
2334 OpcodeTablePtr = &RegOp2MemOpTable1;
2335 } else if (i == 2) {
2336 OpcodeTablePtr = &RegOp2MemOpTable2;
2337 }
2338
2339 // If table selected...
2340 if (OpcodeTablePtr) {
2341 // Find the Opcode to fuse
Chris Lattner1c090c02010-10-07 23:08:41 +00002342 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2343 OpcodeTablePtr->find(MI->getOpcode());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002344 if (I != OpcodeTablePtr->end()) {
Evan Cheng3cad6282009-09-11 00:39:26 +00002345 unsigned Opcode = I->second.first;
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002346 unsigned MinAlign = I->second.second;
2347 if (Align < MinAlign)
2348 return NULL;
Evan Cheng74a32312009-09-11 01:01:31 +00002349 bool NarrowToMOV32rm = false;
Evan Cheng3cad6282009-09-11 00:39:26 +00002350 if (Size) {
2351 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2352 if (Size < RCSize) {
2353 // Check if it's safe to fold the load. If the size of the object is
2354 // narrower than the load width, then it's not.
2355 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2356 return NULL;
2357 // If this is a 64-bit load, but the spill slot is 32, then we can do
2358 // a 32-bit load which is implicitly zero-extended. This likely is due
2359 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng74a32312009-09-11 01:01:31 +00002360 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2361 return NULL;
Evan Cheng3cad6282009-09-11 00:39:26 +00002362 Opcode = X86::MOV32rm;
Evan Cheng74a32312009-09-11 01:01:31 +00002363 NarrowToMOV32rm = true;
Evan Cheng3cad6282009-09-11 00:39:26 +00002364 }
2365 }
2366
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002367 if (isTwoAddrFold)
Evan Cheng3cad6282009-09-11 00:39:26 +00002368 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002369 else
Evan Cheng3cad6282009-09-11 00:39:26 +00002370 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng74a32312009-09-11 01:01:31 +00002371
2372 if (NarrowToMOV32rm) {
2373 // If this is the special case where we use a MOV32rm to load a 32-bit
2374 // value and zero-extend the top bits. Change the destination register
2375 // to a 32-bit one.
2376 unsigned DstReg = NewMI->getOperand(0).getReg();
2377 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2378 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002379 X86::sub_32bit));
Evan Cheng74a32312009-09-11 01:01:31 +00002380 else
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002381 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng74a32312009-09-11 01:01:31 +00002382 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002383 return NewMI;
2384 }
2385 }
2386
2387 // No fusion
Jakob Stoklund Olesen51702ec2010-07-09 20:43:09 +00002388 if (PrintFailedFusing && !MI->isCopy())
David Greened589daf2010-01-05 01:29:29 +00002389 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002390 return NULL;
2391}
2392
2393
Dan Gohman3f86b512008-12-03 18:43:12 +00002394MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2395 MachineInstr *MI,
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002396 const SmallVectorImpl<unsigned> &Ops,
Dan Gohman3f86b512008-12-03 18:43:12 +00002397 int FrameIndex) const {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002398 // Check switch flag
2399 if (NoFusing) return NULL;
2400
Evan Cheng71d7eaa2009-12-22 17:47:23 +00002401 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng4cf30b72009-12-18 07:40:29 +00002402 switch (MI->getOpcode()) {
2403 case X86::CVTSD2SSrr:
2404 case X86::Int_CVTSD2SSrr:
2405 case X86::CVTSS2SDrr:
2406 case X86::Int_CVTSS2SDrr:
2407 case X86::RCPSSr:
2408 case X86::RCPSSr_Int:
Chris Lattnerf60062f2010-09-29 02:57:56 +00002409 case X86::ROUNDSDr:
2410 case X86::ROUNDSSr:
Evan Cheng4cf30b72009-12-18 07:40:29 +00002411 case X86::RSQRTSSr:
2412 case X86::RSQRTSSr_Int:
2413 case X86::SQRTSSr:
2414 case X86::SQRTSSr_Int:
2415 return 0;
2416 }
2417
Evan Cheng3b3286d2008-02-08 21:20:40 +00002418 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng3cad6282009-09-11 00:39:26 +00002419 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng3b3286d2008-02-08 21:20:40 +00002420 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002421 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2422 unsigned NewOpc = 0;
Evan Cheng3cad6282009-09-11 00:39:26 +00002423 unsigned RCSize = 0;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002424 switch (MI->getOpcode()) {
2425 default: return NULL;
Evan Cheng3cad6282009-09-11 00:39:26 +00002426 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohman887dd1c2010-05-18 21:42:03 +00002427 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2428 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2429 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002430 }
Evan Cheng3cad6282009-09-11 00:39:26 +00002431 // Check if it's safe to fold the load. If the size of the object is
2432 // narrower than the load width, then it's not.
2433 if (Size < RCSize)
2434 return NULL;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002435 // Change to CMPXXri r, 0 first.
Chris Lattner59687512008-01-11 18:10:50 +00002436 MI->setDesc(get(NewOpc));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002437 MI->getOperand(1).ChangeToImmediate(0);
2438 } else if (Ops.size() != 1)
2439 return NULL;
2440
2441 SmallVector<MachineOperand,4> MOs;
2442 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng3cad6282009-09-11 00:39:26 +00002443 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002444}
2445
Dan Gohman3f86b512008-12-03 18:43:12 +00002446MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2447 MachineInstr *MI,
Evan Cheng9e0c7f22009-07-15 06:10:07 +00002448 const SmallVectorImpl<unsigned> &Ops,
Dan Gohman3f86b512008-12-03 18:43:12 +00002449 MachineInstr *LoadMI) const {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002450 // Check switch flag
2451 if (NoFusing) return NULL;
2452
Evan Cheng71d7eaa2009-12-22 17:47:23 +00002453 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng4cf30b72009-12-18 07:40:29 +00002454 switch (MI->getOpcode()) {
2455 case X86::CVTSD2SSrr:
2456 case X86::Int_CVTSD2SSrr:
2457 case X86::CVTSS2SDrr:
2458 case X86::Int_CVTSS2SDrr:
2459 case X86::RCPSSr:
2460 case X86::RCPSSr_Int:
Chris Lattnerf60062f2010-09-29 02:57:56 +00002461 case X86::ROUNDSDr:
2462 case X86::ROUNDSSr:
Evan Cheng4cf30b72009-12-18 07:40:29 +00002463 case X86::RSQRTSSr:
2464 case X86::RSQRTSSr_Int:
2465 case X86::SQRTSSr:
2466 case X86::SQRTSSr_Int:
2467 return 0;
2468 }
2469
Dan Gohman9a542a42008-07-12 00:10:52 +00002470 // Determine the alignment of the load.
Evan Cheng3b3286d2008-02-08 21:20:40 +00002471 unsigned Alignment = 0;
Dan Gohman9a542a42008-07-12 00:10:52 +00002472 if (LoadMI->hasOneMemOperand())
Dan Gohman48b185d2009-09-25 20:36:54 +00002473 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman69499b132009-09-21 18:30:38 +00002474 else
2475 switch (LoadMI->getOpcode()) {
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002476 case X86::AVX_SET0PSY:
2477 case X86::AVX_SET0PDY:
2478 Alignment = 32;
2479 break;
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00002480 case X86::V_SET0PS:
2481 case X86::V_SET0PD:
2482 case X86::V_SET0PI:
Dan Gohman69499b132009-09-21 18:30:38 +00002483 case X86::V_SETALLONES:
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002484 case X86::AVX_SET0PS:
2485 case X86::AVX_SET0PD:
2486 case X86::AVX_SET0PI:
Dan Gohman69499b132009-09-21 18:30:38 +00002487 Alignment = 16;
2488 break;
2489 case X86::FsFLD0SD:
2490 Alignment = 8;
2491 break;
2492 case X86::FsFLD0SS:
2493 Alignment = 4;
2494 break;
2495 default:
2496 llvm_unreachable("Don't know how to fold this instruction!");
2497 }
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002498 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2499 unsigned NewOpc = 0;
2500 switch (MI->getOpcode()) {
2501 default: return NULL;
2502 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002503 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2504 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2505 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002506 }
2507 // Change to CMPXXri r, 0 first.
Chris Lattner59687512008-01-11 18:10:50 +00002508 MI->setDesc(get(NewOpc));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002509 MI->getOperand(1).ChangeToImmediate(0);
2510 } else if (Ops.size() != 1)
2511 return NULL;
2512
Jakob Stoklund Olesen9c473e42010-08-11 23:08:22 +00002513 // Make sure the subregisters match.
2514 // Otherwise we risk changing the size of the load.
2515 if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg())
2516 return NULL;
2517
Chris Lattnerec536272010-07-08 22:41:28 +00002518 SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
Dan Gohman69499b132009-09-21 18:30:38 +00002519 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00002520 case X86::V_SET0PS:
2521 case X86::V_SET0PD:
2522 case X86::V_SET0PI:
Dan Gohman69499b132009-09-21 18:30:38 +00002523 case X86::V_SETALLONES:
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002524 case X86::AVX_SET0PS:
2525 case X86::AVX_SET0PD:
2526 case X86::AVX_SET0PI:
2527 case X86::AVX_SET0PSY:
2528 case X86::AVX_SET0PDY:
Dan Gohman69499b132009-09-21 18:30:38 +00002529 case X86::FsFLD0SD:
2530 case X86::FsFLD0SS: {
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00002531 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002532 // Create a constant-pool entry and operands to load from it.
2533
Dan Gohman772952f2010-03-09 03:01:40 +00002534 // Medium and large mode can't fold loads this way.
2535 if (TM.getCodeModel() != CodeModel::Small &&
2536 TM.getCodeModel() != CodeModel::Kernel)
2537 return NULL;
2538
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002539 // x86-32 PIC requires a PIC base register for constant pools.
2540 unsigned PICBase = 0;
Jakob Stoklund Olesenc7895d32009-07-16 21:24:13 +00002541 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Chengfdd0eb42009-07-16 18:44:05 +00002542 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2543 PICBase = X86::RIP;
Jakob Stoklund Olesenc7895d32009-07-16 21:24:13 +00002544 else
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002545 // FIXME: PICBase = getGlobalBaseReg(&MF);
Evan Chengfdd0eb42009-07-16 18:44:05 +00002546 // This doesn't work for several reasons.
2547 // 1. GlobalBaseReg may have been spilled.
2548 // 2. It may not be live at MI.
Dan Gohman69499b132009-09-21 18:30:38 +00002549 return NULL;
Jakob Stoklund Olesenc7895d32009-07-16 21:24:13 +00002550 }
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002551
Dan Gohman69499b132009-09-21 18:30:38 +00002552 // Create a constant-pool entry.
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002553 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman69499b132009-09-21 18:30:38 +00002554 const Type *Ty;
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002555 unsigned Opc = LoadMI->getOpcode();
2556 if (Opc == X86::FsFLD0SS)
Dan Gohman69499b132009-09-21 18:30:38 +00002557 Ty = Type::getFloatTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002558 else if (Opc == X86::FsFLD0SD)
Dan Gohman69499b132009-09-21 18:30:38 +00002559 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00002560 else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY)
2561 Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8);
Dan Gohman69499b132009-09-21 18:30:38 +00002562 else
2563 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002564 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman69499b132009-09-21 18:30:38 +00002565 Constant::getAllOnesValue(Ty) :
2566 Constant::getNullValue(Ty);
2567 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002568
2569 // Create operands to load from the constant pool entry.
2570 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2571 MOs.push_back(MachineOperand::CreateImm(1));
2572 MOs.push_back(MachineOperand::CreateReg(0, false));
2573 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola3b2df102009-04-08 21:14:34 +00002574 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman69499b132009-09-21 18:30:38 +00002575 break;
2576 }
2577 default: {
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002578 // Folding a normal load. Just copy the load's address operands.
2579 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Chris Lattnerec536272010-07-08 22:41:28 +00002580 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i)
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002581 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman69499b132009-09-21 18:30:38 +00002582 break;
2583 }
Dan Gohmancc78cdf2008-12-03 05:21:24 +00002584 }
Evan Cheng3cad6282009-09-11 00:39:26 +00002585 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002586}
2587
2588
Dan Gohman33332bc2008-10-16 01:49:15 +00002589bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2590 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002591 // Check switch flag
2592 if (NoFusing) return 0;
2593
2594 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2595 switch (MI->getOpcode()) {
2596 default: return false;
2597 case X86::TEST8rr:
2598 case X86::TEST16rr:
2599 case X86::TEST32rr:
2600 case X86::TEST64rr:
2601 return true;
2602 }
2603 }
2604
2605 if (Ops.size() != 1)
2606 return false;
2607
2608 unsigned OpNum = Ops[0];
2609 unsigned Opc = MI->getOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00002610 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002611 bool isTwoAddr = NumOps > 1 &&
Chris Lattner03ad8852008-01-07 07:27:27 +00002612 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002613
2614 // Folding a memory location into the two-address part of a two-address
2615 // instruction is different than folding it other places. It requires
2616 // replacing the *two* registers with the memory location.
Chris Lattner1c090c02010-10-07 23:08:41 +00002617 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002618 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2619 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2620 } else if (OpNum == 0) { // If operand 0
2621 switch (Opc) {
Chris Lattner79c136d2009-07-14 20:19:57 +00002622 case X86::MOV8r0:
Dan Gohmanc1195802010-01-12 04:42:54 +00002623 case X86::MOV16r0:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002624 case X86::MOV32r0:
Chris Lattner1c090c02010-10-07 23:08:41 +00002625 case X86::MOV64r0: return true;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002626 default: break;
2627 }
2628 OpcodeTablePtr = &RegOp2MemOpTable0;
2629 } else if (OpNum == 1) {
2630 OpcodeTablePtr = &RegOp2MemOpTable1;
2631 } else if (OpNum == 2) {
2632 OpcodeTablePtr = &RegOp2MemOpTable2;
2633 }
2634
Chris Lattner4fb38d32010-10-07 23:36:18 +00002635 if (OpcodeTablePtr && OpcodeTablePtr->count(Opc))
2636 return true;
Jakob Stoklund Olesen7a7b55e2010-07-09 20:43:13 +00002637 return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002638}
2639
2640bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2641 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling27b508d2009-02-11 21:51:19 +00002642 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Chris Lattner1c090c02010-10-07 23:08:41 +00002643 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2644 MemOp2RegOpTable.find(MI->getOpcode());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002645 if (I == MemOp2RegOpTable.end())
2646 return false;
2647 unsigned Opc = I->second.first;
2648 unsigned Index = I->second.second & 0xf;
2649 bool FoldedLoad = I->second.second & (1 << 4);
2650 bool FoldedStore = I->second.second & (1 << 5);
2651 if (UnfoldLoad && !FoldedLoad)
2652 return false;
2653 UnfoldLoad &= FoldedLoad;
2654 if (UnfoldStore && !FoldedStore)
2655 return false;
2656 UnfoldStore &= FoldedStore;
2657
Chris Lattner03ad8852008-01-07 07:27:27 +00002658 const TargetInstrDesc &TID = get(Opc);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002659 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnerf3239532009-07-29 21:10:12 +00002660 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Evan Cheng0ce84482010-07-02 20:36:18 +00002661 if (!MI->hasOneMemOperand() &&
2662 RC == &X86::VR128RegClass &&
2663 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2664 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2665 // conservatively assume the address is unaligned. That's bad for
2666 // performance.
2667 return false;
Chris Lattnerec536272010-07-08 22:41:28 +00002668 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002669 SmallVector<MachineOperand,2> BeforeOps;
2670 SmallVector<MachineOperand,2> AfterOps;
2671 SmallVector<MachineOperand,4> ImpOps;
2672 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2673 MachineOperand &Op = MI->getOperand(i);
Chris Lattnerec536272010-07-08 22:41:28 +00002674 if (i >= Index && i < Index + X86::AddrNumOperands)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002675 AddrOps.push_back(Op);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002676 else if (Op.isReg() && Op.isImplicit())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002677 ImpOps.push_back(Op);
2678 else if (i < Index)
2679 BeforeOps.push_back(Op);
2680 else if (i > Index)
2681 AfterOps.push_back(Op);
2682 }
2683
2684 // Emit the load instruction.
2685 if (UnfoldLoad) {
Dan Gohmandd76bb22009-10-09 18:10:05 +00002686 std::pair<MachineInstr::mmo_iterator,
2687 MachineInstr::mmo_iterator> MMOs =
2688 MF.extractLoadMemRefs(MI->memoperands_begin(),
2689 MI->memoperands_end());
2690 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002691 if (UnfoldStore) {
2692 // Address operands cannot be marked isKill.
Chris Lattnerec536272010-07-08 22:41:28 +00002693 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002694 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002695 if (MO.isReg())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002696 MO.setIsKill(false);
2697 }
2698 }
2699 }
2700
2701 // Emit the data processing instruction.
Bill Wendlinge3c78362009-02-03 00:55:04 +00002702 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002703 MachineInstrBuilder MIB(DataMI);
2704
2705 if (FoldedStore)
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002706 MIB.addReg(Reg, RegState::Define);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002707 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002708 MIB.addOperand(BeforeOps[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002709 if (FoldedLoad)
2710 MIB.addReg(Reg);
2711 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman2af1f852009-02-18 05:45:50 +00002712 MIB.addOperand(AfterOps[i]);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002713 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2714 MachineOperand &MO = ImpOps[i];
Bill Wendlingf7b83c72009-05-13 21:33:08 +00002715 MIB.addReg(MO.getReg(),
2716 getDefRegState(MO.isDef()) |
2717 RegState::Implicit |
2718 getKillRegState(MO.isKill()) |
Evan Cheng0dc101b2009-06-30 08:49:04 +00002719 getDeadRegState(MO.isDead()) |
2720 getUndefRegState(MO.isUndef()));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002721 }
2722 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2723 unsigned NewOpc = 0;
2724 switch (DataMI->getOpcode()) {
2725 default: break;
2726 case X86::CMP64ri32:
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002727 case X86::CMP64ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002728 case X86::CMP32ri:
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002729 case X86::CMP32ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002730 case X86::CMP16ri:
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002731 case X86::CMP16ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002732 case X86::CMP8ri: {
2733 MachineOperand &MO0 = DataMI->getOperand(0);
2734 MachineOperand &MO1 = DataMI->getOperand(1);
2735 if (MO1.getImm() == 0) {
2736 switch (DataMI->getOpcode()) {
2737 default: break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002738 case X86::CMP64ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002739 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002740 case X86::CMP32ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002741 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8bf6632010-05-18 21:54:15 +00002742 case X86::CMP16ri8:
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002743 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2744 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2745 }
Chris Lattner59687512008-01-11 18:10:50 +00002746 DataMI->setDesc(get(NewOpc));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002747 MO1.ChangeToRegister(MO0.getReg(), false);
2748 }
2749 }
2750 }
2751 NewMIs.push_back(DataMI);
2752
2753 // Emit the store instruction.
2754 if (UnfoldStore) {
Chris Lattnerf3239532009-07-29 21:10:12 +00002755 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002756 std::pair<MachineInstr::mmo_iterator,
2757 MachineInstr::mmo_iterator> MMOs =
2758 MF.extractStoreMemRefs(MI->memoperands_begin(),
2759 MI->memoperands_end());
2760 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002761 }
2762
2763 return true;
2764}
2765
2766bool
2767X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling27b508d2009-02-11 21:51:19 +00002768 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohman17059682008-07-17 19:10:17 +00002769 if (!N->isMachineOpcode())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002770 return false;
2771
Chris Lattner1c090c02010-10-07 23:08:41 +00002772 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2773 MemOp2RegOpTable.find(N->getMachineOpcode());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002774 if (I == MemOp2RegOpTable.end())
2775 return false;
2776 unsigned Opc = I->second.first;
2777 unsigned Index = I->second.second & 0xf;
2778 bool FoldedLoad = I->second.second & (1 << 4);
2779 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner03ad8852008-01-07 07:27:27 +00002780 const TargetInstrDesc &TID = get(Opc);
Chris Lattnerf3239532009-07-29 21:10:12 +00002781 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmancc329b52009-03-04 19:23:38 +00002782 unsigned NumDefs = TID.NumDefs;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002783 std::vector<SDValue> AddrOps;
2784 std::vector<SDValue> BeforeOps;
2785 std::vector<SDValue> AfterOps;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00002786 DebugLoc dl = N->getDebugLoc();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002787 unsigned NumOps = N->getNumOperands();
Dan Gohman48b185d2009-09-25 20:36:54 +00002788 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002789 SDValue Op = N->getOperand(i);
Chris Lattnerec536272010-07-08 22:41:28 +00002790 if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002791 AddrOps.push_back(Op);
Dan Gohmancc329b52009-03-04 19:23:38 +00002792 else if (i < Index-NumDefs)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002793 BeforeOps.push_back(Op);
Dan Gohmancc329b52009-03-04 19:23:38 +00002794 else if (i > Index-NumDefs)
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002795 AfterOps.push_back(Op);
2796 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002797 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002798 AddrOps.push_back(Chain);
2799
2800 // Emit the load instruction.
2801 SDNode *Load = 0;
Dan Gohmandd76bb22009-10-09 18:10:05 +00002802 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002803 if (FoldedLoad) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002804 EVT VT = *RC->vt_begin();
Evan Chengf25ef4f2009-11-16 21:56:03 +00002805 std::pair<MachineInstr::mmo_iterator,
2806 MachineInstr::mmo_iterator> MMOs =
2807 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2808 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng0ce84482010-07-02 20:36:18 +00002809 if (!(*MMOs.first) &&
2810 RC == &X86::VR128RegClass &&
2811 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2812 // Do not introduce a slow unaligned load.
2813 return false;
2814 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman32f71d72009-09-25 18:54:59 +00002815 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2816 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002817 NewNodes.push_back(Load);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002818
2819 // Preserve memory reference information.
Dan Gohmandd76bb22009-10-09 18:10:05 +00002820 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002821 }
2822
2823 // Emit the data processing instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002824 std::vector<EVT> VTs;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002825 const TargetRegisterClass *DstRC = 0;
Chris Lattnerb0d06b42008-01-07 03:13:06 +00002826 if (TID.getNumDefs() > 0) {
Chris Lattnerf3239532009-07-29 21:10:12 +00002827 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002828 VTs.push_back(*DstRC->vt_begin());
2829 }
2830 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002831 EVT VT = N->getValueType(i);
Owen Anderson9f944592009-08-11 20:47:22 +00002832 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002833 VTs.push_back(VT);
2834 }
2835 if (Load)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002836 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002837 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman32f71d72009-09-25 18:54:59 +00002838 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2839 BeforeOps.size());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002840 NewNodes.push_back(NewNode);
2841
2842 // Emit the store instruction.
2843 if (FoldedStore) {
2844 AddrOps.pop_back();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002845 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002846 AddrOps.push_back(Chain);
Evan Chengf25ef4f2009-11-16 21:56:03 +00002847 std::pair<MachineInstr::mmo_iterator,
2848 MachineInstr::mmo_iterator> MMOs =
2849 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2850 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng0ce84482010-07-02 20:36:18 +00002851 if (!(*MMOs.first) &&
2852 RC == &X86::VR128RegClass &&
2853 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2854 // Do not introduce a slow unaligned store.
2855 return false;
2856 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman32f71d72009-09-25 18:54:59 +00002857 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2858 isAligned, TM),
2859 dl, MVT::Other,
2860 &AddrOps[0], AddrOps.size());
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002861 NewNodes.push_back(Store);
Dan Gohmandd76bb22009-10-09 18:10:05 +00002862
2863 // Preserve memory reference information.
Dan Gohmandd76bb22009-10-09 18:10:05 +00002864 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002865 }
2866
2867 return true;
2868}
2869
2870unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman49fa51d2009-10-30 22:18:41 +00002871 bool UnfoldLoad, bool UnfoldStore,
2872 unsigned *LoadRegIndex) const {
Chris Lattner1c090c02010-10-07 23:08:41 +00002873 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2874 MemOp2RegOpTable.find(Opc);
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002875 if (I == MemOp2RegOpTable.end())
2876 return 0;
2877 bool FoldedLoad = I->second.second & (1 << 4);
2878 bool FoldedStore = I->second.second & (1 << 5);
2879 if (UnfoldLoad && !FoldedLoad)
2880 return 0;
2881 if (UnfoldStore && !FoldedStore)
2882 return 0;
Dan Gohman49fa51d2009-10-30 22:18:41 +00002883 if (LoadRegIndex)
2884 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson2a3be7b2008-01-07 01:35:02 +00002885 return I->second.first;
2886}
2887
Evan Cheng4f026f32010-01-22 03:34:51 +00002888bool
2889X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2890 int64_t &Offset1, int64_t &Offset2) const {
2891 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2892 return false;
2893 unsigned Opc1 = Load1->getMachineOpcode();
2894 unsigned Opc2 = Load2->getMachineOpcode();
2895 switch (Opc1) {
2896 default: return false;
2897 case X86::MOV8rm:
2898 case X86::MOV16rm:
2899 case X86::MOV32rm:
2900 case X86::MOV64rm:
2901 case X86::LD_Fp32m:
2902 case X86::LD_Fp64m:
2903 case X86::LD_Fp80m:
2904 case X86::MOVSSrm:
2905 case X86::MOVSDrm:
2906 case X86::MMX_MOVD64rm:
2907 case X86::MMX_MOVQ64rm:
2908 case X86::FsMOVAPSrm:
2909 case X86::FsMOVAPDrm:
2910 case X86::MOVAPSrm:
2911 case X86::MOVUPSrm:
2912 case X86::MOVUPSrm_Int:
2913 case X86::MOVAPDrm:
2914 case X86::MOVDQArm:
2915 case X86::MOVDQUrm:
2916 case X86::MOVDQUrm_Int:
2917 break;
2918 }
2919 switch (Opc2) {
2920 default: return false;
2921 case X86::MOV8rm:
2922 case X86::MOV16rm:
2923 case X86::MOV32rm:
2924 case X86::MOV64rm:
2925 case X86::LD_Fp32m:
2926 case X86::LD_Fp64m:
2927 case X86::LD_Fp80m:
2928 case X86::MOVSSrm:
2929 case X86::MOVSDrm:
2930 case X86::MMX_MOVD64rm:
2931 case X86::MMX_MOVQ64rm:
2932 case X86::FsMOVAPSrm:
2933 case X86::FsMOVAPDrm:
2934 case X86::MOVAPSrm:
2935 case X86::MOVUPSrm:
2936 case X86::MOVUPSrm_Int:
2937 case X86::MOVAPDrm:
2938 case X86::MOVDQArm:
2939 case X86::MOVDQUrm:
2940 case X86::MOVDQUrm_Int:
2941 break;
2942 }
2943
2944 // Check if chain operands and base addresses match.
2945 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2946 Load1->getOperand(5) != Load2->getOperand(5))
2947 return false;
2948 // Segment operands should match as well.
2949 if (Load1->getOperand(4) != Load2->getOperand(4))
2950 return false;
2951 // Scale should be 1, Index should be Reg0.
2952 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2953 Load1->getOperand(2) == Load2->getOperand(2)) {
2954 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2955 return false;
Evan Cheng4f026f32010-01-22 03:34:51 +00002956
2957 // Now let's examine the displacements.
2958 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2959 isa<ConstantSDNode>(Load2->getOperand(3))) {
2960 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2961 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
2962 return true;
2963 }
2964 }
2965 return false;
2966}
2967
2968bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
2969 int64_t Offset1, int64_t Offset2,
2970 unsigned NumLoads) const {
2971 assert(Offset2 > Offset1);
2972 if ((Offset2 - Offset1) / 8 > 64)
2973 return false;
2974
2975 unsigned Opc1 = Load1->getMachineOpcode();
2976 unsigned Opc2 = Load2->getMachineOpcode();
2977 if (Opc1 != Opc2)
2978 return false; // FIXME: overly conservative?
2979
2980 switch (Opc1) {
2981 default: break;
2982 case X86::LD_Fp32m:
2983 case X86::LD_Fp64m:
2984 case X86::LD_Fp80m:
2985 case X86::MMX_MOVD64rm:
2986 case X86::MMX_MOVQ64rm:
2987 return false;
2988 }
2989
2990 EVT VT = Load1->getValueType(0);
2991 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendling8ce69cd2010-06-22 22:16:17 +00002992 default:
Evan Cheng4f026f32010-01-22 03:34:51 +00002993 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
2994 // have 16 of them to play with.
2995 if (TM.getSubtargetImpl()->is64Bit()) {
2996 if (NumLoads >= 3)
2997 return false;
Bill Wendling8ce69cd2010-06-22 22:16:17 +00002998 } else if (NumLoads) {
Evan Cheng4f026f32010-01-22 03:34:51 +00002999 return false;
Bill Wendling8ce69cd2010-06-22 22:16:17 +00003000 }
Evan Cheng4f026f32010-01-22 03:34:51 +00003001 break;
Evan Cheng4f026f32010-01-22 03:34:51 +00003002 case MVT::i8:
3003 case MVT::i16:
3004 case MVT::i32:
3005 case MVT::i64:
Evan Cheng16cf9342010-01-22 23:49:11 +00003006 case MVT::f32:
3007 case MVT::f64:
Evan Cheng4f026f32010-01-22 03:34:51 +00003008 if (NumLoads)
3009 return false;
Bill Wendling8ce69cd2010-06-22 22:16:17 +00003010 break;
Evan Cheng4f026f32010-01-22 03:34:51 +00003011 }
3012
3013 return true;
3014}
3015
3016
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003017bool X86InstrInfo::
Owen Anderson4f6bf042008-08-14 22:49:33 +00003018ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner3a897f32006-10-21 05:52:40 +00003019 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chengf93bc7f2008-08-29 23:21:31 +00003020 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman97d95d62008-10-21 03:29:32 +00003021 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3022 return true;
Evan Chengf93bc7f2008-08-29 23:21:31 +00003023 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner3a897f32006-10-21 05:52:40 +00003024 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003025}
3026
Evan Chengf7137222008-10-27 07:14:50 +00003027bool X86InstrInfo::
Evan Chengb5f0ec32009-02-06 17:17:30 +00003028isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3029 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Chengf7137222008-10-27 07:14:50 +00003030 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengb5f0ec32009-02-06 17:17:30 +00003031 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3032 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Chengf7137222008-10-27 07:14:50 +00003033}
3034
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00003035
Chris Lattner58827ff2010-02-05 22:10:22 +00003036/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3037/// register? e.g. r8, xmm8, xmm13, etc.
3038bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3039 switch (RegNo) {
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00003040 default: break;
3041 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3042 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3043 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3044 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3045 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3046 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3047 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3048 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3049 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3050 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
Bruno Cardoso Lopes792e9062010-07-09 18:27:43 +00003051 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
3052 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
Chris Lattner37fc4692010-09-22 05:29:50 +00003053 case X86::CR8: case X86::CR9: case X86::CR10: case X86::CR11:
3054 case X86::CR12: case X86::CR13: case X86::CR14: case X86::CR15:
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00003055 return true;
3056 }
3057 return false;
3058}
3059
Dan Gohman6ebe7342008-09-30 00:58:23 +00003060/// getGlobalBaseReg - Return a virtual register initialized with the
3061/// the global base register value. Output instructions required to
3062/// initialize the register in the function entry block, if necessary.
Dan Gohman24300732008-09-23 18:22:58 +00003063///
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003064/// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
3065///
Dan Gohman6ebe7342008-09-30 00:58:23 +00003066unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3067 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3068 "X86-64 PIC uses RIP relative addressing");
3069
3070 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3071 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3072 if (GlobalBaseReg != 0)
3073 return GlobalBaseReg;
3074
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003075 // Create the register. The code to initialize it is inserted
3076 // later, by the CGBR pass (below).
Dan Gohman24300732008-09-23 18:22:58 +00003077 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003078 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
Dan Gohman6ebe7342008-09-30 00:58:23 +00003079 X86FI->setGlobalBaseReg(GlobalBaseReg);
3080 return GlobalBaseReg;
Dan Gohman24300732008-09-23 18:22:58 +00003081}
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003082
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003083// These are the replaceable SSE instructions. Some of these have Int variants
3084// that we don't include here. We don't want to replace instructions selected
3085// by intrinsics.
3086static const unsigned ReplaceableInstrs[][3] = {
Bruno Cardoso Lopes1401e042010-08-12 02:08:52 +00003087 //PackedSingle PackedDouble PackedInt
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +00003088 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3089 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3090 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3091 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3092 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3093 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3094 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3095 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3096 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3097 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3098 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3099 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesen9986ba92010-03-31 00:40:13 +00003100 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +00003101 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3102 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Bruno Cardoso Lopes7f704b32010-08-12 20:20:53 +00003103 // AVX 128-bit support
3104 { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr },
3105 { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm },
3106 { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr },
3107 { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr },
3108 { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm },
3109 { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
3110 { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm },
3111 { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr },
3112 { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm },
3113 { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr },
3114 { X86::VORPSrm, X86::VORPDrm, X86::VPORrm },
3115 { X86::VORPSrr, X86::VORPDrr, X86::VPORrr },
3116 { X86::AVX_SET0PS, X86::AVX_SET0PD, X86::AVX_SET0PI },
3117 { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm },
3118 { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr },
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003119};
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003120
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003121// FIXME: Some shuffle and unpack instructions have equivalents in different
3122// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003123
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003124static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003125 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003126 if (ReplaceableInstrs[i][domain-1] == opcode)
3127 return ReplaceableInstrs[i];
3128 return 0;
3129}
3130
3131std::pair<uint16_t, uint16_t>
3132X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3133 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +00003134 return std::make_pair(domain,
3135 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +00003136}
3137
3138void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3139 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3140 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3141 assert(dom && "Not an SSE instruction");
3142 const unsigned *table = lookup(MI->getOpcode(), dom);
3143 assert(table && "Cannot change domain");
3144 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +00003145}
Chris Lattner6a5e7062010-04-26 23:37:21 +00003146
3147/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3148void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3149 NopInst.setOpcode(X86::NOOP);
3150}
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003151
3152namespace {
3153 /// CGBR - Create Global Base Reg pass. This initializes the PIC
3154 /// global base register for x86-32.
3155 struct CGBR : public MachineFunctionPass {
3156 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00003157 CGBR() : MachineFunctionPass(ID) {}
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003158
3159 virtual bool runOnMachineFunction(MachineFunction &MF) {
3160 const X86TargetMachine *TM =
3161 static_cast<const X86TargetMachine *>(&MF.getTarget());
3162
3163 assert(!TM->getSubtarget<X86Subtarget>().is64Bit() &&
3164 "X86-64 PIC uses RIP relative addressing");
3165
3166 // Only emit a global base reg in PIC mode.
3167 if (TM->getRelocationModel() != Reloc::PIC_)
3168 return false;
3169
Dan Gohman534db8a2010-09-17 20:24:24 +00003170 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3171 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3172
3173 // If we didn't need a GlobalBaseReg, don't insert code.
3174 if (GlobalBaseReg == 0)
3175 return false;
3176
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003177 // Insert the set of GlobalBaseReg into the first MBB of the function
3178 MachineBasicBlock &FirstMBB = MF.front();
3179 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3180 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
3181 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3182 const X86InstrInfo *TII = TM->getInstrInfo();
3183
3184 unsigned PC;
3185 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT())
3186 PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3187 else
Dan Gohman534db8a2010-09-17 20:24:24 +00003188 PC = GlobalBaseReg;
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003189
3190 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3191 // only used in JIT code emission as displacement to pc.
3192 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
3193
3194 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3195 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3196 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00003197 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3198 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3199 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3200 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3201 }
3202
3203 return true;
3204 }
3205
3206 virtual const char *getPassName() const {
3207 return "X86 PIC Global Base Reg Initialization";
3208 }
3209
3210 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
3211 AU.setPreservesCFG();
3212 MachineFunctionPass::getAnalysisUsage(AU);
3213 }
3214 };
3215}
3216
3217char CGBR::ID = 0;
3218FunctionPass*
3219llvm::createGlobalBaseRegPass() { return new CGBR(); }