blob: 184e1ce418474dc378d0c7231838d7a1eccd01a8 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===//
2//
Chris Lattner39c70f42010-10-05 16:39:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner39c70f42010-10-05 16:39:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000017let SchedRW = [WriteLEA] in {
Chris Lattner39c70f42010-10-05 16:39:12 +000018let neverHasSideEffects = 1 in
19def LEA16r : I<0x8D, MRMSrcMem,
20 (outs GR16:$dst), (ins i32mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
24 (outs GR32:$dst), (ins i32mem:$src),
25 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000026 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
David Woodhouse956965c2014-01-08 12:57:40 +000027 OpSize16, Requires<[Not64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
David Sehr8114a7a2013-02-01 19:28:09 +000032 [(set GR32:$dst, lea64_32addr:$src)], IIC_LEA>,
Craig Topper30a134b2014-01-15 05:20:59 +000033 OpSize16, Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
David Sehr8114a7a2013-02-01 19:28:09 +000036def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000037 "lea{q}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000038 [(set GR64:$dst, lea64addr:$src)], IIC_LEA>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000039} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +000040
41//===----------------------------------------------------------------------===//
42// Fixed-Register Multiplication and Division Instructions.
43//
44
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000045// SchedModel info for instruction that loads one value and gets the second
46// (and possibly third) value from a register.
47// This is used for instructions that put the memory operands before other
48// uses.
49class SchedLoadReg<SchedWrite SW> : Sched<[SW,
50 // Memory operand.
51 ReadDefault, ReadDefault, ReadDefault, ReadDefault, ReadDefault,
52 // Register reads (implicit or explicit).
53 ReadAfterLd, ReadAfterLd]>;
54
Chris Lattner39c70f42010-10-05 16:39:12 +000055// Extra precision multiplication
56
57// AL is really implied by AX, but the registers in Defs must match the
58// SDNode results (i8, i32).
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000059// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +000060let Defs = [AL,EFLAGS,AX], Uses = [AL] in
61def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
62 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
63 // This probably ought to be moved to a def : Pat<> if the
64 // syntax can be accepted.
65 [(set AL, (mul AL, GR8:$src)),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000066 (implicit EFLAGS)], IIC_MUL8>, Sched<[WriteIMul]>;
67// AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +000068let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
69def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
Craig Topperaf237202012-12-26 22:19:23 +000070 "mul{w}\t$src",
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000071 [], IIC_MUL16_REG>, OpSize, Sched<[WriteIMul]>;
72// EAX,EDX = EAX*GR32
Chris Lattner39c70f42010-10-05 16:39:12 +000073let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
74def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000075 "mul{l}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000076 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/],
David Woodhouse956965c2014-01-08 12:57:40 +000077 IIC_MUL32_REG>, OpSize16, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000078// RAX,RDX = RAX*GR64
Chris Lattnerc2f5e572010-10-05 20:23:31 +000079let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
80def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000081 "mul{q}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000082 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000083 IIC_MUL64>, Sched<[WriteIMul]>;
84// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +000085let Defs = [AL,EFLAGS,AX], Uses = [AL] in
86def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
87 "mul{b}\t$src",
88 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
89 // This probably ought to be moved to a def : Pat<> if the
90 // syntax can be accepted.
91 [(set AL, (mul AL, (loadi8 addr:$src))),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000092 (implicit EFLAGS)], IIC_MUL8>, SchedLoadReg<WriteIMulLd>;
93// AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +000094let mayLoad = 1, neverHasSideEffects = 1 in {
95let Defs = [AX,DX,EFLAGS], Uses = [AX] in
96def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
97 "mul{w}\t$src",
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000098 [], IIC_MUL16_MEM>, OpSize, SchedLoadReg<WriteIMulLd>;
99// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000100let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
101def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
102 "mul{l}\t$src",
David Woodhouse956965c2014-01-08 12:57:40 +0000103 [], IIC_MUL32_MEM>, OpSize16, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000104// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000105let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000106def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000107 "mul{q}\t$src", [], IIC_MUL64>, SchedLoadReg<WriteIMulLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000108}
109
110let neverHasSideEffects = 1 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000111// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +0000112let Defs = [AL,EFLAGS,AX], Uses = [AL] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000113def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", [],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000114 IIC_IMUL8>, Sched<[WriteIMul]>;
115// AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +0000116let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000117def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", [],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000118 IIC_IMUL16_RR>, OpSize, Sched<[WriteIMul]>;
119// EAX,EDX = EAX*GR32
Chris Lattner39c70f42010-10-05 16:39:12 +0000120let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000121def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", [],
David Woodhouse956965c2014-01-08 12:57:40 +0000122 IIC_IMUL32_RR>, OpSize16, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000123// RAX,RDX = RAX*GR64
Craig Topper7412aa92011-10-22 23:13:53 +0000124let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000125def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", [],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000126 IIC_IMUL64_RR>, Sched<[WriteIMul]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000127
Chris Lattner39c70f42010-10-05 16:39:12 +0000128let mayLoad = 1 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000129// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +0000130let Defs = [AL,EFLAGS,AX], Uses = [AL] in
131def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000132 "imul{b}\t$src", [], IIC_IMUL8>, SchedLoadReg<WriteIMulLd>;
133// AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +0000134let Defs = [AX,DX,EFLAGS], Uses = [AX] in
135def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000136 "imul{w}\t$src", [], IIC_IMUL16_MEM>, OpSize,
137 SchedLoadReg<WriteIMulLd>;
138// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000139let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
140def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000141 "imul{l}\t$src", [], IIC_IMUL32_MEM>, OpSize16,
142 SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000143// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000144let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000145def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000146 "imul{q}\t$src", [], IIC_IMUL64>, SchedLoadReg<WriteIMulLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000147}
148} // neverHasSideEffects
149
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000150
151let Defs = [EFLAGS] in {
152let Constraints = "$src1 = $dst" in {
153
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000154let isCommutable = 1, SchedRW = [WriteIMul] in {
155// X = IMUL Y, Z --> X = IMUL Z, Y
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000156// Register-Register Signed Integer Multiply
157def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
158 "imul{w}\t{$src2, $dst|$dst, $src2}",
159 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000160 (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>,
161 TB, OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000162def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
163 "imul{l}\t{$src2, $dst|$dst, $src2}",
164 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000165 (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>,
David Woodhouse956965c2014-01-08 12:57:40 +0000166 TB, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000167def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
168 (ins GR64:$src1, GR64:$src2),
169 "imul{q}\t{$src2, $dst|$dst, $src2}",
170 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000171 (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>,
172 TB;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000173} // isCommutable, SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000174
175// Register-Memory Signed Integer Multiply
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000176let SchedRW = [WriteIMulLd, ReadAfterLd] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000177def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
178 (ins GR16:$src1, i16mem:$src2),
179 "imul{w}\t{$src2, $dst|$dst, $src2}",
180 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000181 (X86smul_flag GR16:$src1, (load addr:$src2)))],
182 IIC_IMUL16_RM>,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000183 TB, OpSize;
Craig Topperaf237202012-12-26 22:19:23 +0000184def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000185 (ins GR32:$src1, i32mem:$src2),
186 "imul{l}\t{$src2, $dst|$dst, $src2}",
187 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000188 (X86smul_flag GR32:$src1, (load addr:$src2)))],
189 IIC_IMUL32_RM>,
David Woodhouse956965c2014-01-08 12:57:40 +0000190 TB, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000191def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
192 (ins GR64:$src1, i64mem:$src2),
193 "imul{q}\t{$src2, $dst|$dst, $src2}",
194 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000195 (X86smul_flag GR64:$src1, (load addr:$src2)))],
196 IIC_IMUL64_RM>,
197 TB;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000198} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000199} // Constraints = "$src1 = $dst"
200
201} // Defs = [EFLAGS]
202
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000203// Surprisingly enough, these are not two address instructions!
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000204let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000205let SchedRW = [WriteIMul] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000206// Register-Integer Signed Integer Multiply
207def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
208 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
209 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperaf237202012-12-26 22:19:23 +0000210 [(set GR16:$dst, EFLAGS,
211 (X86smul_flag GR16:$src1, imm:$src2))],
Andrew Trick8523b162012-02-01 23:20:51 +0000212 IIC_IMUL16_RRI>, OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000213def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
214 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
215 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
216 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000217 (X86smul_flag GR16:$src1, i16immSExt8:$src2))],
218 IIC_IMUL16_RRI>,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000219 OpSize;
220def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
221 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
222 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
223 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000224 (X86smul_flag GR32:$src1, imm:$src2))],
David Woodhouse956965c2014-01-08 12:57:40 +0000225 IIC_IMUL32_RRI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000226def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
227 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
228 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000230 (X86smul_flag GR32:$src1, i32immSExt8:$src2))],
David Woodhouse956965c2014-01-08 12:57:40 +0000231 IIC_IMUL32_RRI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000232def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
233 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
234 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
235 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000236 (X86smul_flag GR64:$src1, i64immSExt32:$src2))],
237 IIC_IMUL64_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000238def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
239 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
240 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
241 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000242 (X86smul_flag GR64:$src1, i64immSExt8:$src2))],
243 IIC_IMUL64_RRI>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000244} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000245
246// Memory-Integer Signed Integer Multiply
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000247let SchedRW = [WriteIMulLd] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000248def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
249 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
250 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
251 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000252 (X86smul_flag (load addr:$src1), imm:$src2))],
253 IIC_IMUL16_RMI>,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000254 OpSize;
255def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
256 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
257 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
258 [(set GR16:$dst, EFLAGS,
259 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000260 i16immSExt8:$src2))], IIC_IMUL16_RMI>,
261 OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000262def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
263 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
264 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
265 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000266 (X86smul_flag (load addr:$src1), imm:$src2))],
David Woodhouse956965c2014-01-08 12:57:40 +0000267 IIC_IMUL32_RMI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000268def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
269 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
270 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
271 [(set GR32:$dst, EFLAGS,
272 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000273 i32immSExt8:$src2))],
David Woodhouse956965c2014-01-08 12:57:40 +0000274 IIC_IMUL32_RMI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000275def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
276 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
277 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
278 [(set GR64:$dst, EFLAGS,
279 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000280 i64immSExt32:$src2))],
281 IIC_IMUL64_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000282def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
283 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
284 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
285 [(set GR64:$dst, EFLAGS,
286 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000287 i64immSExt8:$src2))],
288 IIC_IMUL64_RMI>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000289} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000290} // Defs = [EFLAGS]
291
292
293
294
Chris Lattner39c70f42010-10-05 16:39:12 +0000295// unsigned division/remainder
Craig Topper92a70b12013-01-05 07:39:25 +0000296let hasSideEffects = 1 in { // so that we don't speculatively execute
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000297let SchedRW = [WriteIDiv] in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000298let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000299def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000300 "div{b}\t$src", [], IIC_DIV8_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000301let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
302def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick8523b162012-02-01 23:20:51 +0000303 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000304let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
305def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
David Woodhouse956965c2014-01-08 12:57:40 +0000306 "div{l}\t$src", [], IIC_DIV32>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000307// RDX:RAX/r64 = RAX,RDX
308let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
309def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000310 "div{q}\t$src", [], IIC_DIV64>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000311} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000312
Chris Lattner39c70f42010-10-05 16:39:12 +0000313let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000314let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000315def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000316 "div{b}\t$src", [], IIC_DIV8_MEM>,
317 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000318let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
319def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000320 "div{w}\t$src", [], IIC_DIV16>, OpSize,
321 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000322let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner39c70f42010-10-05 16:39:12 +0000323def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000324 "div{l}\t$src", [], IIC_DIV32>,
David Woodhouse956965c2014-01-08 12:57:40 +0000325 SchedLoadReg<WriteIDivLd>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000326// RDX:RAX/[mem64] = RAX,RDX
327let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
328def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000329 "div{q}\t$src", [], IIC_DIV64>,
330 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000331}
332
333// Signed division/remainder.
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000334let SchedRW = [WriteIDiv] in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000335let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000336def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000337 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000338let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
339def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick8523b162012-02-01 23:20:51 +0000340 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000341let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
342def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
David Woodhouse956965c2014-01-08 12:57:40 +0000343 "idiv{l}\t$src", [], IIC_IDIV32>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000344// RDX:RAX/r64 = RAX,RDX
345let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
346def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000347 "idiv{q}\t$src", [], IIC_IDIV64>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000348} // SchedRW
Craig Topper7412aa92011-10-22 23:13:53 +0000349
350let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000351let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000352def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000353 "idiv{b}\t$src", [], IIC_IDIV8>,
354 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000355let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
356def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000357 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize,
358 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000359let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Craig Topperaf237202012-12-26 22:19:23 +0000360def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000361 "idiv{l}\t$src", [], IIC_IDIV32>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000362 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000363let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
364def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000365 "idiv{q}\t$src", [], IIC_IDIV64>,
366 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000367}
Craig Topperc7910822012-12-27 03:01:18 +0000368} // hasSideEffects = 0
Chris Lattner39c70f42010-10-05 16:39:12 +0000369
370//===----------------------------------------------------------------------===//
371// Two address Instructions.
372//
Chris Lattner39c70f42010-10-05 16:39:12 +0000373
374// unary instructions
375let CodeSize = 2 in {
376let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000377let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000378def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
379 "neg{b}\t$dst",
380 [(set GR8:$dst, (ineg GR8:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000381 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000382def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
383 "neg{w}\t$dst",
384 [(set GR16:$dst, (ineg GR16:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000385 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000386def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
387 "neg{l}\t$dst",
388 [(set GR32:$dst, (ineg GR32:$src1)),
David Woodhouse956965c2014-01-08 12:57:40 +0000389 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000390def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
391 [(set GR64:$dst, (ineg GR64:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000392 (implicit EFLAGS)], IIC_UNARY_REG>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000393} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000394
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000395// Read-modify-write negate.
396let SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000397def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
398 "neg{b}\t$dst",
399 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000400 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000401def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
402 "neg{w}\t$dst",
403 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000404 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize;
Chris Lattner182e87c2010-10-05 16:52:25 +0000405def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
406 "neg{l}\t$dst",
407 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
David Woodhouse956965c2014-01-08 12:57:40 +0000408 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000409def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
410 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000411 (implicit EFLAGS)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000412} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000413} // Defs = [EFLAGS]
414
Chris Lattner182e87c2010-10-05 16:52:25 +0000415
Chris Lattner13111b02010-10-05 21:09:45 +0000416// Note: NOT does not set EFLAGS!
Chris Lattner182e87c2010-10-05 16:52:25 +0000417
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000418let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000419// Match xor -1 to not. Favors these over a move imm + xor to save code size.
420let AddedComplexity = 15 in {
421def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
422 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000423 [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000424def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
425 "not{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000426 [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000427def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
428 "not{l}\t$dst",
David Woodhouse956965c2014-01-08 12:57:40 +0000429 [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000430def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000431 [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000432}
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000433} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000434
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000435let SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000436def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
437 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000438 [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000439def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
440 "not{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000441 [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
442 OpSize;
Chris Lattner182e87c2010-10-05 16:52:25 +0000443def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
444 "not{l}\t$dst",
David Woodhouse956965c2014-01-08 12:57:40 +0000445 [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
446 OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000447def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000448 [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000449} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000450} // CodeSize
451
452// TODO: inc/dec is slow for P4, but fast for Pentium-M.
453let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000454let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000455let CodeSize = 2 in
456def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
457 "inc{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000458 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))],
459 IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000460
461let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Craig Topperaf237202012-12-26 22:19:23 +0000462def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000463 "inc{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000464 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], IIC_UNARY_REG>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000465 OpSize, Requires<[Not64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000466def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000467 "inc{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000468 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
469 IIC_UNARY_REG>,
David Woodhouse956965c2014-01-08 12:57:40 +0000470 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000471def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000472 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))],
473 IIC_UNARY_REG>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000474} // isConvertibleToThreeAddress = 1, CodeSize = 1
475
476
477// In 64-bit mode, single byte INC and DEC cannot be encoded.
478let isConvertibleToThreeAddress = 1, CodeSize = 2 in {
479// Can transform into LEA.
Craig Topperaf237202012-12-26 22:19:23 +0000480def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000481 "inc{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000482 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))],
483 IIC_UNARY_REG>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000484 OpSize, Requires<[In64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000485def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000486 "inc{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000487 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
488 IIC_UNARY_REG>,
Craig Topper30a134b2014-01-15 05:20:59 +0000489 OpSize16, Requires<[In64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000490def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000491 "dec{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000492 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
493 IIC_UNARY_REG>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000494 OpSize, Requires<[In64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000495def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000496 "dec{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000497 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
498 IIC_UNARY_REG>,
Craig Topper30a134b2014-01-15 05:20:59 +0000499 OpSize16, Requires<[In64BitMode]>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000500} // isConvertibleToThreeAddress = 1, CodeSize = 2
501
Craig Topper5165cf72014-01-05 04:32:42 +0000502let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0,
503 CodeSize = 2 in {
Craig Topper2658d892013-10-07 04:28:06 +0000504def INC32_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
505 "inc{w}\t$dst", [], IIC_UNARY_REG>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000506 OpSize, Requires<[Not64BitMode]>;
Craig Topper2658d892013-10-07 04:28:06 +0000507def INC32_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
508 "inc{l}\t$dst", [], IIC_UNARY_REG>,
David Woodhouse956965c2014-01-08 12:57:40 +0000509 OpSize16, Requires<[Not64BitMode]>;
Craig Topper2658d892013-10-07 04:28:06 +0000510def DEC32_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
511 "dec{w}\t$dst", [], IIC_UNARY_REG>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000512 OpSize, Requires<[Not64BitMode]>;
Craig Topper2658d892013-10-07 04:28:06 +0000513def DEC32_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
514 "dec{l}\t$dst", [], IIC_UNARY_REG>,
David Woodhouse956965c2014-01-08 12:57:40 +0000515 OpSize16, Requires<[Not64BitMode]>;
Craig Topper5165cf72014-01-05 04:32:42 +0000516} // isCodeGenOnly = 1, ForceDisassemble = 1, HasSideEffects = 0, CodeSize = 2
Craig Topper2658d892013-10-07 04:28:06 +0000517
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000518} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000519
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000520let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000521 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
522 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000523 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000524 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
525 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000526 (implicit EFLAGS)], IIC_UNARY_MEM>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000527 OpSize, Requires<[Not64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000528 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
529 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000530 (implicit EFLAGS)], IIC_UNARY_MEM>,
David Woodhouse956965c2014-01-08 12:57:40 +0000531 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000532 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
533 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000534 (implicit EFLAGS)], IIC_UNARY_MEM>;
Craig Topperaf237202012-12-26 22:19:23 +0000535
Chris Lattner27c763d2010-10-05 20:35:37 +0000536// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
537// how to unfold them.
538// FIXME: What is this for??
539def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
540 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000541 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000542 OpSize, Requires<[In64BitMode]>;
543def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
544 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000545 (implicit EFLAGS)], IIC_UNARY_MEM>,
Craig Topper30a134b2014-01-15 05:20:59 +0000546 OpSize16, Requires<[In64BitMode]>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000547def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
548 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000549 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000550 OpSize, Requires<[In64BitMode]>;
551def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
552 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000553 (implicit EFLAGS)], IIC_UNARY_MEM>,
Craig Topper30a134b2014-01-15 05:20:59 +0000554 OpSize16, Requires<[In64BitMode]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000555} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000556
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000557let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000558let CodeSize = 2 in
559def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
560 "dec{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000561 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))],
562 IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000563let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Craig Topperaf237202012-12-26 22:19:23 +0000564def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000565 "dec{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000566 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
567 IIC_UNARY_REG>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000568 OpSize, Requires<[Not64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000569def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000570 "dec{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000571 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
572 IIC_UNARY_REG>,
David Woodhouse956965c2014-01-08 12:57:40 +0000573 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000574def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000575 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))],
576 IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000577} // CodeSize = 2
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000578} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000579
Chris Lattner182e87c2010-10-05 16:52:25 +0000580
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000581let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000582 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
583 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000584 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000585 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
586 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000587 (implicit EFLAGS)], IIC_UNARY_MEM>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000588 OpSize, Requires<[Not64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000589 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
590 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000591 (implicit EFLAGS)], IIC_UNARY_MEM>,
David Woodhouse956965c2014-01-08 12:57:40 +0000592 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000593 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
594 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000595 (implicit EFLAGS)], IIC_UNARY_MEM>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000596} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000597} // Defs = [EFLAGS]
598
Chris Lattner1fc81e92010-10-06 00:45:24 +0000599/// X86TypeInfo - This is a bunch of information that describes relevant X86
600/// information about value types. For example, it can tell you what the
601/// register class and preferred load to use.
602class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattnere17d7212010-10-07 00:12:45 +0000603 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
604 Operand immoperand, SDPatternOperator immoperator,
605 Operand imm8operand, SDPatternOperator imm8operator,
David Woodhouse956965c2014-01-08 12:57:40 +0000606 bit hasOddOpcode, bit hasOpSizePrefix, bit hasOpSize16Prefix,
607 bit hasREX_WPrefix> {
Chris Lattner1fc81e92010-10-06 00:45:24 +0000608 /// VT - This is the value type itself.
609 ValueType VT = vt;
Craig Topperaf237202012-12-26 22:19:23 +0000610
Chris Lattner1fc81e92010-10-06 00:45:24 +0000611 /// InstrSuffix - This is the suffix used on instructions with this type. For
612 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
613 string InstrSuffix = instrsuffix;
Craig Topperaf237202012-12-26 22:19:23 +0000614
Chris Lattner1fc81e92010-10-06 00:45:24 +0000615 /// RegClass - This is the register class associated with this type. For
616 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
617 RegisterClass RegClass = regclass;
Craig Topperaf237202012-12-26 22:19:23 +0000618
Chris Lattner1fc81e92010-10-06 00:45:24 +0000619 /// LoadNode - This is the load node associated with this type. For
620 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
621 PatFrag LoadNode = loadnode;
Craig Topperaf237202012-12-26 22:19:23 +0000622
Chris Lattner1fc81e92010-10-06 00:45:24 +0000623 /// MemOperand - This is the memory operand associated with this type. For
624 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
625 X86MemOperand MemOperand = memoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000626
Chris Lattner6e85be22010-10-06 05:55:42 +0000627 /// ImmEncoding - This is the encoding of an immediate of this type. For
628 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
629 /// since the immediate fields of i64 instructions is a 32-bit sign extended
630 /// value.
631 ImmType ImmEncoding = immkind;
Craig Topperaf237202012-12-26 22:19:23 +0000632
Chris Lattner6e85be22010-10-06 05:55:42 +0000633 /// ImmOperand - This is the operand kind of an immediate of this type. For
634 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
635 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
636 /// extended value.
637 Operand ImmOperand = immoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000638
Chris Lattner356f16c2010-10-07 00:01:39 +0000639 /// ImmOperator - This is the operator that should be used to match an
640 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
641 SDPatternOperator ImmOperator = immoperator;
Craig Topperaf237202012-12-26 22:19:23 +0000642
Chris Lattnere17d7212010-10-07 00:12:45 +0000643 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
644 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
645 /// only used for instructions that have a sign-extended imm8 field form.
646 Operand Imm8Operand = imm8operand;
Craig Topperaf237202012-12-26 22:19:23 +0000647
Chris Lattnere17d7212010-10-07 00:12:45 +0000648 /// Imm8Operator - This is the operator that should be used to match an 8-bit
649 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
650 SDPatternOperator Imm8Operator = imm8operator;
Craig Topperaf237202012-12-26 22:19:23 +0000651
Chris Lattnera46073b2010-10-06 05:28:38 +0000652 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
653 /// opposed to even) opcode. Operations on i8 are usually even, operations on
654 /// other datatypes are odd.
655 bit HasOddOpcode = hasOddOpcode;
Craig Topperaf237202012-12-26 22:19:23 +0000656
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000657 /// HasOpSizePrefix - This bit is set to true if the instruction should have
David Woodhouse956965c2014-01-08 12:57:40 +0000658 /// the 0x66 operand size prefix in 32-bit or 64-bit modes. This is set for
659 /// i16 types.
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000660 bit HasOpSizePrefix = hasOpSizePrefix;
Craig Topperaf237202012-12-26 22:19:23 +0000661
David Woodhouse956965c2014-01-08 12:57:40 +0000662 /// HasOpSizePrefix - This bit is set to true if the instruction should have
663 /// the 0x66 operand size prefix in 16-bit mode. This is set for i32 types.
664 bit HasOpSize16Prefix = hasOpSize16Prefix;
665
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000666 /// HasREX_WPrefix - This bit is set to true if the instruction should have
667 /// the 0x40 REX prefix. This is set for i64 types.
668 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner1fc81e92010-10-06 00:45:24 +0000669}
Chris Lattner73591942010-10-05 23:32:05 +0000670
Chris Lattnere17d7212010-10-07 00:12:45 +0000671def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
672
673
674def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem ,
675 Imm8 , i8imm , imm, i8imm , invalid_node,
David Woodhouse956965c2014-01-08 12:57:40 +0000676 0, 0, 0, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000677def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
678 Imm16, i16imm, imm, i16i8imm, i16immSExt8,
David Woodhouse956965c2014-01-08 12:57:40 +0000679 1, 1, 0, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000680def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
681 Imm32, i32imm, imm, i32i8imm, i32immSExt8,
David Woodhouse956965c2014-01-08 12:57:40 +0000682 1, 0, 1, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000683def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
684 Imm32, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8,
David Woodhouse956965c2014-01-08 12:57:40 +0000685 1, 0, 0, 1>;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000686
687/// ITy - This instruction base class takes the type info for the instruction.
688/// Using this, it:
689/// 1. Concatenates together the instruction mnemonic with the appropriate
690/// suffix letter, a tab, and the arguments.
691/// 2. Infers whether the instruction should have a 0x66 prefix byte.
692/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattnera46073b2010-10-06 05:28:38 +0000693/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
694/// or 1 (for i16,i32,i64 operations).
Craig Topperaf237202012-12-26 22:19:23 +0000695class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000696 string mnemonic, string args, list<dag> pattern,
697 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnera46073b2010-10-06 05:28:38 +0000698 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
699 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
Craig Topperaf237202012-12-26 22:19:23 +0000700 f, outs, ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000701 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern,
702 itin> {
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000703
704 // Infer instruction prefixes from type info.
705 let hasOpSizePrefix = typeinfo.HasOpSizePrefix;
David Woodhouse956965c2014-01-08 12:57:40 +0000706 let hasOpSize16Prefix = typeinfo.HasOpSize16Prefix;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000707 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
708}
Chris Lattner1fc81e92010-10-06 00:45:24 +0000709
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000710// BinOpRR - Instructions like "add reg, reg, reg".
711class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd2eec3672012-04-09 15:32:22 +0000712 dag outlist, list<dag> pattern, InstrItinClass itin,
713 Format f = MRMDestReg>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000714 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000715 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000716 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
717 Sched<[WriteALU]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000718
Chris Lattner752b60b2010-10-07 20:01:55 +0000719// BinOpRR_R - Instructions like "add reg, reg, reg", where the pattern has
720// just a regclass (no eflags) as a result.
721class BinOpRR_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
722 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000723 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000724 [(set typeinfo.RegClass:$dst,
Preston Gurd2eec3672012-04-09 15:32:22 +0000725 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
726 IIC_BIN_NONMEM>;
Chris Lattner752b60b2010-10-07 20:01:55 +0000727
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000728// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
729// just a EFLAGS as a result.
730class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000731 SDPatternOperator opnode, Format f = MRMDestReg>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000732 : BinOpRR<opcode, mnemonic, typeinfo, (outs),
733 [(set EFLAGS,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000734 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
Preston Gurd2eec3672012-04-09 15:32:22 +0000735 IIC_BIN_NONMEM, f>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000736
Chris Lattner752b60b2010-10-07 20:01:55 +0000737// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
738// both a regclass and EFLAGS as a result.
739class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
740 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000741 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000742 [(set typeinfo.RegClass:$dst, EFLAGS,
Preston Gurd2eec3672012-04-09 15:32:22 +0000743 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
744 IIC_BIN_NONMEM>;
Chris Lattner73591942010-10-05 23:32:05 +0000745
Chris Lattner846c20d2010-12-20 00:59:46 +0000746// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
747// both a regclass and EFLAGS as a result, and has EFLAGS as input.
748class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
749 SDNode opnode>
750 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
751 [(set typeinfo.RegClass:$dst, EFLAGS,
752 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000753 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000754
Chris Lattner894d2e62010-10-07 00:35:28 +0000755// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Preston Gurd3fe264d2013-09-13 19:23:28 +0000756class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
757 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattner94eff912010-10-06 05:35:22 +0000758 : ITy<opcode, MRMSrcReg, typeinfo,
759 (outs typeinfo.RegClass:$dst),
760 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000761 mnemonic, "{$src2, $dst|$dst, $src2}", [], itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000762 Sched<[WriteALU]> {
Chris Lattner94eff912010-10-06 05:35:22 +0000763 // The disassembler should know about this, but not the asmparser.
764 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000765 let ForceDisassemble = 1;
Craig Topper1b8c0752012-12-26 21:30:22 +0000766 let hasSideEffects = 0;
Chris Lattner94eff912010-10-06 05:35:22 +0000767}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000768
Preston Gurd3fe264d2013-09-13 19:23:28 +0000769// BinOpRR_RDD_Rev - Instructions like "adc reg, reg, reg" (reversed encoding).
770class BinOpRR_RFF_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
771 : BinOpRR_Rev<opcode, mnemonic, typeinfo, IIC_BIN_CARRY_NONMEM>;
772
Craig Toppera88e3562011-09-11 21:41:45 +0000773// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
774class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
775 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
776 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000777 mnemonic, "{$src2, $src1|$src1, $src2}", [], IIC_BIN_NONMEM>,
778 Sched<[WriteALU]> {
Craig Toppera88e3562011-09-11 21:41:45 +0000779 // The disassembler should know about this, but not the asmparser.
780 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000781 let ForceDisassemble = 1;
Craig Topper5b807aa2012-12-27 02:08:46 +0000782 let hasSideEffects = 0;
Craig Toppera88e3562011-09-11 21:41:45 +0000783}
784
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000785// BinOpRM - Instructions like "add reg, reg, [mem]".
786class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000787 dag outlist, list<dag> pattern,
788 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000789 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattner752b60b2010-10-07 20:01:55 +0000790 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000791 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000792 Sched<[WriteALULd, ReadAfterLd]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000793
794// BinOpRM_R - Instructions like "add reg, reg, [mem]".
795class BinOpRM_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
796 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000797 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000798 [(set typeinfo.RegClass:$dst,
Chris Lattner752b60b2010-10-07 20:01:55 +0000799 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
800
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000801// BinOpRM_F - Instructions like "cmp reg, [mem]".
802class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000803 SDPatternOperator opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000804 : BinOpRM<opcode, mnemonic, typeinfo, (outs),
805 [(set EFLAGS,
806 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
807
Chris Lattner752b60b2010-10-07 20:01:55 +0000808// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
809class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9fece2b2010-10-07 20:06:24 +0000810 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000811 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000812 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner7bbd8092010-10-06 04:58:43 +0000813 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000814
Chris Lattner846c20d2010-12-20 00:59:46 +0000815// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
816class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
817 SDNode opnode>
818 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
819 [(set typeinfo.RegClass:$dst, EFLAGS,
820 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000821 EFLAGS))], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000822
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000823// BinOpRI - Instructions like "add reg, reg, imm".
824class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000825 Format f, dag outlist, list<dag> pattern,
826 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000827 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000828 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000829 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000830 Sched<[WriteALU]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000831 let ImmT = typeinfo.ImmEncoding;
832}
833
Chris Lattner752b60b2010-10-07 20:01:55 +0000834// BinOpRI_R - Instructions like "add reg, reg, imm".
835class BinOpRI_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
836 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000837 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000838 [(set typeinfo.RegClass:$dst,
839 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner752b60b2010-10-07 20:01:55 +0000840
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000841// BinOpRI_F - Instructions like "cmp reg, imm".
842class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000843 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000844 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs),
845 [(set EFLAGS,
846 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
847
Chris Lattner752b60b2010-10-07 20:01:55 +0000848// BinOpRI_RF - Instructions like "add reg, reg, imm".
849class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
850 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000851 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000852 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000853 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000854// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
855class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
856 SDNode opnode, Format f>
857 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000858 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner846c20d2010-12-20 00:59:46 +0000859 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000860 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000861
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000862// BinOpRI8 - Instructions like "add reg, reg, imm8".
863class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000864 Format f, dag outlist, list<dag> pattern,
865 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000866 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000867 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000868 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000869 Sched<[WriteALU]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000870 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattner6e85be22010-10-06 05:55:42 +0000871}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000872
Chris Lattner752b60b2010-10-07 20:01:55 +0000873// BinOpRI8_R - Instructions like "add reg, reg, imm8".
874class BinOpRI8_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
875 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000876 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000877 [(set typeinfo.RegClass:$dst,
878 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Craig Topperaf237202012-12-26 22:19:23 +0000879
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000880// BinOpRI8_F - Instructions like "cmp reg, imm8".
881class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
882 SDNode opnode, Format f>
883 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs),
884 [(set EFLAGS,
885 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner94eff912010-10-06 05:35:22 +0000886
Chris Lattner752b60b2010-10-07 20:01:55 +0000887// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
888class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
889 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000890 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000891 [(set typeinfo.RegClass:$dst, EFLAGS,
892 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000893
Chris Lattner846c20d2010-12-20 00:59:46 +0000894// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
895class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
896 SDNode opnode, Format f>
897 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
898 [(set typeinfo.RegClass:$dst, EFLAGS,
899 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000900 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000901
Chris Lattner894d2e62010-10-07 00:35:28 +0000902// BinOpMR - Instructions like "add [mem], reg".
903class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000904 list<dag> pattern, InstrItinClass itin = IIC_BIN_MEM>
Chris Lattner894d2e62010-10-07 00:35:28 +0000905 : ITy<opcode, MRMDestMem, typeinfo,
906 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000907 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000908 Sched<[WriteALULd, WriteRMW]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000909
910// BinOpMR_RMW - Instructions like "add [mem], reg".
911class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
912 SDNode opnode>
913 : BinOpMR<opcode, mnemonic, typeinfo,
914 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
915 (implicit EFLAGS)]>;
916
Chris Lattner846c20d2010-12-20 00:59:46 +0000917// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
918class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
919 SDNode opnode>
920 : BinOpMR<opcode, mnemonic, typeinfo,
921 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
922 addr:$dst),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000923 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000924
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000925// BinOpMR_F - Instructions like "cmp [mem], reg".
926class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
927 SDNode opnode>
928 : BinOpMR<opcode, mnemonic, typeinfo,
929 [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>;
Chris Lattner894d2e62010-10-07 00:35:28 +0000930
931// BinOpMI - Instructions like "add [mem], imm".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000932class BinOpMI<string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000933 Format f, list<dag> pattern, bits<8> opcode = 0x80,
934 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000935 : ITy<opcode, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000936 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000937 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000938 Sched<[WriteALULd, WriteRMW]> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000939 let ImmT = typeinfo.ImmEncoding;
940}
941
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000942// BinOpMI_RMW - Instructions like "add [mem], imm".
943class BinOpMI_RMW<string mnemonic, X86TypeInfo typeinfo,
944 SDNode opnode, Format f>
Craig Topperaf237202012-12-26 22:19:23 +0000945 : BinOpMI<mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000946 [(store (opnode (typeinfo.VT (load addr:$dst)),
947 typeinfo.ImmOperator:$src), addr:$dst),
948 (implicit EFLAGS)]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000949// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
950class BinOpMI_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
951 SDNode opnode, Format f>
Craig Topperaf237202012-12-26 22:19:23 +0000952 : BinOpMI<mnemonic, typeinfo, f,
Chris Lattner846c20d2010-12-20 00:59:46 +0000953 [(store (opnode (typeinfo.VT (load addr:$dst)),
954 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000955 (implicit EFLAGS)], 0x80, IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000956
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000957// BinOpMI_F - Instructions like "cmp [mem], imm".
958class BinOpMI_F<string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000959 SDPatternOperator opnode, Format f, bits<8> opcode = 0x80>
Craig Topperaf237202012-12-26 22:19:23 +0000960 : BinOpMI<mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000961 [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)),
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000962 typeinfo.ImmOperator:$src))],
963 opcode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000964
Chris Lattner894d2e62010-10-07 00:35:28 +0000965// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000966class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000967 Format f, list<dag> pattern,
968 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattner9fece2b2010-10-07 20:06:24 +0000969 : ITy<0x82, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000970 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000971 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>,
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +0000972 Sched<[WriteALULd, WriteRMW]> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000973 let ImmT = Imm8; // Always 8-bit immediate.
974}
975
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000976// BinOpMI8_RMW - Instructions like "add [mem], imm8".
977class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
978 SDNode opnode, Format f>
979 : BinOpMI8<mnemonic, typeinfo, f,
980 [(store (opnode (load addr:$dst),
981 typeinfo.Imm8Operator:$src), addr:$dst),
982 (implicit EFLAGS)]>;
983
Chris Lattner846c20d2010-12-20 00:59:46 +0000984// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
985class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
986 SDNode opnode, Format f>
987 : BinOpMI8<mnemonic, typeinfo, f,
988 [(store (opnode (load addr:$dst),
989 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000990 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000991
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000992// BinOpMI8_F - Instructions like "cmp [mem], imm8".
993class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
994 SDNode opnode, Format f>
995 : BinOpMI8<mnemonic, typeinfo, f,
996 [(set EFLAGS, (opnode (load addr:$dst),
997 typeinfo.Imm8Operator:$src))]>;
998
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000999// BinOpAI - Instructions like "add %eax, %eax, imm", that imp-def EFLAGS.
Chris Lattnerb71a77d2010-10-07 00:43:39 +00001000class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +00001001 Register areg, string operands,
1002 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerb71a77d2010-10-07 00:43:39 +00001003 : ITy<opcode, RawFrm, typeinfo,
1004 (outs), (ins typeinfo.ImmOperand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +00001005 mnemonic, operands, [], itin>, Sched<[WriteALU]> {
Chris Lattnerb71a77d2010-10-07 00:43:39 +00001006 let ImmT = typeinfo.ImmEncoding;
1007 let Uses = [areg];
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001008 let Defs = [areg, EFLAGS];
Craig Topperaf237202012-12-26 22:19:23 +00001009 let hasSideEffects = 0;
Chris Lattnerb71a77d2010-10-07 00:43:39 +00001010}
Chris Lattner94eff912010-10-06 05:35:22 +00001011
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001012// BinOpAI_FF - Instructions like "adc %eax, %eax, imm", that implicitly define
1013// and use EFLAGS.
1014class BinOpAI_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
1015 Register areg, string operands>
Preston Gurd3fe264d2013-09-13 19:23:28 +00001016 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands,
1017 IIC_BIN_CARRY_NONMEM> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001018 let Uses = [areg, EFLAGS];
1019}
1020
Chris Lattner752b60b2010-10-07 20:01:55 +00001021/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
1022/// defined with "(set GPR:$dst, EFLAGS, (...".
1023///
1024/// It would be nice to get rid of the second and third argument here, but
1025/// tblgen can't handle dependent type references aggressively enough: PR8330
1026multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1027 string mnemonic, Format RegMRM, Format MemMRM,
1028 SDNode opnodeflag, SDNode opnode,
1029 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner26d6a042010-10-07 01:10:20 +00001030 let Defs = [EFLAGS] in {
1031 let Constraints = "$src1 = $dst" in {
Chris Lattner67677512010-10-07 01:37:01 +00001032 let isCommutable = CommutableRR,
1033 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Craig Topper25cdf922013-01-07 05:26:58 +00001034 def NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
1035 def NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
1036 def NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
1037 def NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +00001038 } // isCommutable
1039
Craig Topper25cdf922013-01-07 05:26:58 +00001040 def NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
1041 def NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
1042 def NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
1043 def NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattner26d6a042010-10-07 01:10:20 +00001044
Craig Topper25cdf922013-01-07 05:26:58 +00001045 def NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
1046 def NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
1047 def NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
1048 def NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +00001049
Chris Lattner67677512010-10-07 01:37:01 +00001050 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001051 // NOTE: These are order specific, we want the ri8 forms to be listed
1052 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001053 def NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
1054 def NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
1055 def NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +00001056
Craig Topper25cdf922013-01-07 05:26:58 +00001057 def NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
1058 def NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
1059 def NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
1060 def NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner67677512010-10-07 01:37:01 +00001061 }
Chris Lattner26d6a042010-10-07 01:10:20 +00001062 } // Constraints = "$src1 = $dst"
1063
Craig Topper25cdf922013-01-07 05:26:58 +00001064 def NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
1065 def NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
1066 def NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
1067 def NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner26d6a042010-10-07 01:10:20 +00001068
Chris Lattner35e6ce472010-10-08 05:12:14 +00001069 // NOTE: These are order specific, we want the mi8 forms to be listed
1070 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001071 def NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
1072 def NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
1073 def NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001074
Craig Topper25cdf922013-01-07 05:26:58 +00001075 def NAME#8mi : BinOpMI_RMW<mnemonic, Xi8 , opnode, MemMRM>;
1076 def NAME#16mi : BinOpMI_RMW<mnemonic, Xi16, opnode, MemMRM>;
1077 def NAME#32mi : BinOpMI_RMW<mnemonic, Xi32, opnode, MemMRM>;
1078 def NAME#64mi32 : BinOpMI_RMW<mnemonic, Xi64, opnode, MemMRM>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001079 } // Defs = [EFLAGS]
Chris Lattner26d6a042010-10-07 01:10:20 +00001080
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001081 def NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +00001082 "{$src, %al|al, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001083 def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +00001084 "{$src, %ax|ax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001085 def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001086 "{$src, %eax|eax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001087 def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001088 "{$src, %rax|rax, $src}">;
Chris Lattner26d6a042010-10-07 01:10:20 +00001089}
1090
Chris Lattner846c20d2010-12-20 00:59:46 +00001091/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
1092/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
1093/// SBB.
Chris Lattner752b60b2010-10-07 20:01:55 +00001094///
Chris Lattner846c20d2010-12-20 00:59:46 +00001095/// It would be nice to get rid of the second and third argument here, but
1096/// tblgen can't handle dependent type references aggressively enough: PR8330
1097multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1098 string mnemonic, Format RegMRM, Format MemMRM,
1099 SDNode opnode, bit CommutableRR,
1100 bit ConvertibleToThreeAddress> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001101 let Uses = [EFLAGS], Defs = [EFLAGS] in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001102 let Constraints = "$src1 = $dst" in {
1103 let isCommutable = CommutableRR,
1104 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Craig Topper25cdf922013-01-07 05:26:58 +00001105 def NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
1106 def NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1107 def NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1108 def NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001109 } // isCommutable
Chris Lattner39c70f42010-10-05 16:39:12 +00001110
Preston Gurd3fe264d2013-09-13 19:23:28 +00001111 def NAME#8rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi8>;
1112 def NAME#16rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi16>;
1113 def NAME#32rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi32>;
1114 def NAME#64rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001115
Craig Topper25cdf922013-01-07 05:26:58 +00001116 def NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1117 def NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1118 def NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1119 def NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001120
1121 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001122 // NOTE: These are order specific, we want the ri8 forms to be listed
1123 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001124 def NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1125 def NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1126 def NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +00001127
Craig Topper25cdf922013-01-07 05:26:58 +00001128 def NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1129 def NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1130 def NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1131 def NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001132 }
1133 } // Constraints = "$src1 = $dst"
1134
Craig Topper25cdf922013-01-07 05:26:58 +00001135 def NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1136 def NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1137 def NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1138 def NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001139
Chris Lattner35e6ce472010-10-08 05:12:14 +00001140 // NOTE: These are order specific, we want the mi8 forms to be listed
1141 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001142 def NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1143 def NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1144 def NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001145
Craig Topper25cdf922013-01-07 05:26:58 +00001146 def NAME#8mi : BinOpMI_RMW_FF<mnemonic, Xi8 , opnode, MemMRM>;
1147 def NAME#16mi : BinOpMI_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1148 def NAME#32mi : BinOpMI_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1149 def NAME#64mi32 : BinOpMI_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001150 } // Uses = [EFLAGS], Defs = [EFLAGS]
Chris Lattner752b60b2010-10-07 20:01:55 +00001151
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001152 def NAME#8i8 : BinOpAI_FF<BaseOpc4, mnemonic, Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +00001153 "{$src, %al|al, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001154 def NAME#16i16 : BinOpAI_FF<BaseOpc4, mnemonic, Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +00001155 "{$src, %ax|ax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001156 def NAME#32i32 : BinOpAI_FF<BaseOpc4, mnemonic, Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001157 "{$src, %eax|eax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001158 def NAME#64i32 : BinOpAI_FF<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001159 "{$src, %rax|rax, $src}">;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001160}
1161
1162/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1163/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1164/// to factor this with the other ArithBinOp_*.
1165///
1166multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1167 string mnemonic, Format RegMRM, Format MemMRM,
1168 SDNode opnode,
1169 bit CommutableRR, bit ConvertibleToThreeAddress> {
1170 let Defs = [EFLAGS] in {
1171 let isCommutable = CommutableRR,
1172 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Craig Topper25cdf922013-01-07 05:26:58 +00001173 def NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1174 def NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1175 def NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1176 def NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001177 } // isCommutable
1178
Craig Topper25cdf922013-01-07 05:26:58 +00001179 def NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>;
1180 def NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>;
1181 def NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>;
1182 def NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001183
Craig Topper25cdf922013-01-07 05:26:58 +00001184 def NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1185 def NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1186 def NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1187 def NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001188
1189 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001190 // NOTE: These are order specific, we want the ri8 forms to be listed
1191 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001192 def NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1193 def NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1194 def NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001195
Craig Topper25cdf922013-01-07 05:26:58 +00001196 def NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1197 def NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1198 def NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1199 def NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001200 }
1201
Craig Topper25cdf922013-01-07 05:26:58 +00001202 def NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1203 def NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1204 def NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1205 def NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001206
Chris Lattner35e6ce472010-10-08 05:12:14 +00001207 // NOTE: These are order specific, we want the mi8 forms to be listed
1208 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001209 def NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1210 def NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
1211 def NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001212
Craig Topper25cdf922013-01-07 05:26:58 +00001213 def NAME#8mi : BinOpMI_F<mnemonic, Xi8 , opnode, MemMRM>;
1214 def NAME#16mi : BinOpMI_F<mnemonic, Xi16, opnode, MemMRM>;
1215 def NAME#32mi : BinOpMI_F<mnemonic, Xi32, opnode, MemMRM>;
1216 def NAME#64mi32 : BinOpMI_F<mnemonic, Xi64, opnode, MemMRM>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001217 } // Defs = [EFLAGS]
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001218
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001219 def NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +00001220 "{$src, %al|al, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001221 def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +00001222 "{$src, %ax|ax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001223 def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001224 "{$src, %eax|eax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001225 def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001226 "{$src, %rax|rax, $src}">;
Chris Lattner752b60b2010-10-07 20:01:55 +00001227}
1228
1229
1230defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1231 X86and_flag, and, 1, 0>;
1232defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1233 X86or_flag, or, 1, 0>;
1234defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1235 X86xor_flag, xor, 1, 0>;
1236defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1237 X86add_flag, add, 1, 1>;
Manman Ren1be131b2012-08-08 00:51:41 +00001238let isCompare = 1 in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001239defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1240 X86sub_flag, sub, 0, 0>;
Manman Ren1be131b2012-08-08 00:51:41 +00001241}
Chris Lattner39c70f42010-10-05 16:39:12 +00001242
1243// Arithmetic.
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001244defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1245 1, 0>;
1246defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1247 0, 0>;
Chris Lattner39c70f42010-10-05 16:39:12 +00001248
Manman Renc9656732012-07-06 17:36:20 +00001249let isCompare = 1 in {
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001250defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Manman Renc9656732012-07-06 17:36:20 +00001251}
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001252
1253
1254//===----------------------------------------------------------------------===//
1255// Semantically, test instructions are similar like AND, except they don't
1256// generate a result. From an encoding perspective, they are very different:
1257// they don't have all the usual imm8 and REV forms, and are encoded into a
1258// different space.
1259def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1260 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1261
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001262let isCompare = 1 in {
1263 let Defs = [EFLAGS] in {
1264 let isCommutable = 1 in {
1265 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat, MRMSrcReg>;
1266 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat, MRMSrcReg>;
1267 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat, MRMSrcReg>;
1268 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat, MRMSrcReg>;
1269 } // isCommutable
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001270
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001271 def TEST8rm : BinOpRM_F<0x84, "test", Xi8 , X86testpat>;
1272 def TEST16rm : BinOpRM_F<0x84, "test", Xi16, X86testpat>;
1273 def TEST32rm : BinOpRM_F<0x84, "test", Xi32, X86testpat>;
1274 def TEST64rm : BinOpRM_F<0x84, "test", Xi64, X86testpat>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001275
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001276 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1277 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1278 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
1279 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001280
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001281 def TEST8mi : BinOpMI_F<"test", Xi8 , X86testpat, MRM0m, 0xF6>;
1282 def TEST16mi : BinOpMI_F<"test", Xi16, X86testpat, MRM0m, 0xF6>;
1283 def TEST32mi : BinOpMI_F<"test", Xi32, X86testpat, MRM0m, 0xF6>;
1284 def TEST64mi32 : BinOpMI_F<"test", Xi64, X86testpat, MRM0m, 0xF6>;
1285
1286 // When testing the result of EXTRACT_SUBREG sub_8bit_hi, make sure the
1287 // register class is constrained to GR8_NOREX.
1288 let isPseudo = 1 in
1289 def TEST8ri_NOREX : I<0, Pseudo, (outs), (ins GR8_NOREX:$src, i8imm:$mask),
1290 "", [], IIC_BIN_NONMEM>, Sched<[WriteALU]>;
1291 } // Defs = [EFLAGS]
Craig Topperaf237202012-12-26 22:19:23 +00001292
Craig Topper7aea69d2011-10-02 21:08:12 +00001293 def TEST8i8 : BinOpAI<0xA8, "test", Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +00001294 "{$src, %al|al, $src}">;
Craig Topper7aea69d2011-10-02 21:08:12 +00001295 def TEST16i16 : BinOpAI<0xA8, "test", Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +00001296 "{$src, %ax|ax, $src}">;
Craig Topper7aea69d2011-10-02 21:08:12 +00001297 def TEST32i32 : BinOpAI<0xA8, "test", Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001298 "{$src, %eax|eax, $src}">;
Craig Topper7aea69d2011-10-02 21:08:12 +00001299 def TEST64i32 : BinOpAI<0xA8, "test", Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001300 "{$src, %rax|rax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001301} // isCompare
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001302
Craig Topper965de2c2011-10-14 07:06:56 +00001303//===----------------------------------------------------------------------===//
1304// ANDN Instruction
1305//
1306multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1307 PatFrag ld_frag> {
1308 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1309 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001310 [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +00001311 IIC_BIN_NONMEM>, Sched<[WriteALU]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001312 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1313 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1314 [(set RC:$dst, EFLAGS,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +00001315 (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))], IIC_BIN_MEM>,
1316 Sched<[WriteALULd, ReadAfterLd]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001317}
1318
1319let Predicates = [HasBMI], Defs = [EFLAGS] in {
1320 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8, VEX_4V;
1321 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8, VEX_4V, VEX_W;
1322}
Craig Toppere94d2772011-10-23 00:33:32 +00001323
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001324let Predicates = [HasBMI] in {
1325 def : Pat<(and (not GR32:$src1), GR32:$src2),
1326 (ANDN32rr GR32:$src1, GR32:$src2)>;
1327 def : Pat<(and (not GR64:$src1), GR64:$src2),
1328 (ANDN64rr GR64:$src1, GR64:$src2)>;
1329 def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)),
1330 (ANDN32rm GR32:$src1, addr:$src2)>;
1331 def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)),
1332 (ANDN64rm GR64:$src1, addr:$src2)>;
1333}
1334
Craig Toppere94d2772011-10-23 00:33:32 +00001335//===----------------------------------------------------------------------===//
1336// MULX Instruction
1337//
1338multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> {
1339let neverHasSideEffects = 1 in {
1340 let isCommutable = 1 in
1341 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1342 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Andrew Trick7201f4f2013-06-21 18:33:04 +00001343 [], IIC_MUL8>, T8XD, VEX_4V, Sched<[WriteIMul, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001344
1345 let mayLoad = 1 in
1346 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1347 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Andrew Trick7201f4f2013-06-21 18:33:04 +00001348 [], IIC_MUL8>, T8XD, VEX_4V, Sched<[WriteIMulLd, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001349}
1350}
1351
1352let Predicates = [HasBMI2] in {
1353 let Uses = [EDX] in
1354 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>;
1355 let Uses = [RDX] in
1356 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W;
1357}
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001358
1359//===----------------------------------------------------------------------===//
1360// ADCX Instruction
1361//
1362let hasSideEffects = 0, Predicates = [HasADX], Defs = [EFLAGS] in {
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001363 let SchedRW = [WriteALU] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001364 def ADCX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
1365 "adcx{l}\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +00001366 [], IIC_BIN_NONMEM>, T8PD;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001367
Craig Topper80ab2682014-01-17 08:16:57 +00001368 def ADCX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001369 "adcx{q}\t{$src, $dst|$dst, $src}",
Craig Topper80ab2682014-01-17 08:16:57 +00001370 [], IIC_BIN_NONMEM>, T8PD, Requires<[In64BitMode]>;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001371 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001372
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001373 let mayLoad = 1, SchedRW = [WriteALULd] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001374 def ADCX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
1375 "adcx{l}\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +00001376 [], IIC_BIN_MEM>, T8PD;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001377
Craig Topper80ab2682014-01-17 08:16:57 +00001378 def ADCX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001379 "adcx{q}\t{$src, $dst|$dst, $src}",
Craig Topper80ab2682014-01-17 08:16:57 +00001380 [], IIC_BIN_MEM>, T8PD, Requires<[In64BitMode]>;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001381 }
1382}
1383
1384//===----------------------------------------------------------------------===//
1385// ADOX Instruction
1386//
1387let hasSideEffects = 0, Predicates = [HasADX], Defs = [EFLAGS] in {
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001388 let SchedRW = [WriteALU] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001389 def ADOX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
1390 "adox{l}\t{$src, $dst|$dst, $src}",
1391 [], IIC_BIN_NONMEM>, T8XS;
1392
Craig Topper80ab2682014-01-17 08:16:57 +00001393 def ADOX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001394 "adox{q}\t{$src, $dst|$dst, $src}",
Craig Topper80ab2682014-01-17 08:16:57 +00001395 [], IIC_BIN_NONMEM>, T8XS, Requires<[In64BitMode]>;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001396 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001397
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001398 let mayLoad = 1, SchedRW = [WriteALULd] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001399 def ADOX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
1400 "adox{l}\t{$src, $dst|$dst, $src}",
1401 [], IIC_BIN_MEM>, T8XS;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001402
Craig Topper80ab2682014-01-17 08:16:57 +00001403 def ADOX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001404 "adox{q}\t{$src, $dst|$dst, $src}",
Craig Topper80ab2682014-01-17 08:16:57 +00001405 [], IIC_BIN_MEM>, T8XS, Requires<[In64BitMode]>;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001406 }
1407}