blob: d56763ea9d266b675beceb43dc872da8e357e226 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===//
2//
Chris Lattner39c70f42010-10-05 16:39:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner39c70f42010-10-05 16:39:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
17
18let neverHasSideEffects = 1 in
19def LEA16r : I<0x8D, MRMSrcMem,
20 (outs GR16:$dst), (ins i32mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
24 (outs GR32:$dst), (ins i32mem:$src),
25 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000026 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
27 Requires<[In32BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000032 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
33 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
36def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
37 "lea{q}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000038 [(set GR64:$dst, lea64addr:$src)], IIC_LEA>;
Chris Lattner39c70f42010-10-05 16:39:12 +000039
40
41
42//===----------------------------------------------------------------------===//
43// Fixed-Register Multiplication and Division Instructions.
44//
45
46// Extra precision multiplication
47
48// AL is really implied by AX, but the registers in Defs must match the
49// SDNode results (i8, i32).
50let Defs = [AL,EFLAGS,AX], Uses = [AL] in
51def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
52 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
53 // This probably ought to be moved to a def : Pat<> if the
54 // syntax can be accepted.
55 [(set AL, (mul AL, GR8:$src)),
Preston Gurd2eec3672012-04-09 15:32:22 +000056 (implicit EFLAGS)], IIC_MUL8>; // AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +000057
58let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
59def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
Craig Topperaf237202012-12-26 22:19:23 +000060 "mul{w}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000061 [], IIC_MUL16_REG>, OpSize; // AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +000062
63let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
64def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Chris Lattner364bb0a2010-12-05 07:30:36 +000065 "mul{l}\t$src", // EAX,EDX = EAX*GR32
Andrew Trick8523b162012-02-01 23:20:51 +000066 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/],
67 IIC_MUL32_REG>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +000068let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
69def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Chris Lattner364bb0a2010-12-05 07:30:36 +000070 "mul{q}\t$src", // RAX,RDX = RAX*GR64
Andrew Trick8523b162012-02-01 23:20:51 +000071 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/],
72 IIC_MUL64>;
Chris Lattner39c70f42010-10-05 16:39:12 +000073
74let Defs = [AL,EFLAGS,AX], Uses = [AL] in
75def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
76 "mul{b}\t$src",
77 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
78 // This probably ought to be moved to a def : Pat<> if the
79 // syntax can be accepted.
80 [(set AL, (mul AL, (loadi8 addr:$src))),
Andrew Trick8523b162012-02-01 23:20:51 +000081 (implicit EFLAGS)], IIC_MUL8>; // AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +000082
83let mayLoad = 1, neverHasSideEffects = 1 in {
84let Defs = [AX,DX,EFLAGS], Uses = [AX] in
85def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
86 "mul{w}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000087 [], IIC_MUL16_MEM>, OpSize; // AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +000088
89let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
90def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
91 "mul{l}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000092 [], IIC_MUL32_MEM>; // EAX,EDX = EAX*[mem32]
Craig Topper7412aa92011-10-22 23:13:53 +000093let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +000094def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +000095 "mul{q}\t$src", [], IIC_MUL64>; // RAX,RDX = RAX*[mem64]
Chris Lattner39c70f42010-10-05 16:39:12 +000096}
97
98let neverHasSideEffects = 1 in {
99let Defs = [AL,EFLAGS,AX], Uses = [AL] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000100def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", [],
101 IIC_IMUL8>; // AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +0000102let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000103def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", [],
104 IIC_IMUL16_RR>, OpSize; // AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +0000105let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000106def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", [],
107 IIC_IMUL32_RR>; // EAX,EDX = EAX*GR32
Craig Topper7412aa92011-10-22 23:13:53 +0000108let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000109def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", [],
110 IIC_IMUL64_RR>; // RAX,RDX = RAX*GR64
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000111
Chris Lattner39c70f42010-10-05 16:39:12 +0000112let mayLoad = 1 in {
113let Defs = [AL,EFLAGS,AX], Uses = [AL] in
114def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Preston Gurd2eec3672012-04-09 15:32:22 +0000115 "imul{b}\t$src", [], IIC_IMUL8>; // AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +0000116let Defs = [AX,DX,EFLAGS], Uses = [AX] in
117def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Preston Gurd2eec3672012-04-09 15:32:22 +0000118 "imul{w}\t$src", [], IIC_IMUL16_MEM>, OpSize;
119 // AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +0000120let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
121def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Preston Gurd2eec3672012-04-09 15:32:22 +0000122 "imul{l}\t$src", [], IIC_IMUL32_MEM>; // EAX,EDX = EAX*[mem32]
Craig Topper7412aa92011-10-22 23:13:53 +0000123let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000124def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Preston Gurd2eec3672012-04-09 15:32:22 +0000125 "imul{q}\t$src", [], IIC_IMUL64>; // RAX,RDX = RAX*[mem64]
Chris Lattner39c70f42010-10-05 16:39:12 +0000126}
127} // neverHasSideEffects
128
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000129
130let Defs = [EFLAGS] in {
131let Constraints = "$src1 = $dst" in {
132
133let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
134// Register-Register Signed Integer Multiply
135def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
136 "imul{w}\t{$src2, $dst|$dst, $src2}",
137 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000138 (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>,
139 TB, OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000140def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
141 "imul{l}\t{$src2, $dst|$dst, $src2}",
142 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000143 (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>,
144 TB;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000145def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
146 (ins GR64:$src1, GR64:$src2),
147 "imul{q}\t{$src2, $dst|$dst, $src2}",
148 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000149 (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>,
150 TB;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000151}
152
153// Register-Memory Signed Integer Multiply
154def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
155 (ins GR16:$src1, i16mem:$src2),
156 "imul{w}\t{$src2, $dst|$dst, $src2}",
157 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000158 (X86smul_flag GR16:$src1, (load addr:$src2)))],
159 IIC_IMUL16_RM>,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000160 TB, OpSize;
Craig Topperaf237202012-12-26 22:19:23 +0000161def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000162 (ins GR32:$src1, i32mem:$src2),
163 "imul{l}\t{$src2, $dst|$dst, $src2}",
164 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000165 (X86smul_flag GR32:$src1, (load addr:$src2)))],
166 IIC_IMUL32_RM>,
167 TB;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000168def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
169 (ins GR64:$src1, i64mem:$src2),
170 "imul{q}\t{$src2, $dst|$dst, $src2}",
171 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000172 (X86smul_flag GR64:$src1, (load addr:$src2)))],
173 IIC_IMUL64_RM>,
174 TB;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000175} // Constraints = "$src1 = $dst"
176
177} // Defs = [EFLAGS]
178
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000179// Surprisingly enough, these are not two address instructions!
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000180let Defs = [EFLAGS] in {
181// Register-Integer Signed Integer Multiply
182def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
183 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
184 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperaf237202012-12-26 22:19:23 +0000185 [(set GR16:$dst, EFLAGS,
186 (X86smul_flag GR16:$src1, imm:$src2))],
Andrew Trick8523b162012-02-01 23:20:51 +0000187 IIC_IMUL16_RRI>, OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000188def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
189 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
190 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
191 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000192 (X86smul_flag GR16:$src1, i16immSExt8:$src2))],
193 IIC_IMUL16_RRI>,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000194 OpSize;
195def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
196 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
197 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
198 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000199 (X86smul_flag GR32:$src1, imm:$src2))],
200 IIC_IMUL32_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000201def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
202 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
203 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
204 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000205 (X86smul_flag GR32:$src1, i32immSExt8:$src2))],
206 IIC_IMUL32_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000207def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
208 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
209 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
210 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000211 (X86smul_flag GR64:$src1, i64immSExt32:$src2))],
212 IIC_IMUL64_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000213def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
214 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
215 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
216 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000217 (X86smul_flag GR64:$src1, i64immSExt8:$src2))],
218 IIC_IMUL64_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000219
220
221// Memory-Integer Signed Integer Multiply
222def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
223 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
224 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
225 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000226 (X86smul_flag (load addr:$src1), imm:$src2))],
227 IIC_IMUL16_RMI>,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000228 OpSize;
229def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
230 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
231 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
232 [(set GR16:$dst, EFLAGS,
233 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000234 i16immSExt8:$src2))], IIC_IMUL16_RMI>,
235 OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000236def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
237 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
238 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000240 (X86smul_flag (load addr:$src1), imm:$src2))],
241 IIC_IMUL32_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000242def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
243 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
244 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
245 [(set GR32:$dst, EFLAGS,
246 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000247 i32immSExt8:$src2))],
248 IIC_IMUL32_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000249def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
250 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
251 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 [(set GR64:$dst, EFLAGS,
253 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000254 i64immSExt32:$src2))],
255 IIC_IMUL64_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000256def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
257 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
258 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
259 [(set GR64:$dst, EFLAGS,
260 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000261 i64immSExt8:$src2))],
262 IIC_IMUL64_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000263} // Defs = [EFLAGS]
264
265
266
267
Chris Lattner39c70f42010-10-05 16:39:12 +0000268// unsigned division/remainder
Craig Topperc7910822012-12-27 03:01:18 +0000269let hasSideEffects = 0 in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000270let Defs = [AL,EFLAGS,AX], Uses = [AX] in
271def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000272 "div{b}\t$src", [], IIC_DIV8_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000273let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
274def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick8523b162012-02-01 23:20:51 +0000275 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000276let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
277def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Andrew Trick8523b162012-02-01 23:20:51 +0000278 "div{l}\t$src", [], IIC_DIV32>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000279// RDX:RAX/r64 = RAX,RDX
280let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
281def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000282 "div{q}\t$src", [], IIC_DIV64>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000283
Chris Lattner39c70f42010-10-05 16:39:12 +0000284let mayLoad = 1 in {
285let Defs = [AL,EFLAGS,AX], Uses = [AX] in
286def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000287 "div{b}\t$src", [], IIC_DIV8_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000288let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
289def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Andrew Trick8523b162012-02-01 23:20:51 +0000290 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000291let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner39c70f42010-10-05 16:39:12 +0000292def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000293 "div{l}\t$src", [], IIC_DIV32>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000294// RDX:RAX/[mem64] = RAX,RDX
295let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
296def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000297 "div{q}\t$src", [], IIC_DIV64>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000298}
299
300// Signed division/remainder.
301let Defs = [AL,EFLAGS,AX], Uses = [AX] in
302def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000303 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000304let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
305def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick8523b162012-02-01 23:20:51 +0000306 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000307let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
308def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Andrew Trick8523b162012-02-01 23:20:51 +0000309 "idiv{l}\t$src", [], IIC_IDIV32>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000310// RDX:RAX/r64 = RAX,RDX
311let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
312def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000313 "idiv{q}\t$src", [], IIC_IDIV64>;
Craig Topper7412aa92011-10-22 23:13:53 +0000314
315let mayLoad = 1 in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000316let Defs = [AL,EFLAGS,AX], Uses = [AX] in
317def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000318 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000319let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
320def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Andrew Trick8523b162012-02-01 23:20:51 +0000321 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000322let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Craig Topperaf237202012-12-26 22:19:23 +0000323def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000324 "idiv{l}\t$src", [], IIC_IDIV32>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000325let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
326def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000327 "idiv{q}\t$src", [], IIC_IDIV64>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000328}
Craig Topperc7910822012-12-27 03:01:18 +0000329} // hasSideEffects = 0
Chris Lattner39c70f42010-10-05 16:39:12 +0000330
331//===----------------------------------------------------------------------===//
332// Two address Instructions.
333//
Chris Lattner39c70f42010-10-05 16:39:12 +0000334
335// unary instructions
336let CodeSize = 2 in {
337let Defs = [EFLAGS] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000338let Constraints = "$src1 = $dst" in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000339def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
340 "neg{b}\t$dst",
341 [(set GR8:$dst, (ineg GR8:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000342 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000343def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
344 "neg{w}\t$dst",
345 [(set GR16:$dst, (ineg GR16:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000346 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000347def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
348 "neg{l}\t$dst",
349 [(set GR32:$dst, (ineg GR32:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000350 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000351def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
352 [(set GR64:$dst, (ineg GR64:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000353 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000354} // Constraints = "$src1 = $dst"
355
356def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
357 "neg{b}\t$dst",
358 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000359 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000360def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
361 "neg{w}\t$dst",
362 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000363 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize;
Chris Lattner182e87c2010-10-05 16:52:25 +0000364def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
365 "neg{l}\t$dst",
366 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000367 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000368def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
369 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000370 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000371} // Defs = [EFLAGS]
372
Chris Lattner182e87c2010-10-05 16:52:25 +0000373
Chris Lattner13111b02010-10-05 21:09:45 +0000374// Note: NOT does not set EFLAGS!
Chris Lattner182e87c2010-10-05 16:52:25 +0000375
376let Constraints = "$src1 = $dst" in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000377// Match xor -1 to not. Favors these over a move imm + xor to save code size.
378let AddedComplexity = 15 in {
379def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
380 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000381 [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000382def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
383 "not{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000384 [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize;
Chris Lattner39c70f42010-10-05 16:39:12 +0000385def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
386 "not{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000387 [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000388def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000389 [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000390}
Chris Lattner182e87c2010-10-05 16:52:25 +0000391} // Constraints = "$src1 = $dst"
392
393def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
394 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000395 [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000396def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
397 "not{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000398 [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
399 OpSize;
Chris Lattner182e87c2010-10-05 16:52:25 +0000400def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
401 "not{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000402 [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000403def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000404 [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000405} // CodeSize
406
407// TODO: inc/dec is slow for P4, but fast for Pentium-M.
408let Defs = [EFLAGS] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000409let Constraints = "$src1 = $dst" in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000410let CodeSize = 2 in
411def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
412 "inc{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000413 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))],
414 IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000415
416let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Craig Topperaf237202012-12-26 22:19:23 +0000417def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000418 "inc{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000419 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], IIC_UNARY_REG>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000420 OpSize, Requires<[In32BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000421def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000422 "inc{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000423 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
424 IIC_UNARY_REG>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000425 Requires<[In32BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000426def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000427 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))],
428 IIC_UNARY_REG>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000429} // isConvertibleToThreeAddress = 1, CodeSize = 1
430
431
432// In 64-bit mode, single byte INC and DEC cannot be encoded.
433let isConvertibleToThreeAddress = 1, CodeSize = 2 in {
434// Can transform into LEA.
Craig Topperaf237202012-12-26 22:19:23 +0000435def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000436 "inc{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000437 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))],
438 IIC_UNARY_REG>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000439 OpSize, Requires<[In64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000440def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000441 "inc{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000442 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
443 IIC_UNARY_REG>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000444 Requires<[In64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000445def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000446 "dec{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000447 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
448 IIC_UNARY_REG>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000449 OpSize, Requires<[In64BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000450def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner27c763d2010-10-05 20:35:37 +0000451 "dec{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000452 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
453 IIC_UNARY_REG>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000454 Requires<[In64BitMode]>;
455} // isConvertibleToThreeAddress = 1, CodeSize = 2
456
Chris Lattner182e87c2010-10-05 16:52:25 +0000457} // Constraints = "$src1 = $dst"
458
459let CodeSize = 2 in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000460 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
461 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000462 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000463 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
464 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000465 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000466 OpSize, Requires<[In32BitMode]>;
467 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
468 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000469 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000470 Requires<[In32BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000471 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
472 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000473 (implicit EFLAGS)], IIC_UNARY_MEM>;
Craig Topperaf237202012-12-26 22:19:23 +0000474
Chris Lattner27c763d2010-10-05 20:35:37 +0000475// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
476// how to unfold them.
477// FIXME: What is this for??
478def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
479 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000480 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000481 OpSize, Requires<[In64BitMode]>;
482def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
483 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000484 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000485 Requires<[In64BitMode]>;
486def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
487 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000488 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000489 OpSize, Requires<[In64BitMode]>;
490def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
491 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000492 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner27c763d2010-10-05 20:35:37 +0000493 Requires<[In64BitMode]>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000494} // CodeSize = 2
Chris Lattner39c70f42010-10-05 16:39:12 +0000495
Chris Lattner182e87c2010-10-05 16:52:25 +0000496let Constraints = "$src1 = $dst" in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000497let CodeSize = 2 in
498def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
499 "dec{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000500 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))],
501 IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000502let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Craig Topperaf237202012-12-26 22:19:23 +0000503def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000504 "dec{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000505 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
506 IIC_UNARY_REG>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000507 OpSize, Requires<[In32BitMode]>;
Craig Topperaf237202012-12-26 22:19:23 +0000508def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
Chris Lattner39c70f42010-10-05 16:39:12 +0000509 "dec{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000510 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
511 IIC_UNARY_REG>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000512 Requires<[In32BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000513def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000514 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))],
515 IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000516} // CodeSize = 2
Chris Lattner182e87c2010-10-05 16:52:25 +0000517} // Constraints = "$src1 = $dst"
Chris Lattner39c70f42010-10-05 16:39:12 +0000518
Chris Lattner182e87c2010-10-05 16:52:25 +0000519
520let CodeSize = 2 in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000521 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
522 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000523 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000524 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
525 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000526 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000527 OpSize, Requires<[In32BitMode]>;
528 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
529 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000530 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner39c70f42010-10-05 16:39:12 +0000531 Requires<[In32BitMode]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000532 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
533 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000534 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000535} // CodeSize = 2
Chris Lattner39c70f42010-10-05 16:39:12 +0000536} // Defs = [EFLAGS]
537
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000538
Chris Lattner1fc81e92010-10-06 00:45:24 +0000539/// X86TypeInfo - This is a bunch of information that describes relevant X86
540/// information about value types. For example, it can tell you what the
541/// register class and preferred load to use.
542class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattnere17d7212010-10-07 00:12:45 +0000543 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
544 Operand immoperand, SDPatternOperator immoperator,
545 Operand imm8operand, SDPatternOperator imm8operator,
Chris Lattnera46073b2010-10-06 05:28:38 +0000546 bit hasOddOpcode, bit hasOpSizePrefix, bit hasREX_WPrefix> {
Chris Lattner1fc81e92010-10-06 00:45:24 +0000547 /// VT - This is the value type itself.
548 ValueType VT = vt;
Craig Topperaf237202012-12-26 22:19:23 +0000549
Chris Lattner1fc81e92010-10-06 00:45:24 +0000550 /// InstrSuffix - This is the suffix used on instructions with this type. For
551 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
552 string InstrSuffix = instrsuffix;
Craig Topperaf237202012-12-26 22:19:23 +0000553
Chris Lattner1fc81e92010-10-06 00:45:24 +0000554 /// RegClass - This is the register class associated with this type. For
555 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
556 RegisterClass RegClass = regclass;
Craig Topperaf237202012-12-26 22:19:23 +0000557
Chris Lattner1fc81e92010-10-06 00:45:24 +0000558 /// LoadNode - This is the load node associated with this type. For
559 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
560 PatFrag LoadNode = loadnode;
Craig Topperaf237202012-12-26 22:19:23 +0000561
Chris Lattner1fc81e92010-10-06 00:45:24 +0000562 /// MemOperand - This is the memory operand associated with this type. For
563 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
564 X86MemOperand MemOperand = memoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000565
Chris Lattner6e85be22010-10-06 05:55:42 +0000566 /// ImmEncoding - This is the encoding of an immediate of this type. For
567 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
568 /// since the immediate fields of i64 instructions is a 32-bit sign extended
569 /// value.
570 ImmType ImmEncoding = immkind;
Craig Topperaf237202012-12-26 22:19:23 +0000571
Chris Lattner6e85be22010-10-06 05:55:42 +0000572 /// ImmOperand - This is the operand kind of an immediate of this type. For
573 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
574 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
575 /// extended value.
576 Operand ImmOperand = immoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000577
Chris Lattner356f16c2010-10-07 00:01:39 +0000578 /// ImmOperator - This is the operator that should be used to match an
579 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
580 SDPatternOperator ImmOperator = immoperator;
Craig Topperaf237202012-12-26 22:19:23 +0000581
Chris Lattnere17d7212010-10-07 00:12:45 +0000582 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
583 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
584 /// only used for instructions that have a sign-extended imm8 field form.
585 Operand Imm8Operand = imm8operand;
Craig Topperaf237202012-12-26 22:19:23 +0000586
Chris Lattnere17d7212010-10-07 00:12:45 +0000587 /// Imm8Operator - This is the operator that should be used to match an 8-bit
588 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
589 SDPatternOperator Imm8Operator = imm8operator;
Craig Topperaf237202012-12-26 22:19:23 +0000590
Chris Lattnera46073b2010-10-06 05:28:38 +0000591 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
592 /// opposed to even) opcode. Operations on i8 are usually even, operations on
593 /// other datatypes are odd.
594 bit HasOddOpcode = hasOddOpcode;
Craig Topperaf237202012-12-26 22:19:23 +0000595
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000596 /// HasOpSizePrefix - This bit is set to true if the instruction should have
597 /// the 0x66 operand size prefix. This is set for i16 types.
598 bit HasOpSizePrefix = hasOpSizePrefix;
Craig Topperaf237202012-12-26 22:19:23 +0000599
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000600 /// HasREX_WPrefix - This bit is set to true if the instruction should have
601 /// the 0x40 REX prefix. This is set for i64 types.
602 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner1fc81e92010-10-06 00:45:24 +0000603}
Chris Lattner73591942010-10-05 23:32:05 +0000604
Chris Lattnere17d7212010-10-07 00:12:45 +0000605def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
606
607
608def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem ,
609 Imm8 , i8imm , imm, i8imm , invalid_node,
610 0, 0, 0>;
611def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
612 Imm16, i16imm, imm, i16i8imm, i16immSExt8,
613 1, 1, 0>;
614def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
615 Imm32, i32imm, imm, i32i8imm, i32immSExt8,
616 1, 0, 0>;
617def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
618 Imm32, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8,
619 1, 0, 1>;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000620
621/// ITy - This instruction base class takes the type info for the instruction.
622/// Using this, it:
623/// 1. Concatenates together the instruction mnemonic with the appropriate
624/// suffix letter, a tab, and the arguments.
625/// 2. Infers whether the instruction should have a 0x66 prefix byte.
626/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattnera46073b2010-10-06 05:28:38 +0000627/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
628/// or 1 (for i16,i32,i64 operations).
Craig Topperaf237202012-12-26 22:19:23 +0000629class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000630 string mnemonic, string args, list<dag> pattern,
631 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnera46073b2010-10-06 05:28:38 +0000632 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
633 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
Craig Topperaf237202012-12-26 22:19:23 +0000634 f, outs, ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000635 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern,
636 itin> {
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000637
638 // Infer instruction prefixes from type info.
639 let hasOpSizePrefix = typeinfo.HasOpSizePrefix;
640 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
641}
Chris Lattner1fc81e92010-10-06 00:45:24 +0000642
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000643// BinOpRR - Instructions like "add reg, reg, reg".
644class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd2eec3672012-04-09 15:32:22 +0000645 dag outlist, list<dag> pattern, InstrItinClass itin,
646 Format f = MRMDestReg>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000647 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000648 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurd2eec3672012-04-09 15:32:22 +0000649 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000650
Chris Lattner752b60b2010-10-07 20:01:55 +0000651// BinOpRR_R - Instructions like "add reg, reg, reg", where the pattern has
652// just a regclass (no eflags) as a result.
653class BinOpRR_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
654 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000655 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000656 [(set typeinfo.RegClass:$dst,
Preston Gurd2eec3672012-04-09 15:32:22 +0000657 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
658 IIC_BIN_NONMEM>;
Chris Lattner752b60b2010-10-07 20:01:55 +0000659
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000660// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
661// just a EFLAGS as a result.
662class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000663 SDPatternOperator opnode, Format f = MRMDestReg>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000664 : BinOpRR<opcode, mnemonic, typeinfo, (outs),
665 [(set EFLAGS,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000666 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
Preston Gurd2eec3672012-04-09 15:32:22 +0000667 IIC_BIN_NONMEM, f>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000668
Chris Lattner752b60b2010-10-07 20:01:55 +0000669// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
670// both a regclass and EFLAGS as a result.
671class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
672 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000673 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000674 [(set typeinfo.RegClass:$dst, EFLAGS,
Preston Gurd2eec3672012-04-09 15:32:22 +0000675 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
676 IIC_BIN_NONMEM>;
Chris Lattner73591942010-10-05 23:32:05 +0000677
Chris Lattner846c20d2010-12-20 00:59:46 +0000678// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
679// both a regclass and EFLAGS as a result, and has EFLAGS as input.
680class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
681 SDNode opnode>
682 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
683 [(set typeinfo.RegClass:$dst, EFLAGS,
684 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
Preston Gurd2eec3672012-04-09 15:32:22 +0000685 EFLAGS))], IIC_BIN_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000686
Chris Lattner894d2e62010-10-07 00:35:28 +0000687// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Chris Lattner94eff912010-10-06 05:35:22 +0000688class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
689 : ITy<opcode, MRMSrcReg, typeinfo,
690 (outs typeinfo.RegClass:$dst),
691 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurd2eec3672012-04-09 15:32:22 +0000692 mnemonic, "{$src2, $dst|$dst, $src2}", [], IIC_BIN_NONMEM> {
Chris Lattner94eff912010-10-06 05:35:22 +0000693 // The disassembler should know about this, but not the asmparser.
694 let isCodeGenOnly = 1;
Craig Topper1b8c0752012-12-26 21:30:22 +0000695 let hasSideEffects = 0;
Chris Lattner94eff912010-10-06 05:35:22 +0000696}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000697
Craig Toppera88e3562011-09-11 21:41:45 +0000698// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
699class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
700 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
701 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurd2eec3672012-04-09 15:32:22 +0000702 mnemonic, "{$src2, $src1|$src1, $src2}", [], IIC_BIN_NONMEM> {
Craig Toppera88e3562011-09-11 21:41:45 +0000703 // The disassembler should know about this, but not the asmparser.
704 let isCodeGenOnly = 1;
Craig Topper5b807aa2012-12-27 02:08:46 +0000705 let hasSideEffects = 0;
Craig Toppera88e3562011-09-11 21:41:45 +0000706}
707
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000708// BinOpRM - Instructions like "add reg, reg, [mem]".
709class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000710 dag outlist, list<dag> pattern>
711 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattner752b60b2010-10-07 20:01:55 +0000712 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Preston Gurd2eec3672012-04-09 15:32:22 +0000713 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_NONMEM>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000714
715// BinOpRM_R - Instructions like "add reg, reg, [mem]".
716class BinOpRM_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
717 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000718 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000719 [(set typeinfo.RegClass:$dst,
Chris Lattner752b60b2010-10-07 20:01:55 +0000720 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
721
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000722// BinOpRM_F - Instructions like "cmp reg, [mem]".
723class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000724 SDPatternOperator opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000725 : BinOpRM<opcode, mnemonic, typeinfo, (outs),
726 [(set EFLAGS,
727 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
728
Chris Lattner752b60b2010-10-07 20:01:55 +0000729// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
730class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9fece2b2010-10-07 20:06:24 +0000731 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000732 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000733 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner7bbd8092010-10-06 04:58:43 +0000734 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000735
Chris Lattner846c20d2010-12-20 00:59:46 +0000736// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
737class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
738 SDNode opnode>
739 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
740 [(set typeinfo.RegClass:$dst, EFLAGS,
741 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
742 EFLAGS))]>;
743
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000744// BinOpRI - Instructions like "add reg, reg, imm".
745class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000746 Format f, dag outlist, list<dag> pattern>
747 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000748 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Preston Gurd2eec3672012-04-09 15:32:22 +0000749 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_NONMEM> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000750 let ImmT = typeinfo.ImmEncoding;
751}
752
Chris Lattner752b60b2010-10-07 20:01:55 +0000753// BinOpRI_R - Instructions like "add reg, reg, imm".
754class BinOpRI_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
755 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000756 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000757 [(set typeinfo.RegClass:$dst,
758 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner752b60b2010-10-07 20:01:55 +0000759
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000760// BinOpRI_F - Instructions like "cmp reg, imm".
761class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000762 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000763 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs),
764 [(set EFLAGS,
765 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
766
Chris Lattner752b60b2010-10-07 20:01:55 +0000767// BinOpRI_RF - Instructions like "add reg, reg, imm".
768class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
769 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000770 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000771 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000772 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000773// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
774class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
775 SDNode opnode, Format f>
776 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000777 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner846c20d2010-12-20 00:59:46 +0000778 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
779 EFLAGS))]>;
780
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000781// BinOpRI8 - Instructions like "add reg, reg, imm8".
782class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000783 Format f, dag outlist, list<dag> pattern>
784 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000785 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Preston Gurd2eec3672012-04-09 15:32:22 +0000786 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_NONMEM> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000787 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattner6e85be22010-10-06 05:55:42 +0000788}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000789
Chris Lattner752b60b2010-10-07 20:01:55 +0000790// BinOpRI8_R - Instructions like "add reg, reg, imm8".
791class BinOpRI8_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
792 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000793 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000794 [(set typeinfo.RegClass:$dst,
795 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Craig Topperaf237202012-12-26 22:19:23 +0000796
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000797// BinOpRI8_F - Instructions like "cmp reg, imm8".
798class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
799 SDNode opnode, Format f>
800 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs),
801 [(set EFLAGS,
802 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner94eff912010-10-06 05:35:22 +0000803
Chris Lattner752b60b2010-10-07 20:01:55 +0000804// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
805class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
806 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000807 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000808 [(set typeinfo.RegClass:$dst, EFLAGS,
809 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000810
Chris Lattner846c20d2010-12-20 00:59:46 +0000811// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
812class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
813 SDNode opnode, Format f>
814 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
815 [(set typeinfo.RegClass:$dst, EFLAGS,
816 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
817 EFLAGS))]>;
818
Chris Lattner894d2e62010-10-07 00:35:28 +0000819// BinOpMR - Instructions like "add [mem], reg".
820class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000821 list<dag> pattern>
Chris Lattner894d2e62010-10-07 00:35:28 +0000822 : ITy<opcode, MRMDestMem, typeinfo,
823 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000824 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000825
826// BinOpMR_RMW - Instructions like "add [mem], reg".
827class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
828 SDNode opnode>
829 : BinOpMR<opcode, mnemonic, typeinfo,
830 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
831 (implicit EFLAGS)]>;
832
Chris Lattner846c20d2010-12-20 00:59:46 +0000833// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
834class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
835 SDNode opnode>
836 : BinOpMR<opcode, mnemonic, typeinfo,
837 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
838 addr:$dst),
839 (implicit EFLAGS)]>;
840
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000841// BinOpMR_F - Instructions like "cmp [mem], reg".
842class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
843 SDNode opnode>
844 : BinOpMR<opcode, mnemonic, typeinfo,
845 [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>;
Chris Lattner894d2e62010-10-07 00:35:28 +0000846
847// BinOpMI - Instructions like "add [mem], imm".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000848class BinOpMI<string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000849 Format f, list<dag> pattern, bits<8> opcode = 0x80>
850 : ITy<opcode, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000851 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000852 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000853 let ImmT = typeinfo.ImmEncoding;
854}
855
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000856// BinOpMI_RMW - Instructions like "add [mem], imm".
857class BinOpMI_RMW<string mnemonic, X86TypeInfo typeinfo,
858 SDNode opnode, Format f>
Craig Topperaf237202012-12-26 22:19:23 +0000859 : BinOpMI<mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000860 [(store (opnode (typeinfo.VT (load addr:$dst)),
861 typeinfo.ImmOperator:$src), addr:$dst),
862 (implicit EFLAGS)]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000863// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
864class BinOpMI_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
865 SDNode opnode, Format f>
Craig Topperaf237202012-12-26 22:19:23 +0000866 : BinOpMI<mnemonic, typeinfo, f,
Chris Lattner846c20d2010-12-20 00:59:46 +0000867 [(store (opnode (typeinfo.VT (load addr:$dst)),
868 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
869 (implicit EFLAGS)]>;
870
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000871// BinOpMI_F - Instructions like "cmp [mem], imm".
872class BinOpMI_F<string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000873 SDPatternOperator opnode, Format f, bits<8> opcode = 0x80>
Craig Topperaf237202012-12-26 22:19:23 +0000874 : BinOpMI<mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000875 [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)),
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000876 typeinfo.ImmOperator:$src))],
877 opcode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000878
Chris Lattner894d2e62010-10-07 00:35:28 +0000879// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000880class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000881 Format f, list<dag> pattern>
Chris Lattner9fece2b2010-10-07 20:06:24 +0000882 : ITy<0x82, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000883 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Andrew Trick8523b162012-02-01 23:20:51 +0000884 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000885 let ImmT = Imm8; // Always 8-bit immediate.
886}
887
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000888// BinOpMI8_RMW - Instructions like "add [mem], imm8".
889class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
890 SDNode opnode, Format f>
891 : BinOpMI8<mnemonic, typeinfo, f,
892 [(store (opnode (load addr:$dst),
893 typeinfo.Imm8Operator:$src), addr:$dst),
894 (implicit EFLAGS)]>;
895
Chris Lattner846c20d2010-12-20 00:59:46 +0000896// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
897class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
898 SDNode opnode, Format f>
899 : BinOpMI8<mnemonic, typeinfo, f,
900 [(store (opnode (load addr:$dst),
901 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
902 (implicit EFLAGS)]>;
903
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000904// BinOpMI8_F - Instructions like "cmp [mem], imm8".
905class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
906 SDNode opnode, Format f>
907 : BinOpMI8<mnemonic, typeinfo, f,
908 [(set EFLAGS, (opnode (load addr:$dst),
909 typeinfo.Imm8Operator:$src))]>;
910
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000911// BinOpAI - Instructions like "add %eax, %eax, imm".
912class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper7aea69d2011-10-02 21:08:12 +0000913 Register areg, string operands>
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000914 : ITy<opcode, RawFrm, typeinfo,
915 (outs), (ins typeinfo.ImmOperand:$src),
Craig Topper7aea69d2011-10-02 21:08:12 +0000916 mnemonic, operands, []> {
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000917 let ImmT = typeinfo.ImmEncoding;
918 let Uses = [areg];
919 let Defs = [areg];
Craig Topperaf237202012-12-26 22:19:23 +0000920 let hasSideEffects = 0;
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000921}
Chris Lattner94eff912010-10-06 05:35:22 +0000922
Chris Lattner752b60b2010-10-07 20:01:55 +0000923/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
924/// defined with "(set GPR:$dst, EFLAGS, (...".
925///
926/// It would be nice to get rid of the second and third argument here, but
927/// tblgen can't handle dependent type references aggressively enough: PR8330
928multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
929 string mnemonic, Format RegMRM, Format MemMRM,
930 SDNode opnodeflag, SDNode opnode,
931 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner26d6a042010-10-07 01:10:20 +0000932 let Defs = [EFLAGS] in {
933 let Constraints = "$src1 = $dst" in {
Chris Lattner67677512010-10-07 01:37:01 +0000934 let isCommutable = CommutableRR,
935 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner752b60b2010-10-07 20:01:55 +0000936 def #NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
937 def #NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
938 def #NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
939 def #NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000940 } // isCommutable
941
942 def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
943 def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
944 def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
945 def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
946
Chris Lattner752b60b2010-10-07 20:01:55 +0000947 def #NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
948 def #NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
949 def #NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
950 def #NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000951
Chris Lattner67677512010-10-07 01:37:01 +0000952 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +0000953 // NOTE: These are order specific, we want the ri8 forms to be listed
954 // first so that they are slightly preferred to the ri forms.
955 def #NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
956 def #NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
957 def #NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
958
Chris Lattner752b60b2010-10-07 20:01:55 +0000959 def #NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
960 def #NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
961 def #NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
962 def #NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner67677512010-10-07 01:37:01 +0000963 }
Chris Lattner26d6a042010-10-07 01:10:20 +0000964 } // Constraints = "$src1 = $dst"
965
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000966 def #NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
967 def #NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
968 def #NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
969 def #NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000970
Chris Lattner35e6ce472010-10-08 05:12:14 +0000971 // NOTE: These are order specific, we want the mi8 forms to be listed
972 // first so that they are slightly preferred to the mi forms.
973 def #NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
974 def #NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
975 def #NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +0000976
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000977 def #NAME#8mi : BinOpMI_RMW<mnemonic, Xi8 , opnode, MemMRM>;
978 def #NAME#16mi : BinOpMI_RMW<mnemonic, Xi16, opnode, MemMRM>;
979 def #NAME#32mi : BinOpMI_RMW<mnemonic, Xi32, opnode, MemMRM>;
980 def #NAME#64mi32 : BinOpMI_RMW<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000981
Craig Topper7aea69d2011-10-02 21:08:12 +0000982 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
983 "{$src, %al|AL, $src}">;
984 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
985 "{$src, %ax|AX, $src}">;
986 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
987 "{$src, %eax|EAX, $src}">;
988 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
989 "{$src, %rax|RAX, $src}">;
Craig Topperaf237202012-12-26 22:19:23 +0000990 }
Chris Lattner26d6a042010-10-07 01:10:20 +0000991}
992
Chris Lattner846c20d2010-12-20 00:59:46 +0000993/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
994/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
995/// SBB.
Chris Lattner752b60b2010-10-07 20:01:55 +0000996///
Chris Lattner846c20d2010-12-20 00:59:46 +0000997/// It would be nice to get rid of the second and third argument here, but
998/// tblgen can't handle dependent type references aggressively enough: PR8330
999multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1000 string mnemonic, Format RegMRM, Format MemMRM,
1001 SDNode opnode, bit CommutableRR,
1002 bit ConvertibleToThreeAddress> {
Chris Lattner752b60b2010-10-07 20:01:55 +00001003 let Defs = [EFLAGS] in {
1004 let Constraints = "$src1 = $dst" in {
1005 let isCommutable = CommutableRR,
1006 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner846c20d2010-12-20 00:59:46 +00001007 def #NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
1008 def #NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1009 def #NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1010 def #NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001011 } // isCommutable
Chris Lattner39c70f42010-10-05 16:39:12 +00001012
Chris Lattner752b60b2010-10-07 20:01:55 +00001013 def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
1014 def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
1015 def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
1016 def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
1017
Chris Lattner846c20d2010-12-20 00:59:46 +00001018 def #NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1019 def #NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1020 def #NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1021 def #NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001022
1023 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001024 // NOTE: These are order specific, we want the ri8 forms to be listed
1025 // first so that they are slightly preferred to the ri forms.
Chris Lattner846c20d2010-12-20 00:59:46 +00001026 def #NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1027 def #NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1028 def #NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +00001029
Chris Lattner846c20d2010-12-20 00:59:46 +00001030 def #NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1031 def #NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1032 def #NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1033 def #NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001034 }
1035 } // Constraints = "$src1 = $dst"
1036
Chris Lattner846c20d2010-12-20 00:59:46 +00001037 def #NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1038 def #NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1039 def #NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1040 def #NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001041
Chris Lattner35e6ce472010-10-08 05:12:14 +00001042 // NOTE: These are order specific, we want the mi8 forms to be listed
1043 // first so that they are slightly preferred to the mi forms.
Chris Lattner846c20d2010-12-20 00:59:46 +00001044 def #NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1045 def #NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1046 def #NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001047
Chris Lattner846c20d2010-12-20 00:59:46 +00001048 def #NAME#8mi : BinOpMI_RMW_FF<mnemonic, Xi8 , opnode, MemMRM>;
1049 def #NAME#16mi : BinOpMI_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1050 def #NAME#32mi : BinOpMI_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1051 def #NAME#64mi32 : BinOpMI_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001052
Craig Topper7aea69d2011-10-02 21:08:12 +00001053 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
1054 "{$src, %al|AL, $src}">;
1055 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
1056 "{$src, %ax|AX, $src}">;
1057 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
1058 "{$src, %eax|EAX, $src}">;
Craig Topperaf237202012-12-26 22:19:23 +00001059 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topper7aea69d2011-10-02 21:08:12 +00001060 "{$src, %rax|RAX, $src}">;
Craig Topperaf237202012-12-26 22:19:23 +00001061 }
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001062}
1063
1064/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1065/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1066/// to factor this with the other ArithBinOp_*.
1067///
1068multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1069 string mnemonic, Format RegMRM, Format MemMRM,
1070 SDNode opnode,
1071 bit CommutableRR, bit ConvertibleToThreeAddress> {
1072 let Defs = [EFLAGS] in {
1073 let isCommutable = CommutableRR,
1074 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1075 def #NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1076 def #NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1077 def #NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1078 def #NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
1079 } // isCommutable
1080
Craig Toppera88e3562011-09-11 21:41:45 +00001081 def #NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>;
1082 def #NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>;
1083 def #NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>;
1084 def #NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001085
1086 def #NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1087 def #NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1088 def #NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1089 def #NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
1090
1091 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001092 // NOTE: These are order specific, we want the ri8 forms to be listed
1093 // first so that they are slightly preferred to the ri forms.
1094 def #NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1095 def #NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1096 def #NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001097
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001098 def #NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1099 def #NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1100 def #NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1101 def #NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001102 }
1103
1104 def #NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1105 def #NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1106 def #NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1107 def #NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
1108
Chris Lattner35e6ce472010-10-08 05:12:14 +00001109 // NOTE: These are order specific, we want the mi8 forms to be listed
1110 // first so that they are slightly preferred to the mi forms.
1111 def #NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1112 def #NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
1113 def #NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001114
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001115 def #NAME#8mi : BinOpMI_F<mnemonic, Xi8 , opnode, MemMRM>;
1116 def #NAME#16mi : BinOpMI_F<mnemonic, Xi16, opnode, MemMRM>;
1117 def #NAME#32mi : BinOpMI_F<mnemonic, Xi32, opnode, MemMRM>;
1118 def #NAME#64mi32 : BinOpMI_F<mnemonic, Xi64, opnode, MemMRM>;
1119
Craig Topper7aea69d2011-10-02 21:08:12 +00001120 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
1121 "{$src, %al|AL, $src}">;
1122 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
1123 "{$src, %ax|AX, $src}">;
1124 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
1125 "{$src, %eax|EAX, $src}">;
1126 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
1127 "{$src, %rax|RAX, $src}">;
Craig Topperaf237202012-12-26 22:19:23 +00001128 }
Chris Lattner752b60b2010-10-07 20:01:55 +00001129}
1130
1131
1132defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1133 X86and_flag, and, 1, 0>;
1134defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1135 X86or_flag, or, 1, 0>;
1136defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1137 X86xor_flag, xor, 1, 0>;
1138defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1139 X86add_flag, add, 1, 1>;
Manman Ren1be131b2012-08-08 00:51:41 +00001140let isCompare = 1 in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001141defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1142 X86sub_flag, sub, 0, 0>;
Manman Ren1be131b2012-08-08 00:51:41 +00001143}
Chris Lattner39c70f42010-10-05 16:39:12 +00001144
1145// Arithmetic.
Chris Lattner39c70f42010-10-05 16:39:12 +00001146let Uses = [EFLAGS] in {
Chris Lattner846c20d2010-12-20 00:59:46 +00001147 defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1148 1, 0>;
1149 defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1150 0, 0>;
Chris Lattner39c70f42010-10-05 16:39:12 +00001151}
1152
Manman Renc9656732012-07-06 17:36:20 +00001153let isCompare = 1 in {
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001154defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Manman Renc9656732012-07-06 17:36:20 +00001155}
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001156
1157
1158//===----------------------------------------------------------------------===//
1159// Semantically, test instructions are similar like AND, except they don't
1160// generate a result. From an encoding perspective, they are very different:
1161// they don't have all the usual imm8 and REV forms, and are encoded into a
1162// different space.
1163def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1164 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1165
Manman Rend0a4ee82012-07-18 21:40:01 +00001166let isCompare = 1, Defs = [EFLAGS] in {
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001167 let isCommutable = 1 in {
1168 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat, MRMSrcReg>;
1169 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat, MRMSrcReg>;
1170 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat, MRMSrcReg>;
1171 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat, MRMSrcReg>;
1172 } // isCommutable
1173
1174 def TEST8rm : BinOpRM_F<0x84, "test", Xi8 , X86testpat>;
1175 def TEST16rm : BinOpRM_F<0x84, "test", Xi16, X86testpat>;
1176 def TEST32rm : BinOpRM_F<0x84, "test", Xi32, X86testpat>;
1177 def TEST64rm : BinOpRM_F<0x84, "test", Xi64, X86testpat>;
1178
1179 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1180 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1181 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
1182 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
1183
1184 def TEST8mi : BinOpMI_F<"test", Xi8 , X86testpat, MRM0m, 0xF6>;
1185 def TEST16mi : BinOpMI_F<"test", Xi16, X86testpat, MRM0m, 0xF6>;
1186 def TEST32mi : BinOpMI_F<"test", Xi32, X86testpat, MRM0m, 0xF6>;
1187 def TEST64mi32 : BinOpMI_F<"test", Xi64, X86testpat, MRM0m, 0xF6>;
Craig Topperaf237202012-12-26 22:19:23 +00001188
Craig Topper7aea69d2011-10-02 21:08:12 +00001189 def TEST8i8 : BinOpAI<0xA8, "test", Xi8 , AL,
1190 "{$src, %al|AL, $src}">;
1191 def TEST16i16 : BinOpAI<0xA8, "test", Xi16, AX,
1192 "{$src, %ax|AX, $src}">;
1193 def TEST32i32 : BinOpAI<0xA8, "test", Xi32, EAX,
1194 "{$src, %eax|EAX, $src}">;
1195 def TEST64i32 : BinOpAI<0xA8, "test", Xi64, RAX,
1196 "{$src, %rax|RAX, $src}">;
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00001197
1198 // When testing the result of EXTRACT_SUBREG sub_8bit_hi, make sure the
1199 // register class is constrained to GR8_NOREX.
1200 let isPseudo = 1 in
1201 def TEST8ri_NOREX : I<0, Pseudo, (outs), (ins GR8_NOREX:$src, i8imm:$mask),
Andrew Trick8523b162012-02-01 23:20:51 +00001202 "", [], IIC_BIN_NONMEM>;
Craig Topper965de2c2011-10-14 07:06:56 +00001203}
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001204
Craig Topper965de2c2011-10-14 07:06:56 +00001205//===----------------------------------------------------------------------===//
1206// ANDN Instruction
1207//
1208multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1209 PatFrag ld_frag> {
1210 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1211 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001212 [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))],
Andrew Trick8523b162012-02-01 23:20:51 +00001213 IIC_BIN_NONMEM>;
Craig Topper965de2c2011-10-14 07:06:56 +00001214 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1215 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1216 [(set RC:$dst, EFLAGS,
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001217 (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))], IIC_BIN_MEM>;
Craig Topper965de2c2011-10-14 07:06:56 +00001218}
1219
1220let Predicates = [HasBMI], Defs = [EFLAGS] in {
1221 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8, VEX_4V;
1222 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8, VEX_4V, VEX_W;
1223}
Craig Toppere94d2772011-10-23 00:33:32 +00001224
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001225let Predicates = [HasBMI] in {
1226 def : Pat<(and (not GR32:$src1), GR32:$src2),
1227 (ANDN32rr GR32:$src1, GR32:$src2)>;
1228 def : Pat<(and (not GR64:$src1), GR64:$src2),
1229 (ANDN64rr GR64:$src1, GR64:$src2)>;
1230 def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)),
1231 (ANDN32rm GR32:$src1, addr:$src2)>;
1232 def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)),
1233 (ANDN64rm GR64:$src1, addr:$src2)>;
1234}
1235
Craig Toppere94d2772011-10-23 00:33:32 +00001236//===----------------------------------------------------------------------===//
1237// MULX Instruction
1238//
1239multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> {
1240let neverHasSideEffects = 1 in {
1241 let isCommutable = 1 in
1242 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1243 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Preston Gurd2eec3672012-04-09 15:32:22 +00001244 [], IIC_MUL8>, T8XD, VEX_4V;
Craig Toppere94d2772011-10-23 00:33:32 +00001245
1246 let mayLoad = 1 in
1247 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1248 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Preston Gurd2eec3672012-04-09 15:32:22 +00001249 [], IIC_MUL8>, T8XD, VEX_4V;
Craig Toppere94d2772011-10-23 00:33:32 +00001250}
1251}
1252
1253let Predicates = [HasBMI2] in {
1254 let Uses = [EDX] in
1255 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>;
1256 let Uses = [RDX] in
1257 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W;
1258}