blob: 377a5237f15a0ca6b04c9921f706aa0615785e43 [file] [log] [blame]
Dan Gohmana3624b62009-11-23 17:16:22 +00001//===-- FunctionLoweringInfo.cpp ------------------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating functions from LLVM IR into
11// Machine IR.
12//
13//===----------------------------------------------------------------------===//
14
Dan Gohmane7846162010-07-07 16:01:37 +000015#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/CodeGen/Analysis.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineModuleInfo.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
David Majnemercde33032015-03-30 22:58:10 +000022#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000024#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/DerivedTypes.h"
26#include "llvm/IR/Function.h"
27#include "llvm/IR/Instructions.h"
28#include "llvm/IR/IntrinsicInst.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Module.h"
Dan Gohmana3624b62009-11-23 17:16:22 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000034#include "llvm/Support/raw_ostream.h"
Hans Wennborgacb842d2014-03-05 02:43:26 +000035#include "llvm/Target/TargetFrameLowering.h"
Chandler Carruth92051402014-03-05 10:30:38 +000036#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Target/TargetLowering.h"
38#include "llvm/Target/TargetOptions.h"
39#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000040#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohmana3624b62009-11-23 17:16:22 +000041#include <algorithm>
42using namespace llvm;
43
Chandler Carruth1b9dde02014-04-22 02:02:50 +000044#define DEBUG_TYPE "function-lowering-info"
45
Dan Gohmana3624b62009-11-23 17:16:22 +000046/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
47/// PHI nodes or outside of the basic block that defines it, or used by a
48/// switch or atomic instruction, which may expand to multiple basic blocks.
Dan Gohman913c9982010-04-15 04:33:49 +000049static bool isUsedOutsideOfDefiningBlock(const Instruction *I) {
Dan Gohman7c845e42010-04-20 14:50:13 +000050 if (I->use_empty()) return false;
Dan Gohmana3624b62009-11-23 17:16:22 +000051 if (isa<PHINode>(I)) return true;
Dan Gohman913c9982010-04-15 04:33:49 +000052 const BasicBlock *BB = I->getParent();
Chandler Carruthcdf47882014-03-09 03:16:01 +000053 for (const User *U : I->users())
Gabor Greif52617fc2010-07-09 16:08:33 +000054 if (cast<Instruction>(U)->getParent() != BB || isa<PHINode>(U))
Dan Gohmana3624b62009-11-23 17:16:22 +000055 return true;
Chandler Carruthcdf47882014-03-09 03:16:01 +000056
Dan Gohmana3624b62009-11-23 17:16:22 +000057 return false;
58}
59
Jiangning Liuffbc6902014-09-19 05:30:35 +000060static ISD::NodeType getPreferredExtendForValue(const Value *V) {
61 // For the users of the source value being used for compare instruction, if
62 // the number of signed predicate is greater than unsigned predicate, we
63 // prefer to use SIGN_EXTEND.
64 //
65 // With this optimization, we would be able to reduce some redundant sign or
66 // zero extension instruction, and eventually more machine CSE opportunities
67 // can be exposed.
68 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
69 unsigned NumOfSigned = 0, NumOfUnsigned = 0;
70 for (const User *U : V->users()) {
71 if (const auto *CI = dyn_cast<CmpInst>(U)) {
72 NumOfSigned += CI->isSigned();
73 NumOfUnsigned += CI->isUnsigned();
74 }
75 }
76 if (NumOfSigned > NumOfUnsigned)
77 ExtendKind = ISD::SIGN_EXTEND;
78
79 return ExtendKind;
80}
81
Hans Wennborgacb842d2014-03-05 02:43:26 +000082void FunctionLoweringInfo::set(const Function &fn, MachineFunction &mf,
83 SelectionDAG *DAG) {
Dan Gohmana3624b62009-11-23 17:16:22 +000084 Fn = &fn;
85 MF = &mf;
Eric Christopher2ae2de72014-10-09 00:57:31 +000086 TLI = MF->getSubtarget().getTargetLowering();
Dan Gohmana3624b62009-11-23 17:16:22 +000087 RegInfo = &MF->getRegInfo();
David Majnemercde33032015-03-30 22:58:10 +000088 MachineModuleInfo &MMI = MF->getMMI();
Jonas Paulssonf12b9252015-11-28 11:02:32 +000089 const TargetFrameLowering *TFI = MF->getSubtarget().getFrameLowering();
David Majnemer1ef65402016-03-03 00:01:25 +000090 unsigned StackAlign = TFI->getStackAlignment();
Dan Gohmana3624b62009-11-23 17:16:22 +000091
Dan Gohmand7b5ce32010-07-10 09:00:22 +000092 // Check whether the function can return without sret-demotion.
93 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +000094 GetReturnInfo(Fn->getReturnType(), Fn->getAttributes(), Outs, *TLI,
95 mf.getDataLayout());
Bill Wendling8db01cb2013-06-06 00:11:39 +000096 CanLowerReturn = TLI->CanLowerReturn(Fn->getCallingConv(), *MF,
Eric Christopher2ae2de72014-10-09 00:57:31 +000097 Fn->isVarArg(), Outs, Fn->getContext());
Dan Gohmand7b5ce32010-07-10 09:00:22 +000098
David Majnemer1ef65402016-03-03 00:01:25 +000099 // If this personality uses funclets, we need to do a bit more work.
Reid Klecknerf7ad5342016-10-19 17:08:23 +0000100 DenseMap<const AllocaInst *, TinyPtrVector<int *>> CatchObjects;
David Majnemer1ef65402016-03-03 00:01:25 +0000101 EHPersonality Personality = classifyEHPersonality(
102 Fn->hasPersonalityFn() ? Fn->getPersonalityFn() : nullptr);
103 if (isFuncletEHPersonality(Personality)) {
104 // Calculate state numbers if we haven't already.
105 WinEHFuncInfo &EHInfo = *MF->getWinEHFuncInfo();
106 if (Personality == EHPersonality::MSVC_CXX)
107 calculateWinCXXEHStateNumbers(&fn, EHInfo);
108 else if (isAsynchronousEHPersonality(Personality))
109 calculateSEHStateNumbers(&fn, EHInfo);
110 else if (Personality == EHPersonality::CoreCLR)
111 calculateClrEHStateNumbers(&fn, EHInfo);
112
113 // Map all BB references in the WinEH data to MBBs.
114 for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap) {
115 for (WinEHHandlerType &H : TBME.HandlerArray) {
116 if (const AllocaInst *AI = H.CatchObj.Alloca)
Reid Klecknerf7ad5342016-10-19 17:08:23 +0000117 CatchObjects.insert({AI, {}}).first->second.push_back(
118 &H.CatchObj.FrameIndex);
David Majnemer1ef65402016-03-03 00:01:25 +0000119 else
120 H.CatchObj.FrameIndex = INT_MAX;
121 }
122 }
123 }
124
Dan Gohmana3624b62009-11-23 17:16:22 +0000125 // Initialize the mapping of values to registers. This is only set up for
126 // instruction values that are used outside of the block that defines
127 // them.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000128 for (const BasicBlock &BB : *Fn) {
129 for (const Instruction &I : BB) {
130 if (const AllocaInst *AI = dyn_cast<AllocaInst>(&I)) {
Jonas Paulssonf12b9252015-11-28 11:02:32 +0000131 Type *Ty = AI->getAllocatedType();
132 unsigned Align =
133 std::max((unsigned)MF->getDataLayout().getPrefTypeAlignment(Ty),
134 AI->getAlignment());
Jonas Paulssonf12b9252015-11-28 11:02:32 +0000135
136 // Static allocas can be folded into the initial stack frame
137 // adjustment. For targets that don't realign the stack, don't
138 // do this if there is an extra alignment requirement.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000139 if (AI->isStaticAlloca() &&
Jonas Paulssonf12b9252015-11-28 11:02:32 +0000140 (TFI->isStackRealignable() || (Align <= StackAlign))) {
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000141 const ConstantInt *CUI = cast<ConstantInt>(AI->getArraySize());
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000142 uint64_t TySize = MF->getDataLayout().getTypeAllocSize(Ty);
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000143
144 TySize *= CUI->getZExtValue(); // Get total allocated size.
145 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
David Majnemer1ef65402016-03-03 00:01:25 +0000146 int FrameIndex = INT_MAX;
147 auto Iter = CatchObjects.find(AI);
148 if (Iter != CatchObjects.end() && TLI->needsFixedCatchObjects()) {
Matthias Braun941a7052016-07-28 18:40:00 +0000149 FrameIndex = MF->getFrameInfo().CreateFixedObject(
David Majnemer1ef65402016-03-03 00:01:25 +0000150 TySize, 0, /*Immutable=*/false, /*isAliased=*/true);
Matthias Braun941a7052016-07-28 18:40:00 +0000151 MF->getFrameInfo().setObjectAlignment(FrameIndex, Align);
David Majnemer1ef65402016-03-03 00:01:25 +0000152 } else {
153 FrameIndex =
Matthias Braun941a7052016-07-28 18:40:00 +0000154 MF->getFrameInfo().CreateStackObject(TySize, Align, false, AI);
David Majnemer1ef65402016-03-03 00:01:25 +0000155 }
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000156
David Majnemer1ef65402016-03-03 00:01:25 +0000157 StaticAllocaMap[AI] = FrameIndex;
158 // Update the catch handler information.
Reid Klecknerf7ad5342016-10-19 17:08:23 +0000159 if (Iter != CatchObjects.end()) {
160 for (int *CatchObjPtr : Iter->second)
161 *CatchObjPtr = FrameIndex;
162 }
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000163 } else {
Jonas Paulssonf12b9252015-11-28 11:02:32 +0000164 // FIXME: Overaligned static allocas should be grouped into
165 // a single dynamic allocation instead of using a separate
166 // stack allocation for each one.
Hans Wennborgacb842d2014-03-05 02:43:26 +0000167 if (Align <= StackAlign)
168 Align = 0;
169 // Inform the Frame Information that we have variable-sized objects.
Matthias Braun941a7052016-07-28 18:40:00 +0000170 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, AI);
Hans Wennborgacb842d2014-03-05 02:43:26 +0000171 }
172 }
173
174 // Look for inline asm that clobbers the SP register.
175 if (isa<CallInst>(I) || isa<InvokeInst>(I)) {
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000176 ImmutableCallSite CS(&I);
Hans Wennborg0c72fd22014-03-05 03:21:23 +0000177 if (isa<InlineAsm>(CS.getCalledValue())) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000178 unsigned SP = TLI->getStackPointerRegisterToSaveRestore();
Eric Christopher11e4df72015-02-26 22:38:43 +0000179 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Hans Wennborgacb842d2014-03-05 02:43:26 +0000180 std::vector<TargetLowering::AsmOperandInfo> Ops =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000181 TLI->ParseConstraints(Fn->getParent()->getDataLayout(), TRI, CS);
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000182 for (TargetLowering::AsmOperandInfo &Op : Ops) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000183 if (Op.Type == InlineAsm::isClobber) {
184 // Clobbers don't have SDValue operands, hence SDValue().
185 TLI->ComputeConstraintToUse(Op, SDValue(), DAG);
Eric Christopher2ae2de72014-10-09 00:57:31 +0000186 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
Eric Christopher11e4df72015-02-26 22:38:43 +0000187 TLI->getRegForInlineAsmConstraint(TRI, Op.ConstraintCode,
188 Op.ConstraintVT);
Hans Wennborgacb842d2014-03-05 02:43:26 +0000189 if (PhysReg.first == SP)
Matthias Braun941a7052016-07-28 18:40:00 +0000190 MF->getFrameInfo().setHasOpaqueSPAdjustment(true);
Hans Wennborgacb842d2014-03-05 02:43:26 +0000191 }
192 }
193 }
194 }
195
Reid Kleckner2d9bb652014-08-22 21:59:26 +0000196 // Look for calls to the @llvm.va_start intrinsic. We can omit some
197 // prologue boilerplate for variadic functions that don't examine their
198 // arguments.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000199 if (const auto *II = dyn_cast<IntrinsicInst>(&I)) {
Reid Kleckner2d9bb652014-08-22 21:59:26 +0000200 if (II->getIntrinsicID() == Intrinsic::vastart)
Matthias Braun941a7052016-07-28 18:40:00 +0000201 MF->getFrameInfo().setHasVAStart(true);
Reid Kleckner2d9bb652014-08-22 21:59:26 +0000202 }
203
Eric Christopherbfba5722015-12-16 23:10:53 +0000204 // If we have a musttail call in a variadic function, we need to ensure we
Reid Kleckner16e55412014-08-29 21:42:08 +0000205 // forward implicit register parameters.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000206 if (const auto *CI = dyn_cast<CallInst>(&I)) {
Reid Kleckner16e55412014-08-29 21:42:08 +0000207 if (CI->isMustTailCall() && Fn->isVarArg())
Matthias Braun941a7052016-07-28 18:40:00 +0000208 MF->getFrameInfo().setHasMustTailInVarArgFunc(true);
Reid Kleckner16e55412014-08-29 21:42:08 +0000209 }
210
Dan Gohman1e9362772010-07-16 17:54:27 +0000211 // Mark values used outside their block as exported, by allocating
212 // a virtual register for them.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000213 if (isUsedOutsideOfDefiningBlock(&I))
214 if (!isa<AllocaInst>(I) || !StaticAllocaMap.count(cast<AllocaInst>(&I)))
215 InitializeRegForValue(&I);
Dan Gohmana3624b62009-11-23 17:16:22 +0000216
Dan Gohman1e9362772010-07-16 17:54:27 +0000217 // Collect llvm.dbg.declare information. This is done now instead of
218 // during the initial isel pass through the IR so that it is done
219 // in a predictable order.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000220 if (const DbgDeclareInst *DI = dyn_cast<DbgDeclareInst>(&I)) {
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +0000221 assert(DI->getVariable() && "Missing variable");
222 assert(DI->getDebugLoc() && "Missing location");
223 if (MMI.hasDebugInfo()) {
Dan Gohman1e9362772010-07-16 17:54:27 +0000224 // Don't handle byval struct arguments or VLAs, for example.
225 // Non-byval arguments are handled here (they refer to the stack
226 // temporary alloca at this point).
227 const Value *Address = DI->getAddress();
228 if (Address) {
229 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
230 Address = BCI->getOperand(0);
231 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
232 DenseMap<const AllocaInst *, int>::iterator SI =
233 StaticAllocaMap.find(AI);
234 if (SI != StaticAllocaMap.end()) { // Check for VLAs.
235 int FI = SI->second;
Matthias Braunef331ef2016-11-30 23:48:50 +0000236 MF->setVariableDbgInfo(DI->getVariable(), DI->getExpression(),
Dan Gohman1e9362772010-07-16 17:54:27 +0000237 FI, DI->getDebugLoc());
238 }
239 }
240 }
241 }
242 }
Jiangning Liuffbc6902014-09-19 05:30:35 +0000243
244 // Decide the preferred extend type for a value.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000245 PreferredExtendType[&I] = getPreferredExtendForValue(&I);
Dan Gohman1e9362772010-07-16 17:54:27 +0000246 }
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000247 }
Dan Gohman1e9362772010-07-16 17:54:27 +0000248
Dan Gohmana3624b62009-11-23 17:16:22 +0000249 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
250 // also creates the initial PHI MachineInstrs, though none of the input
251 // operands are populated.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000252 for (const BasicBlock &BB : *Fn) {
Reid Kleckner51189f0a2015-09-08 23:28:38 +0000253 // Don't create MachineBasicBlocks for imaginary EH pad blocks. These blocks
254 // are really data, and no instructions can live here.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000255 if (BB.isEHPad()) {
256 const Instruction *PadInst = BB.getFirstNonPHI();
Reid Kleckner6ddae312015-11-05 21:09:49 +0000257 // If this is a non-landingpad EH pad, mark this function as using
David Majnemer7735a6d2015-10-06 23:31:59 +0000258 // funclets.
Reid Kleckner6ddae312015-11-05 21:09:49 +0000259 // FIXME: SEH catchpads do not create funclets, so we could avoid setting
260 // this in such cases in order to improve frame layout.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000261 if (!isa<LandingPadInst>(PadInst)) {
Matthias Braund0ee66c2016-12-01 19:32:15 +0000262 MF->setHasEHFunclets(true);
Matthias Braun941a7052016-07-28 18:40:00 +0000263 MF->getFrameInfo().setHasOpaqueSPAdjustment(true);
Reid Kleckner6ddae312015-11-05 21:09:49 +0000264 }
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000265 if (isa<CatchSwitchInst>(PadInst)) {
266 assert(&*BB.begin() == PadInst &&
Reid Kleckner51189f0a2015-09-08 23:28:38 +0000267 "WinEHPrepare failed to remove PHIs from imaginary BBs");
268 continue;
Reid Kleckner51189f0a2015-09-08 23:28:38 +0000269 }
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000270 if (isa<FuncletPadInst>(PadInst))
271 assert(&*BB.begin() == PadInst && "WinEHPrepare failed to demote PHIs");
Reid Kleckner51189f0a2015-09-08 23:28:38 +0000272 }
273
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000274 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(&BB);
275 MBBMap[&BB] = MBB;
Dan Gohmana3624b62009-11-23 17:16:22 +0000276 MF->push_back(MBB);
277
278 // Transfer the address-taken flag. This is necessary because there could
279 // be multiple MachineBasicBlocks corresponding to one BasicBlock, and only
280 // the first one should be marked.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000281 if (BB.hasAddressTaken())
Dan Gohmana3624b62009-11-23 17:16:22 +0000282 MBB->setHasAddressTaken();
283
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000284 // Mark landing pad blocks.
285 if (BB.isEHPad())
286 MBB->setIsEHPad();
287
Dan Gohmana3624b62009-11-23 17:16:22 +0000288 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
289 // appropriate.
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000290 for (BasicBlock::const_iterator I = BB.begin();
Dan Gohman0f055d32010-04-20 14:46:25 +0000291 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
292 if (PN->use_empty()) continue;
Dan Gohmana3624b62009-11-23 17:16:22 +0000293
Rafael Espindolae53b7d12011-05-13 15:18:06 +0000294 // Skip empty types
295 if (PN->getType()->isEmptyTy())
296 continue;
297
Dan Gohman7b7f0882010-04-20 14:48:02 +0000298 DebugLoc DL = PN->getDebugLoc();
Dan Gohmana3624b62009-11-23 17:16:22 +0000299 unsigned PHIReg = ValueMap[PN];
300 assert(PHIReg && "PHI node does not have an assigned virtual register!");
301
302 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +0000303 ComputeValueVTs(*TLI, MF->getDataLayout(), PN->getType(), ValueVTs);
Reid Kleckner0e7c84c2016-12-30 00:21:38 +0000304 for (EVT VT : ValueVTs) {
Bill Wendling8db01cb2013-06-06 00:11:39 +0000305 unsigned NumRegisters = TLI->getNumRegisters(Fn->getContext(), VT);
Eric Christopherfc6de422014-08-05 02:39:49 +0000306 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
Dan Gohmana3624b62009-11-23 17:16:22 +0000307 for (unsigned i = 0; i != NumRegisters; ++i)
Chris Lattnerb06015a2010-02-09 19:54:29 +0000308 BuildMI(MBB, DL, TII->get(TargetOpcode::PHI), PHIReg + i);
Dan Gohmana3624b62009-11-23 17:16:22 +0000309 PHIReg += NumRegisters;
310 }
311 }
312 }
Dan Gohman69e8e322010-04-14 16:32:56 +0000313
Joseph Tremoulet2afea542015-10-06 20:28:16 +0000314 if (!isFuncletEHPersonality(Personality))
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000315 return;
316
David Majnemer0e90f462016-01-07 04:31:35 +0000317 WinEHFuncInfo &EHInfo = *MF->getWinEHFuncInfo();
Reid Kleckner78783912015-09-10 00:25:23 +0000318
319 // Map all BB references in the WinEH data to MBBs.
Reid Klecknerb005d282015-09-16 20:16:27 +0000320 for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap) {
321 for (WinEHHandlerType &H : TBME.HandlerArray) {
David Majnemerbfa5b982015-10-10 00:04:29 +0000322 if (H.Handler)
323 H.Handler = MBBMap[H.Handler.get<const BasicBlock *>()];
Reid Klecknerb005d282015-09-16 20:16:27 +0000324 }
325 }
Reid Kleckner14e77352015-10-09 23:34:53 +0000326 for (CxxUnwindMapEntry &UME : EHInfo.CxxUnwindMap)
Reid Kleckner78783912015-09-10 00:25:23 +0000327 if (UME.Cleanup)
David Majnemerbfa5b982015-10-10 00:04:29 +0000328 UME.Cleanup = MBBMap[UME.Cleanup.get<const BasicBlock *>()];
Reid Kleckner78783912015-09-10 00:25:23 +0000329 for (SEHUnwindMapEntry &UME : EHInfo.SEHUnwindMap) {
330 const BasicBlock *BB = UME.Handler.get<const BasicBlock *>();
331 UME.Handler = MBBMap[BB];
Reid Kleckner94b704c2015-09-09 21:10:03 +0000332 }
Joseph Tremoulet7f8c1162015-10-06 20:30:33 +0000333 for (ClrEHUnwindMapEntry &CME : EHInfo.ClrEHUnwindMap) {
334 const BasicBlock *BB = CME.Handler.get<const BasicBlock *>();
335 CME.Handler = MBBMap[BB];
336 }
David Majnemercde33032015-03-30 22:58:10 +0000337}
338
Dan Gohmana3624b62009-11-23 17:16:22 +0000339/// clear - Clear out all the function-specific state. This returns this
340/// FunctionLoweringInfo to an empty state, ready to be used for a
341/// different function.
342void FunctionLoweringInfo::clear() {
343 MBBMap.clear();
344 ValueMap.clear();
345 StaticAllocaMap.clear();
Dan Gohmana3624b62009-11-23 17:16:22 +0000346 LiveOutRegInfo.clear();
Cameron Zwarich988faf92011-02-24 10:00:13 +0000347 VisitedBBs.clear();
Evan Cheng6e822452010-04-28 23:08:54 +0000348 ArgDbgValues.clear();
Devang Patel86ec8b32010-08-31 22:22:42 +0000349 ByValArgFrameIndexMap.clear();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000350 RegFixups.clear();
Philip Reames1a1bdb22014-12-02 18:50:36 +0000351 StatepointStackSlots.clear();
Sanjoy Dasc0c59fe2016-03-24 18:57:39 +0000352 StatepointSpillMaps.clear();
Jiangning Liu3b096172014-09-24 03:22:56 +0000353 PreferredExtendType.clear();
Dan Gohmana3624b62009-11-23 17:16:22 +0000354}
355
Dan Gohman93f59202010-07-02 00:10:16 +0000356/// CreateReg - Allocate a single virtual register for the given type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000357unsigned FunctionLoweringInfo::CreateReg(MVT VT) {
Eric Christopherd9134482014-08-04 21:25:23 +0000358 return RegInfo->createVirtualRegister(
Eric Christopher2ae2de72014-10-09 00:57:31 +0000359 MF->getSubtarget().getTargetLowering()->getRegClassFor(VT));
Dan Gohmana3624b62009-11-23 17:16:22 +0000360}
361
Dan Gohman93f59202010-07-02 00:10:16 +0000362/// CreateRegs - Allocate the appropriate number of virtual registers of
Dan Gohmana3624b62009-11-23 17:16:22 +0000363/// the correctly promoted or expanded types. Assign these registers
364/// consecutive vreg numbers and return the first assigned number.
365///
366/// In the case that the given value has struct or array type, this function
367/// will assign registers for each member or element.
368///
Chris Lattner229907c2011-07-18 04:54:35 +0000369unsigned FunctionLoweringInfo::CreateRegs(Type *Ty) {
Eric Christopher2ae2de72014-10-09 00:57:31 +0000370 const TargetLowering *TLI = MF->getSubtarget().getTargetLowering();
Bill Wendling0ccf3102013-06-19 20:32:16 +0000371
Dan Gohmana3624b62009-11-23 17:16:22 +0000372 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +0000373 ComputeValueVTs(*TLI, MF->getDataLayout(), Ty, ValueVTs);
Dan Gohmana3624b62009-11-23 17:16:22 +0000374
375 unsigned FirstReg = 0;
376 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
377 EVT ValueVT = ValueVTs[Value];
Bill Wendling8db01cb2013-06-06 00:11:39 +0000378 MVT RegisterVT = TLI->getRegisterType(Ty->getContext(), ValueVT);
Dan Gohmana3624b62009-11-23 17:16:22 +0000379
Bill Wendling8db01cb2013-06-06 00:11:39 +0000380 unsigned NumRegs = TLI->getNumRegisters(Ty->getContext(), ValueVT);
Dan Gohmana3624b62009-11-23 17:16:22 +0000381 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman93f59202010-07-02 00:10:16 +0000382 unsigned R = CreateReg(RegisterVT);
Dan Gohmana3624b62009-11-23 17:16:22 +0000383 if (!FirstReg) FirstReg = R;
384 }
385 }
386 return FirstReg;
387}
Dan Gohmanad97b3d2009-11-23 17:42:46 +0000388
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000389/// GetLiveOutRegInfo - Gets LiveOutInfo for a register, returning NULL if the
390/// register is a PHI destination and the PHI's LiveOutInfo is not valid. If
391/// the register's LiveOutInfo is for a smaller bit width, it is extended to
392/// the larger bit width by zero extension. The bit width must be no smaller
393/// than the LiveOutInfo's existing bit width.
394const FunctionLoweringInfo::LiveOutInfo *
395FunctionLoweringInfo::GetLiveOutRegInfo(unsigned Reg, unsigned BitWidth) {
396 if (!LiveOutRegInfo.inBounds(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +0000397 return nullptr;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000398
399 LiveOutInfo *LOI = &LiveOutRegInfo[Reg];
400 if (!LOI->IsValid)
Craig Topperc0196b12014-04-14 00:51:57 +0000401 return nullptr;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000402
Cameron Zwarichd2f30412011-02-25 01:10:55 +0000403 if (BitWidth > LOI->KnownZero.getBitWidth()) {
Cameron Zwarich4c82cd22011-02-25 01:11:01 +0000404 LOI->NumSignBits = 1;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000405 LOI->KnownZero = LOI->KnownZero.zextOrTrunc(BitWidth);
406 LOI->KnownOne = LOI->KnownOne.zextOrTrunc(BitWidth);
407 }
408
409 return LOI;
410}
411
412/// ComputePHILiveOutRegInfo - Compute LiveOutInfo for a PHI's destination
413/// register based on the LiveOutInfo of its operands.
414void FunctionLoweringInfo::ComputePHILiveOutRegInfo(const PHINode *PN) {
Chris Lattner229907c2011-07-18 04:54:35 +0000415 Type *Ty = PN->getType();
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000416 if (!Ty->isIntegerTy() || Ty->isVectorTy())
417 return;
418
419 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +0000420 ComputeValueVTs(*TLI, MF->getDataLayout(), Ty, ValueVTs);
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000421 assert(ValueVTs.size() == 1 &&
422 "PHIs with non-vector integer types should have a single VT.");
423 EVT IntVT = ValueVTs[0];
424
Bill Wendling8db01cb2013-06-06 00:11:39 +0000425 if (TLI->getNumRegisters(PN->getContext(), IntVT) != 1)
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000426 return;
Bill Wendling8db01cb2013-06-06 00:11:39 +0000427 IntVT = TLI->getTypeToTransformTo(PN->getContext(), IntVT);
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000428 unsigned BitWidth = IntVT.getSizeInBits();
429
430 unsigned DestReg = ValueMap[PN];
431 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
432 return;
433 LiveOutRegInfo.grow(DestReg);
434 LiveOutInfo &DestLOI = LiveOutRegInfo[DestReg];
435
436 Value *V = PN->getIncomingValue(0);
437 if (isa<UndefValue>(V) || isa<ConstantExpr>(V)) {
438 DestLOI.NumSignBits = 1;
439 APInt Zero(BitWidth, 0);
440 DestLOI.KnownZero = Zero;
441 DestLOI.KnownOne = Zero;
442 return;
443 }
444
445 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
446 APInt Val = CI->getValue().zextOrTrunc(BitWidth);
447 DestLOI.NumSignBits = Val.getNumSignBits();
448 DestLOI.KnownZero = ~Val;
449 DestLOI.KnownOne = Val;
450 } else {
451 assert(ValueMap.count(V) && "V should have been placed in ValueMap when its"
452 "CopyToReg node was created.");
453 unsigned SrcReg = ValueMap[V];
454 if (!TargetRegisterInfo::isVirtualRegister(SrcReg)) {
455 DestLOI.IsValid = false;
456 return;
457 }
458 const LiveOutInfo *SrcLOI = GetLiveOutRegInfo(SrcReg, BitWidth);
459 if (!SrcLOI) {
460 DestLOI.IsValid = false;
461 return;
462 }
463 DestLOI = *SrcLOI;
464 }
465
466 assert(DestLOI.KnownZero.getBitWidth() == BitWidth &&
467 DestLOI.KnownOne.getBitWidth() == BitWidth &&
468 "Masks should have the same bit width as the type.");
469
470 for (unsigned i = 1, e = PN->getNumIncomingValues(); i != e; ++i) {
471 Value *V = PN->getIncomingValue(i);
472 if (isa<UndefValue>(V) || isa<ConstantExpr>(V)) {
473 DestLOI.NumSignBits = 1;
474 APInt Zero(BitWidth, 0);
475 DestLOI.KnownZero = Zero;
476 DestLOI.KnownOne = Zero;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000477 return;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000478 }
479
480 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
481 APInt Val = CI->getValue().zextOrTrunc(BitWidth);
482 DestLOI.NumSignBits = std::min(DestLOI.NumSignBits, Val.getNumSignBits());
483 DestLOI.KnownZero &= ~Val;
484 DestLOI.KnownOne &= Val;
485 continue;
486 }
487
488 assert(ValueMap.count(V) && "V should have been placed in ValueMap when "
489 "its CopyToReg node was created.");
490 unsigned SrcReg = ValueMap[V];
491 if (!TargetRegisterInfo::isVirtualRegister(SrcReg)) {
492 DestLOI.IsValid = false;
493 return;
494 }
495 const LiveOutInfo *SrcLOI = GetLiveOutRegInfo(SrcReg, BitWidth);
496 if (!SrcLOI) {
497 DestLOI.IsValid = false;
498 return;
499 }
500 DestLOI.NumSignBits = std::min(DestLOI.NumSignBits, SrcLOI->NumSignBits);
501 DestLOI.KnownZero &= SrcLOI->KnownZero;
502 DestLOI.KnownOne &= SrcLOI->KnownOne;
503 }
504}
505
Devang Patel9d904e12011-09-08 22:59:09 +0000506/// setArgumentFrameIndex - Record frame index for the byval
Devang Patel86ec8b32010-08-31 22:22:42 +0000507/// argument. This overrides previous frame index entry for this argument,
508/// if any.
Devang Patel9d904e12011-09-08 22:59:09 +0000509void FunctionLoweringInfo::setArgumentFrameIndex(const Argument *A,
Eric Christopher219d51d2012-02-24 01:59:01 +0000510 int FI) {
Devang Patel86ec8b32010-08-31 22:22:42 +0000511 ByValArgFrameIndexMap[A] = FI;
512}
Eric Christopher0713a9d2011-06-08 23:55:35 +0000513
Devang Patel9d904e12011-09-08 22:59:09 +0000514/// getArgumentFrameIndex - Get frame index for the byval argument.
Devang Patel86ec8b32010-08-31 22:22:42 +0000515/// If the argument does not have any assigned frame index then 0 is
516/// returned.
Devang Patel9d904e12011-09-08 22:59:09 +0000517int FunctionLoweringInfo::getArgumentFrameIndex(const Argument *A) {
Eric Christopher0713a9d2011-06-08 23:55:35 +0000518 DenseMap<const Argument *, int>::iterator I =
Devang Patel86ec8b32010-08-31 22:22:42 +0000519 ByValArgFrameIndexMap.find(A);
520 if (I != ByValArgFrameIndexMap.end())
521 return I->second;
Eric Christopher18c6be72012-02-23 03:39:43 +0000522 DEBUG(dbgs() << "Argument does not have assigned frame index!\n");
Devang Patel86ec8b32010-08-31 22:22:42 +0000523 return 0;
524}
525
Reid Kleckner72ba7042015-10-07 00:27:33 +0000526unsigned FunctionLoweringInfo::getCatchPadExceptionPointerVReg(
527 const Value *CPI, const TargetRegisterClass *RC) {
528 MachineRegisterInfo &MRI = MF->getRegInfo();
529 auto I = CatchPadExceptionPointers.insert({CPI, 0});
530 unsigned &VReg = I.first->second;
531 if (I.second)
532 VReg = MRI.createVirtualRegister(RC);
533 assert(VReg && "null vreg in exception pointer table!");
534 return VReg;
535}
536
Arnold Schwaighofer3f256582016-10-07 22:06:55 +0000537unsigned
538FunctionLoweringInfo::getOrCreateSwiftErrorVReg(const MachineBasicBlock *MBB,
539 const Value *Val) {
540 auto Key = std::make_pair(MBB, Val);
541 auto It = SwiftErrorVRegDefMap.find(Key);
542 // If this is the first use of this swifterror value in this basic block,
543 // create a new virtual register.
544 // After we processed all basic blocks we will satisfy this "upwards exposed
545 // use" by inserting a copy or phi at the beginning of this block.
546 if (It == SwiftErrorVRegDefMap.end()) {
547 auto &DL = MF->getDataLayout();
548 const TargetRegisterClass *RC = TLI->getRegClassFor(TLI->getPointerTy(DL));
549 auto VReg = MF->getRegInfo().createVirtualRegister(RC);
550 SwiftErrorVRegDefMap[Key] = VReg;
551 SwiftErrorVRegUpwardsUse[Key] = VReg;
552 return VReg;
553 } else return It->second;
Manman Rene221a872016-04-05 18:13:16 +0000554}
555
Arnold Schwaighofer3f256582016-10-07 22:06:55 +0000556void FunctionLoweringInfo::setCurrentSwiftErrorVReg(
557 const MachineBasicBlock *MBB, const Value *Val, unsigned VReg) {
558 SwiftErrorVRegDefMap[std::make_pair(MBB, Val)] = VReg;
Manman Rene221a872016-04-05 18:13:16 +0000559}