blob: 6abf64236f80fe05db71f0f170bea8ee79cce399 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000020#include "AMDGPUTargetMachine.h"
Tom Stellard347ac792015-06-26 21:15:07 +000021#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000023#include "Utils/AMDGPUBaseInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "AMDGPUSubtarget.h"
26#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
30#include "SIMachineFunctionInfo.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000031#include "SIInstrInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "SIRegisterInfo.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000034#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/MC/MCContext.h"
36#include "llvm/MC/MCSectionELF.h"
37#include "llvm/MC/MCStreamer.h"
38#include "llvm/Support/ELF.h"
39#include "llvm/Support/MathExtras.h"
40#include "llvm/Support/TargetRegistry.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42
43using namespace llvm;
44
45// TODO: This should get the default rounding mode from the kernel. We just set
46// the default here, but this could change if the OpenCL rounding mode pragmas
47// are used.
48//
49// The denormal mode here should match what is reported by the OpenCL runtime
50// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
51// can also be override to flush with the -cl-denorms-are-zero compiler flag.
52//
53// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
54// precision, and leaves single precision to flush all and does not report
55// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
56// CL_FP_DENORM for both.
57//
58// FIXME: It seems some instructions do not support single precision denormals
59// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
60// and sin_f32, cos_f32 on most parts).
61
62// We want to use these instructions, and using fp32 denormals also causes
63// instructions to run at the double precision rate for the device so it's
64// probably best to just report no single precision denormals.
65static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000066 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000067 // TODO: Is there any real use for the flush in only / flush out only modes?
68
69 uint32_t FP32Denormals =
70 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
71
72 uint32_t FP64Denormals =
73 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
74
75 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
76 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
77 FP_DENORM_MODE_SP(FP32Denormals) |
78 FP_DENORM_MODE_DP(FP64Denormals);
79}
80
81static AsmPrinter *
82createAMDGPUAsmPrinterPass(TargetMachine &tm,
83 std::unique_ptr<MCStreamer> &&Streamer) {
84 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
85}
86
87extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000088 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
89 createAMDGPUAsmPrinterPass);
90 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
91 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000092}
93
94AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
95 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000096 : AsmPrinter(TM, std::move(Streamer)) {
97 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
98 }
Tom Stellard45bb48e2015-06-13 03:28:10 +000099
Mehdi Amini117296c2016-10-01 02:56:57 +0000100StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000101 return "AMDGPU Assembly Printer";
102}
103
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000104const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
105 return TM.getMCSubtargetInfo();
106}
107
108AMDGPUTargetStreamer& AMDGPUAsmPrinter::getTargetStreamer() const {
109 return static_cast<AMDGPUTargetStreamer&>(*OutStreamer->getTargetStreamer());
110}
111
Tom Stellardf4218372016-01-12 17:18:17 +0000112void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
113 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
114 return;
115
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000116 AMDGPU::IsaInfo::IsaVersion ISA =
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000117 AMDGPU::IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Yaxun Liud6fbe652016-11-10 21:18:49 +0000118
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000119 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(2, 1);
120 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
121 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov4cbb6892017-03-22 23:27:09 +0000122 getTargetStreamer().EmitStartOfCodeObjectMetadata(M);
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000123}
124
125void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
126 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
127 return;
128
Konstantin Zhuravlyov4cbb6892017-03-22 23:27:09 +0000129 getTargetStreamer().EmitEndOfCodeObjectMetadata();
Tom Stellardf4218372016-01-12 17:18:17 +0000130}
131
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000132bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
133 const MachineBasicBlock *MBB) const {
134 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
135 return false;
136
137 if (MBB->empty())
138 return true;
139
140 // If this is a block implementing a long branch, an expression relative to
141 // the start of the block is needed. to the start of the block.
142 // XXX - Is there a smarter way to check this?
143 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
144}
145
Tom Stellardf151a452015-06-26 21:14:58 +0000146void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
147 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
148 SIProgramInfo KernelInfo;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000149 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000150 if (STM.isAmdCodeObjectV2(*MF)) {
Tom Stellardf151a452015-06-26 21:14:58 +0000151 getSIProgramInfo(KernelInfo, *MF);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000152 getAmdKernelCode(KernelCode, KernelInfo, *MF);
153
154 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
155 getTargetStreamer().EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000156 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000157
158 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
159 return;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000160 getTargetStreamer().EmitKernelCodeObjectMetadata(*MF->getFunction(),
161 KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000162}
163
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000164void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
165 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
166 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000167 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000168 SmallString<128> SymbolName;
169 getNameWithPrefix(SymbolName, MF->getFunction()),
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000170 getTargetStreamer().EmitAMDGPUSymbolType(
171 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000172 }
173
174 AsmPrinter::EmitFunctionEntryLabel();
175}
176
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000177void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
178
Tom Stellard00f2f912015-12-02 19:47:57 +0000179 // Group segment variables aren't emitted in HSA.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000180 if (AMDGPU::isGroupSegment(GV, AMDGPUASI))
Tom Stellard00f2f912015-12-02 19:47:57 +0000181 return;
182
Tom Stellardfcfaea42016-05-05 17:03:33 +0000183 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000184}
185
Tom Stellard45bb48e2015-06-13 03:28:10 +0000186bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
187
188 // The starting address of all shader programs must be 256 bytes aligned.
189 MF.setAlignment(8);
190
191 SetupMachineFunction(MF);
192
Tom Stellard45bb48e2015-06-13 03:28:10 +0000193 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000194 MCContext &Context = getObjFileLowering().getContext();
195 if (!STM.isAmdHsaOS()) {
196 MCSectionELF *ConfigSection =
197 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
198 OutStreamer->SwitchSection(ConfigSection);
199 }
200
Tom Stellard45bb48e2015-06-13 03:28:10 +0000201 SIProgramInfo KernelInfo;
Tom Stellardf151a452015-06-26 21:14:58 +0000202 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault297ae312015-08-15 00:12:39 +0000203 getSIProgramInfo(KernelInfo, MF);
Tom Stellardf151a452015-06-26 21:14:58 +0000204 if (!STM.isAmdHsaOS()) {
Tom Stellardf151a452015-06-26 21:14:58 +0000205 EmitProgramInfoSI(MF, KernelInfo);
206 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000207 } else {
208 EmitProgramInfoR600(MF);
209 }
210
211 DisasmLines.clear();
212 HexLines.clear();
213 DisasmLineMaxLen = 0;
214
215 EmitFunctionBody();
216
217 if (isVerbose()) {
218 MCSectionELF *CommentSection =
219 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
220 OutStreamer->SwitchSection(CommentSection);
221
222 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
223 OutStreamer->emitRawComment(" Kernel info:", false);
224 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(KernelInfo.CodeLen),
225 false);
226 OutStreamer->emitRawComment(" NumSgprs: " + Twine(KernelInfo.NumSGPR),
227 false);
228 OutStreamer->emitRawComment(" NumVgprs: " + Twine(KernelInfo.NumVGPR),
229 false);
230 OutStreamer->emitRawComment(" FloatMode: " + Twine(KernelInfo.FloatMode),
231 false);
232 OutStreamer->emitRawComment(" IeeeMode: " + Twine(KernelInfo.IEEEMode),
233 false);
234 OutStreamer->emitRawComment(" ScratchSize: " + Twine(KernelInfo.ScratchSize),
235 false);
Matt Arsenaultfd8ab092016-04-14 22:11:51 +0000236 OutStreamer->emitRawComment(" LDSByteSize: " + Twine(KernelInfo.LDSSize) +
237 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000238
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000239 OutStreamer->emitRawComment(" SGPRBlocks: " +
240 Twine(KernelInfo.SGPRBlocks), false);
241 OutStreamer->emitRawComment(" VGPRBlocks: " +
242 Twine(KernelInfo.VGPRBlocks), false);
243
244 OutStreamer->emitRawComment(" NumSGPRsForWavesPerEU: " +
245 Twine(KernelInfo.NumSGPRsForWavesPerEU), false);
246 OutStreamer->emitRawComment(" NumVGPRsForWavesPerEU: " +
247 Twine(KernelInfo.NumVGPRsForWavesPerEU), false);
248
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000249 OutStreamer->emitRawComment(" ReservedVGPRFirst: " + Twine(KernelInfo.ReservedVGPRFirst),
250 false);
251 OutStreamer->emitRawComment(" ReservedVGPRCount: " + Twine(KernelInfo.ReservedVGPRCount),
252 false);
253
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000254 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
255 OutStreamer->emitRawComment(" DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
256 Twine(KernelInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
257 OutStreamer->emitRawComment(" DebuggerPrivateSegmentBufferSGPR: s" +
258 Twine(KernelInfo.DebuggerPrivateSegmentBufferSGPR), false);
259 }
260
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000261 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:USER_SGPR: " +
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000262 Twine(G_00B84C_USER_SGPR(KernelInfo.ComputePGMRSrc2)),
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000263 false);
Wei Ding205bfdb2017-02-10 02:15:29 +0000264 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
265 Twine(G_00B84C_TRAP_HANDLER(KernelInfo.ComputePGMRSrc2)),
266 false);
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000267 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_X_EN: " +
268 Twine(G_00B84C_TGID_X_EN(KernelInfo.ComputePGMRSrc2)),
269 false);
270 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
271 Twine(G_00B84C_TGID_Y_EN(KernelInfo.ComputePGMRSrc2)),
272 false);
273 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
274 Twine(G_00B84C_TGID_Z_EN(KernelInfo.ComputePGMRSrc2)),
275 false);
276 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
277 Twine(G_00B84C_TIDIG_COMP_CNT(KernelInfo.ComputePGMRSrc2)),
278 false);
279
Tom Stellard45bb48e2015-06-13 03:28:10 +0000280 } else {
281 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
282 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000283 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000284 }
285 }
286
287 if (STM.dumpCode()) {
288
289 OutStreamer->SwitchSection(
290 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
291
292 for (size_t i = 0; i < DisasmLines.size(); ++i) {
293 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
294 Comment += " ; " + HexLines[i] + "\n";
295
296 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
297 OutStreamer->EmitBytes(StringRef(Comment));
298 }
299 }
300
301 return false;
302}
303
304void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
305 unsigned MaxGPR = 0;
306 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000307 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
308 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000309 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
310
311 for (const MachineBasicBlock &MBB : MF) {
312 for (const MachineInstr &MI : MBB) {
313 if (MI.getOpcode() == AMDGPU::KILLGT)
314 killPixel = true;
315 unsigned numOperands = MI.getNumOperands();
316 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
317 const MachineOperand &MO = MI.getOperand(op_idx);
318 if (!MO.isReg())
319 continue;
320 unsigned HWReg = RI->getEncodingValue(MO.getReg()) & 0xff;
321
322 // Register with value > 127 aren't GPR
323 if (HWReg > 127)
324 continue;
325 MaxGPR = std::max(MaxGPR, HWReg);
326 }
327 }
328 }
329
330 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000331 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000332 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000333 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000334 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000335 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
336 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
337 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
338 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 }
340 } else {
341 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000342 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000343 default: LLVM_FALLTHROUGH;
344 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
345 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000346 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
347 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000348 }
349 }
350
351 OutStreamer->EmitIntValue(RsrcReg, 4);
352 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000353 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000354 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
355 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
356
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000357 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000359 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000360 }
361}
362
363void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
364 const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000365 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000366 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
367 uint64_t CodeSize = 0;
368 unsigned MaxSGPR = 0;
369 unsigned MaxVGPR = 0;
370 bool VCCUsed = false;
371 bool FlatUsed = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000372 const SIRegisterInfo *RI = STM.getRegisterInfo();
373 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000374
375 for (const MachineBasicBlock &MBB : MF) {
376 for (const MachineInstr &MI : MBB) {
377 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000378
379 // TODO: Should we count size of debug info?
380 if (MI.isDebugValue())
381 continue;
382
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000383 if (isVerbose())
384 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000385
386 unsigned numOperands = MI.getNumOperands();
387 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
388 const MachineOperand &MO = MI.getOperand(op_idx);
389 unsigned width = 0;
390 bool isSGPR = false;
391
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000392 if (!MO.isReg())
Tom Stellard45bb48e2015-06-13 03:28:10 +0000393 continue;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000394
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000395 unsigned reg = MO.getReg();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000396 switch (reg) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000397 case AMDGPU::EXEC:
Nicolai Haehnle74839372016-04-19 21:58:17 +0000398 case AMDGPU::EXEC_LO:
399 case AMDGPU::EXEC_HI:
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000400 case AMDGPU::SCC:
Tom Stellard45bb48e2015-06-13 03:28:10 +0000401 case AMDGPU::M0:
Matt Arsenaulte823d922017-02-18 18:29:53 +0000402 case AMDGPU::SRC_SHARED_BASE:
403 case AMDGPU::SRC_SHARED_LIMIT:
404 case AMDGPU::SRC_PRIVATE_BASE:
405 case AMDGPU::SRC_PRIVATE_LIMIT:
Tom Stellard45bb48e2015-06-13 03:28:10 +0000406 continue;
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000407
408 case AMDGPU::VCC:
409 case AMDGPU::VCC_LO:
410 case AMDGPU::VCC_HI:
411 VCCUsed = true;
412 continue;
413
414 case AMDGPU::FLAT_SCR:
415 case AMDGPU::FLAT_SCR_LO:
416 case AMDGPU::FLAT_SCR_HI:
Marek Olsak693e9be2016-12-09 19:49:48 +0000417 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
418 // instructions aren't used to access the scratch buffer.
419 if (MFI->hasFlatScratchInit())
420 FlatUsed = true;
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000421 continue;
422
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000423 case AMDGPU::TBA:
424 case AMDGPU::TBA_LO:
425 case AMDGPU::TBA_HI:
426 case AMDGPU::TMA:
427 case AMDGPU::TMA_LO:
428 case AMDGPU::TMA_HI:
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000429 llvm_unreachable("trap handler registers should not be used");
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000430
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000431 default:
432 break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000433 }
434
435 if (AMDGPU::SReg_32RegClass.contains(reg)) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000436 assert(!AMDGPU::TTMP_32RegClass.contains(reg) &&
437 "trap handler registers should not be used");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000438 isSGPR = true;
439 width = 1;
440 } else if (AMDGPU::VGPR_32RegClass.contains(reg)) {
441 isSGPR = false;
442 width = 1;
443 } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000444 assert(!AMDGPU::TTMP_64RegClass.contains(reg) &&
445 "trap handler registers should not be used");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000446 isSGPR = true;
447 width = 2;
448 } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
449 isSGPR = false;
450 width = 2;
451 } else if (AMDGPU::VReg_96RegClass.contains(reg)) {
452 isSGPR = false;
453 width = 3;
454 } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
455 isSGPR = true;
456 width = 4;
457 } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
458 isSGPR = false;
459 width = 4;
460 } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
461 isSGPR = true;
462 width = 8;
463 } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
464 isSGPR = false;
465 width = 8;
466 } else if (AMDGPU::SReg_512RegClass.contains(reg)) {
467 isSGPR = true;
468 width = 16;
469 } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
470 isSGPR = false;
471 width = 16;
472 } else {
473 llvm_unreachable("Unknown register class");
474 }
475 unsigned hwReg = RI->getEncodingValue(reg) & 0xff;
476 unsigned maxUsed = hwReg + width - 1;
477 if (isSGPR) {
478 MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
479 } else {
480 MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
481 }
482 }
483 }
484 }
485
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000486 unsigned ExtraSGPRs = 0;
487
488 if (VCCUsed)
489 ExtraSGPRs = 2;
490
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000491 if (STM.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000492 if (FlatUsed)
493 ExtraSGPRs = 4;
494 } else {
495 if (STM.isXNACKEnabled())
496 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000497
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000498 if (FlatUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000499 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000500 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000501
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000502 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000503
Marek Olsak91f22fb2016-12-09 19:49:40 +0000504 // Check the addressable register limit before we add ExtraSGPRs.
505 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
506 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000507 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Marek Olsak91f22fb2016-12-09 19:49:40 +0000508 if (MaxSGPR + 1 > MaxAddressableNumSGPRs) {
509 // This can happen due to a compiler bug or when using inline asm.
510 LLVMContext &Ctx = MF.getFunction()->getContext();
511 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
512 "addressable scalar registers",
513 MaxSGPR + 1, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000514 DK_ResourceLimit,
515 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000516 Ctx.diagnose(Diag);
517 MaxSGPR = MaxAddressableNumSGPRs - 1;
518 }
519 }
520
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000521 // Account for extra SGPRs and VGPRs reserved for debugger use.
522 MaxSGPR += ExtraSGPRs;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000523 MaxVGPR += ExtraVGPRs;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000524
Tom Stellard45bb48e2015-06-13 03:28:10 +0000525 // We found the maximum register index. They start at 0, so add one to get the
526 // number of registers.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000527 ProgInfo.NumSGPR = MaxSGPR + 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000528 ProgInfo.NumVGPR = MaxVGPR + 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000529
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000530 // Adjust number of registers used to meet default/requested minimum/maximum
531 // number of waves per execution unit request.
532 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000533 ProgInfo.NumSGPR, STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000534 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000535 ProgInfo.NumVGPR, STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000536
Marek Olsak91f22fb2016-12-09 19:49:40 +0000537 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
538 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000539 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
540 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
541 // This can happen due to a compiler bug or when using inline asm to use
542 // the registers which are usually reserved for vcc etc.
Marek Olsak91f22fb2016-12-09 19:49:40 +0000543 LLVMContext &Ctx = MF.getFunction()->getContext();
544 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
545 "scalar registers",
546 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000547 DK_ResourceLimit,
548 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000549 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000550 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
551 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000552 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000553 }
554
555 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000556 ProgInfo.NumSGPR =
557 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
558 ProgInfo.NumSGPRsForWavesPerEU =
559 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000560 }
561
Matt Arsenault41003af2015-11-30 21:16:07 +0000562 if (MFI->NumUserSGPRs > STM.getMaxNumUserSGPRs()) {
563 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000564 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
565 MFI->NumUserSGPRs, DS_Error);
566 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000567 }
568
Matt Arsenault52ef4012016-07-26 16:45:58 +0000569 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000570 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000571 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000572 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000573 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000574 }
575
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000576 // SGPRBlocks is actual number of SGPR blocks minus 1.
577 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000578 STM.getSGPREncodingGranule());
579 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000580
581 // VGPRBlocks is actual number of VGPR blocks minus 1.
582 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000583 STM.getVGPREncodingGranule());
584 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000585
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000586 // Record first reserved VGPR and number of reserved VGPRs.
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000587 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? MaxVGPR + 1 : 0;
588 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
589
590 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
591 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
592 // attribute was requested.
593 if (STM.debuggerEmitPrologue()) {
594 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
595 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
596 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
597 RI->getHWRegIndex(MFI->getScratchRSrcReg());
598 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000599
Tom Stellard45bb48e2015-06-13 03:28:10 +0000600 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
601 // register.
602 ProgInfo.FloatMode = getFPMode(MF);
603
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000604 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000605
Matt Arsenault7293f982016-01-28 20:53:35 +0000606 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000607 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000608
Matthias Braun941a7052016-07-28 18:40:00 +0000609 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
610 ProgInfo.ScratchSize = FrameInfo.getStackSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000611
612 ProgInfo.FlatUsed = FlatUsed;
613 ProgInfo.VCCUsed = VCCUsed;
614 ProgInfo.CodeLen = CodeSize;
615
616 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000617 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000618 // LDS is allocated in 64 dword blocks.
619 LDSAlignShift = 8;
620 } else {
621 // LDS is allocated in 128 dword blocks.
622 LDSAlignShift = 9;
623 }
624
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000625 unsigned LDSSpillSize =
626 MFI->LDSWaveSpillSize * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000627
Matt Arsenault52ef4012016-07-26 16:45:58 +0000628 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000629 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000630 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000631
632 // Scratch is allocated in 256 dword blocks.
633 unsigned ScratchAlignShift = 10;
634 // We need to program the hardware with the amount of scratch memory that
635 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
636 // scratch memory used per thread.
637 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000638 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000639 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000640 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000641
642 ProgInfo.ComputePGMRSrc1 =
643 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
644 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
645 S_00B848_PRIORITY(ProgInfo.Priority) |
646 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
647 S_00B848_PRIV(ProgInfo.Priv) |
648 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000649 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000650 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
651
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000652 // 0 = X, 1 = XY, 2 = XYZ
653 unsigned TIDIGCompCnt = 0;
654 if (MFI->hasWorkItemIDZ())
655 TIDIGCompCnt = 2;
656 else if (MFI->hasWorkItemIDY())
657 TIDIGCompCnt = 1;
658
Tom Stellard45bb48e2015-06-13 03:28:10 +0000659 ProgInfo.ComputePGMRSrc2 =
660 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000661 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000662 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000663 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
664 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
665 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
666 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
667 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
668 S_00B84C_EXCP_EN_MSB(0) |
669 S_00B84C_LDS_SIZE(ProgInfo.LDSBlocks) |
670 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000671}
672
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000673static unsigned getRsrcReg(CallingConv::ID CallConv) {
674 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000675 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000676 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
677 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
678 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
679 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000680 }
681}
682
683void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
684 const SIProgramInfo &KernelInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000685 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000686 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000687 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000688
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000689 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000690 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
691
692 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc1, 4);
693
694 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
695 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc2, 4);
696
697 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
698 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(KernelInfo.ScratchBlocks), 4);
699
700 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
701 // 0" comment but I don't see a corresponding field in the register spec.
702 } else {
703 OutStreamer->EmitIntValue(RsrcReg, 4);
704 OutStreamer->EmitIntValue(S_00B028_VGPRS(KernelInfo.VGPRBlocks) |
705 S_00B028_SGPRS(KernelInfo.SGPRBlocks), 4);
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000706 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000707 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
708 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(KernelInfo.ScratchBlocks), 4);
709 }
710 }
711
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000712 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000713 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
714 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(KernelInfo.LDSBlocks), 4);
715 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000716 OutStreamer->EmitIntValue(MFI->PSInputEna, 4);
717 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
718 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000719 }
Marek Olsak0532c192016-07-13 17:35:15 +0000720
721 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
722 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
723 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
724 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000725}
726
Matt Arsenault24ee0782016-02-12 02:40:47 +0000727// This is supposed to be log2(Size)
728static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
729 switch (Size) {
730 case 4:
731 return AMD_ELEMENT_4_BYTES;
732 case 8:
733 return AMD_ELEMENT_8_BYTES;
734 case 16:
735 return AMD_ELEMENT_16_BYTES;
736 default:
737 llvm_unreachable("invalid private_element_size");
738 }
739}
740
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000741void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
742 const SIProgramInfo &KernelInfo,
743 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000744 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000745 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000746
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000747 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000748
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000749 Out.compute_pgm_resource_registers =
Tom Stellard45bb48e2015-06-13 03:28:10 +0000750 KernelInfo.ComputePGMRSrc1 |
751 (KernelInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000752 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000753
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000754 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +0000755 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
756 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
757
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000758 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000759 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000760 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
761 }
762
763 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000764 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000765
766 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000767 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000768
769 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000770 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000771
772 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000773 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000774
775 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000776 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000777
778 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000779 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000780 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
781 }
782
783 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000784 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000785 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
786 }
787
788 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000789 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000790 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
791 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000792
Tom Stellard48f29f22015-11-26 00:43:29 +0000793 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000794 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +0000795
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000796 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000797 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000798
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000799 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000800 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000801
Matt Arsenault52ef4012016-07-26 16:45:58 +0000802 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000803 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +0000804 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000805 Out.wavefront_sgpr_count = KernelInfo.NumSGPR;
806 Out.workitem_vgpr_count = KernelInfo.NumVGPR;
807 Out.workitem_private_segment_byte_size = KernelInfo.ScratchSize;
808 Out.workgroup_group_segment_byte_size = KernelInfo.LDSSize;
809 Out.reserved_vgpr_first = KernelInfo.ReservedVGPRFirst;
810 Out.reserved_vgpr_count = KernelInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000811
Tom Stellard175959e2016-12-06 21:53:10 +0000812 // These alignment values are specified in powers of two, so alignment =
813 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000814 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +0000815 countTrailingZeros(MFI->getMaxKernArgAlign()));
816
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000817 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000818 Out.debug_wavefront_private_segment_offset_sgpr =
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000819 KernelInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000820 Out.debug_private_segment_buffer_sgpr =
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000821 KernelInfo.DebuggerPrivateSegmentBufferSGPR;
822 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000823}
824
825bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
826 unsigned AsmVariant,
827 const char *ExtraCode, raw_ostream &O) {
828 if (ExtraCode && ExtraCode[0]) {
829 if (ExtraCode[1] != 0)
830 return true; // Unknown modifier.
831
832 switch (ExtraCode[0]) {
833 default:
834 // See if this is a generic print operand
835 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
836 case 'r':
837 break;
838 }
839 }
840
841 AMDGPUInstPrinter::printRegOperand(MI->getOperand(OpNo).getReg(), O,
842 *TM.getSubtargetImpl(*MF->getFunction())->getRegisterInfo());
843 return false;
844}