blob: 24dbb15941db55990d63f020ec54289245464ab2 [file] [log] [blame]
Chris Lattnerb9740462005-07-01 22:44:09 +00001//===-- X86IntelAsmPrinter.cpp - Convert X86 LLVM code to Intel assembly --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to Intel format assembly language.
12// This printer is the output mechanism used by `llc'.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86IntelAsmPrinter.h"
Jim Laskey261779b2006-09-07 22:06:40 +000017#include "X86TargetAsmInfo.h"
Chris Lattnerb9740462005-07-01 22:44:09 +000018#include "X86.h"
Jeff Cohen24a62a92006-05-02 01:16:28 +000019#include "llvm/Constants.h"
Chris Lattnerb9740462005-07-01 22:44:09 +000020#include "llvm/Module.h"
21#include "llvm/Assembly/Writer.h"
22#include "llvm/Support/Mangler.h"
Jim Laskey261779b2006-09-07 22:06:40 +000023#include "llvm/Target/TargetAsmInfo.h"
Evan Cheng5588de92006-02-18 00:15:05 +000024#include "llvm/Target/TargetOptions.h"
Chris Lattnerb9740462005-07-01 22:44:09 +000025using namespace llvm;
Chris Lattnerb9740462005-07-01 22:44:09 +000026
27/// runOnMachineFunction - This uses the printMachineInstruction()
28/// method to print assembly for each instruction.
29///
30bool X86IntelAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner99946fb2005-11-21 07:51:23 +000031 SetupMachineFunction(MF);
Chris Lattnerb9740462005-07-01 22:44:09 +000032 O << "\n\n";
33
34 // Print out constants referenced by the function
Chris Lattner8a5f3c12005-11-21 08:32:23 +000035 EmitConstantPool(MF.getConstantPool());
Chris Lattnerb9740462005-07-01 22:44:09 +000036
37 // Print out labels for the function.
Chris Lattnerd0201942006-05-09 05:12:53 +000038 SwitchToTextSection("_text", MF.getFunction());
Chris Lattner99946fb2005-11-21 07:51:23 +000039 EmitAlignment(4);
Jeff Cohen24a62a92006-05-02 01:16:28 +000040 if (MF.getFunction()->getLinkage() == GlobalValue::ExternalLinkage)
41 O << "\tpublic " << CurrentFnName << "\n";
42 O << CurrentFnName << "\tproc near\n";
Jim Laskeyc0d65182006-04-07 20:44:42 +000043
Chris Lattnerb9740462005-07-01 22:44:09 +000044 // Print out code for the function.
45 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
46 I != E; ++I) {
47 // Print a label for the basic block if there are any predecessors.
Nate Begemanb9d4f832006-05-02 05:37:32 +000048 if (I->pred_begin() != I->pred_end()) {
49 printBasicBlockLabel(I, true);
50 O << '\n';
51 }
Chris Lattnerb9740462005-07-01 22:44:09 +000052 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
53 II != E; ++II) {
54 // Print the assembly for the instruction.
55 O << "\t";
56 printMachineInstruction(II);
57 }
58 }
59
Jeff Cohen24a62a92006-05-02 01:16:28 +000060 O << CurrentFnName << "\tendp\n";
61
Chris Lattnerb9740462005-07-01 22:44:09 +000062 // We didn't modify anything.
63 return false;
64}
65
Nate Begeman6f8c1ac2005-11-30 18:54:35 +000066void X86IntelAsmPrinter::printSSECC(const MachineInstr *MI, unsigned Op) {
Nate Begeman0f38dc42005-07-14 22:52:25 +000067 unsigned char value = MI->getOperand(Op).getImmedValue();
68 assert(value <= 7 && "Invalid ssecc argument!");
69 switch (value) {
70 case 0: O << "eq"; break;
71 case 1: O << "lt"; break;
72 case 2: O << "le"; break;
73 case 3: O << "unord"; break;
74 case 4: O << "neq"; break;
75 case 5: O << "nlt"; break;
76 case 6: O << "nle"; break;
77 case 7: O << "ord"; break;
78 }
79}
80
Chris Lattnerd62a3bf2006-02-06 23:41:19 +000081void X86IntelAsmPrinter::printOp(const MachineOperand &MO,
82 const char *Modifier) {
Chris Lattnerb9740462005-07-01 22:44:09 +000083 const MRegisterInfo &RI = *TM.getRegisterInfo();
84 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +000085 case MachineOperand::MO_Register:
Evan Chengddb6cc12006-05-05 05:40:20 +000086 if (MRegisterInfo::isPhysicalRegister(MO.getReg())) {
87 unsigned Reg = MO.getReg();
Evan Chengcfaffdd2006-05-31 22:34:26 +000088 if (Modifier && strncmp(Modifier, "subreg", strlen("subreg")) == 0) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +000089 MVT::ValueType VT = (strcmp(Modifier,"subreg64") == 0) ?
90 MVT::i64 : ((strcmp(Modifier, "subreg32") == 0) ? MVT::i32 :
91 ((strcmp(Modifier,"subreg16") == 0) ? MVT::i16 :MVT::i8));
Evan Chengddb6cc12006-05-05 05:40:20 +000092 Reg = getX86SubSuperRegister(Reg, VT);
93 }
94 O << RI.get(Reg).Name;
95 } else
Chris Lattner563f0412006-05-01 05:53:50 +000096 O << "reg" << MO.getReg();
Chris Lattnerb9740462005-07-01 22:44:09 +000097 return;
98
Chris Lattnerfef7a2d2006-05-04 17:21:20 +000099 case MachineOperand::MO_Immediate:
Evan Cheng70145f22006-05-26 08:04:31 +0000100 O << MO.getImmedValue();
Chris Lattnerb9740462005-07-01 22:44:09 +0000101 return;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000102 case MachineOperand::MO_MachineBasicBlock:
103 printBasicBlockLabel(MO.getMachineBasicBlock());
Chris Lattnerb9740462005-07-01 22:44:09 +0000104 return;
Evan Cheng75b87832006-02-26 08:28:12 +0000105 case MachineOperand::MO_ConstantPoolIndex: {
106 bool isMemOp = Modifier && !strcmp(Modifier, "mem");
107 if (!isMemOp) O << "OFFSET ";
Jim Laskeya6211dc2006-09-06 18:34:40 +0000108 O << "[" << TAI->getPrivateGlobalPrefix() << "CPI"
109 << getFunctionNumber() << "_" << MO.getConstantPoolIndex();
Evan Cheng75b87832006-02-26 08:28:12 +0000110 int Offset = MO.getOffset();
111 if (Offset > 0)
112 O << " + " << Offset;
113 else if (Offset < 0)
114 O << Offset;
115 O << "]";
116 return;
117 }
Chris Lattnerb9740462005-07-01 22:44:09 +0000118 case MachineOperand::MO_GlobalAddress: {
Evan Cheng5588de92006-02-18 00:15:05 +0000119 bool isCallOp = Modifier && !strcmp(Modifier, "call");
120 bool isMemOp = Modifier && !strcmp(Modifier, "mem");
121 if (!isMemOp && !isCallOp) O << "OFFSET ";
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000122 O << Mang->getValueName(MO.getGlobal());
Chris Lattnerb9740462005-07-01 22:44:09 +0000123 int Offset = MO.getOffset();
124 if (Offset > 0)
125 O << " + " << Offset;
126 else if (Offset < 0)
Evan Chengd2cb7052005-11-30 01:59:00 +0000127 O << Offset;
Chris Lattnerb9740462005-07-01 22:44:09 +0000128 return;
129 }
Evan Cheng5588de92006-02-18 00:15:05 +0000130 case MachineOperand::MO_ExternalSymbol: {
131 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Evan Cheng73136df2006-02-22 20:19:42 +0000132 if (!isCallOp) O << "OFFSET ";
Jim Laskeya6211dc2006-09-06 18:34:40 +0000133 O << TAI->getGlobalPrefix() << MO.getSymbolName();
Chris Lattnerb9740462005-07-01 22:44:09 +0000134 return;
Evan Cheng5588de92006-02-18 00:15:05 +0000135 }
Chris Lattnerb9740462005-07-01 22:44:09 +0000136 default:
137 O << "<unknown operand type>"; return;
138 }
139}
140
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000141void X86IntelAsmPrinter::printMemReference(const MachineInstr *MI, unsigned Op,
142 const char *Modifier) {
Chris Lattnerb9740462005-07-01 22:44:09 +0000143 assert(isMem(MI, Op) && "Invalid memory reference!");
144
145 const MachineOperand &BaseReg = MI->getOperand(Op);
146 int ScaleVal = MI->getOperand(Op+1).getImmedValue();
147 const MachineOperand &IndexReg = MI->getOperand(Op+2);
148 const MachineOperand &DispSpec = MI->getOperand(Op+3);
149
150 if (BaseReg.isFrameIndex()) {
151 O << "[frame slot #" << BaseReg.getFrameIndex();
152 if (DispSpec.getImmedValue())
153 O << " + " << DispSpec.getImmedValue();
154 O << "]";
155 return;
Chris Lattnerb9740462005-07-01 22:44:09 +0000156 }
157
158 O << "[";
159 bool NeedPlus = false;
160 if (BaseReg.getReg()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000161 printOp(BaseReg, Modifier);
Chris Lattnerb9740462005-07-01 22:44:09 +0000162 NeedPlus = true;
163 }
164
165 if (IndexReg.getReg()) {
166 if (NeedPlus) O << " + ";
167 if (ScaleVal != 1)
168 O << ScaleVal << "*";
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000169 printOp(IndexReg, Modifier);
Chris Lattnerb9740462005-07-01 22:44:09 +0000170 NeedPlus = true;
171 }
172
Evan Cheng75b87832006-02-26 08:28:12 +0000173 if (DispSpec.isGlobalAddress() || DispSpec.isConstantPoolIndex()) {
Chris Lattnerb9740462005-07-01 22:44:09 +0000174 if (NeedPlus)
175 O << " + ";
Evan Cheng5a766802006-02-07 08:38:37 +0000176 printOp(DispSpec, "mem");
Chris Lattnerb9740462005-07-01 22:44:09 +0000177 } else {
178 int DispVal = DispSpec.getImmedValue();
179 if (DispVal || (!BaseReg.getReg() && !IndexReg.getReg())) {
180 if (NeedPlus)
181 if (DispVal > 0)
182 O << " + ";
183 else {
184 O << " - ";
185 DispVal = -DispVal;
186 }
187 O << DispVal;
188 }
189 }
190 O << "]";
191}
192
Evan Cheng5588de92006-02-18 00:15:05 +0000193void X86IntelAsmPrinter::printPICLabel(const MachineInstr *MI, unsigned Op) {
194 O << "\"L" << getFunctionNumber() << "$pb\"\n";
195 O << "\"L" << getFunctionNumber() << "$pb\":";
196}
Chris Lattnerb9740462005-07-01 22:44:09 +0000197
Evan Chengd3696032006-04-28 23:19:39 +0000198bool X86IntelAsmPrinter::printAsmMRegister(const MachineOperand &MO,
Evan Chengb244b802006-04-28 23:11:40 +0000199 const char Mode) {
200 const MRegisterInfo &RI = *TM.getRegisterInfo();
201 unsigned Reg = MO.getReg();
Evan Chengb244b802006-04-28 23:11:40 +0000202 switch (Mode) {
203 default: return true; // Unknown mode.
204 case 'b': // Print QImode register
Evan Chengddb6cc12006-05-05 05:40:20 +0000205 Reg = getX86SubSuperRegister(Reg, MVT::i8);
Evan Chengb244b802006-04-28 23:11:40 +0000206 break;
207 case 'h': // Print QImode high register
Evan Chengddb6cc12006-05-05 05:40:20 +0000208 Reg = getX86SubSuperRegister(Reg, MVT::i8, true);
Evan Chengb244b802006-04-28 23:11:40 +0000209 break;
210 case 'w': // Print HImode register
Evan Chengddb6cc12006-05-05 05:40:20 +0000211 Reg = getX86SubSuperRegister(Reg, MVT::i16);
Evan Chengb244b802006-04-28 23:11:40 +0000212 break;
213 case 'k': // Print SImode register
Evan Chengddb6cc12006-05-05 05:40:20 +0000214 Reg = getX86SubSuperRegister(Reg, MVT::i32);
Evan Chengb244b802006-04-28 23:11:40 +0000215 break;
216 }
217
Evan Chengddb6cc12006-05-05 05:40:20 +0000218 O << '%' << RI.get(Reg).Name;
Evan Chengb244b802006-04-28 23:11:40 +0000219 return false;
220}
221
Evan Cheng68a44dc2006-04-28 21:19:05 +0000222/// PrintAsmOperand - Print out an operand for an inline asm expression.
223///
224bool X86IntelAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
225 unsigned AsmVariant,
226 const char *ExtraCode) {
227 // Does this asm operand have a single letter operand modifier?
228 if (ExtraCode && ExtraCode[0]) {
229 if (ExtraCode[1] != 0) return true; // Unknown modifier.
230
231 switch (ExtraCode[0]) {
232 default: return true; // Unknown modifier.
Evan Chengb244b802006-04-28 23:11:40 +0000233 case 'b': // Print QImode register
234 case 'h': // Print QImode high register
235 case 'w': // Print HImode register
236 case 'k': // Print SImode register
Evan Chengd3696032006-04-28 23:19:39 +0000237 return printAsmMRegister(MI->getOperand(OpNo), ExtraCode[0]);
Evan Cheng68a44dc2006-04-28 21:19:05 +0000238 }
239 }
240
241 printOperand(MI, OpNo);
242 return false;
243}
244
245bool X86IntelAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
246 unsigned OpNo,
247 unsigned AsmVariant,
248 const char *ExtraCode) {
249 if (ExtraCode && ExtraCode[0])
250 return true; // Unknown modifier.
251 printMemReference(MI, OpNo);
252 return false;
253}
254
Chris Lattnerb9740462005-07-01 22:44:09 +0000255/// printMachineInstruction -- Print out a single X86 LLVM instruction
256/// MI in Intel syntax to the current output stream.
257///
258void X86IntelAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
259 ++EmittedInsts;
260
Evan Chengddb6cc12006-05-05 05:40:20 +0000261 // See if a truncate instruction can be turned into a nop.
262 switch (MI->getOpcode()) {
263 default: break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000264 case X86::TRUNC_64to32:
265 case X86::TRUNC_64to16:
266 case X86::TRUNC_32to16:
267 case X86::TRUNC_32to8:
268 case X86::TRUNC_16to8:
269 case X86::TRUNC_32_to8:
270 case X86::TRUNC_16_to8: {
Evan Chengddb6cc12006-05-05 05:40:20 +0000271 const MachineOperand &MO0 = MI->getOperand(0);
272 const MachineOperand &MO1 = MI->getOperand(1);
273 unsigned Reg0 = MO0.getReg();
274 unsigned Reg1 = MO1.getReg();
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000275 unsigned Opc = MI->getOpcode();
276 if (Opc == X86::TRUNC_64to32)
277 Reg1 = getX86SubSuperRegister(Reg1, MVT::i32);
278 else if (Opc == X86::TRUNC_32to16 || Opc == X86::TRUNC_64to16)
Evan Cheng9733bde2006-05-08 08:01:26 +0000279 Reg1 = getX86SubSuperRegister(Reg1, MVT::i16);
Evan Chengddb6cc12006-05-05 05:40:20 +0000280 else
Evan Cheng9733bde2006-05-08 08:01:26 +0000281 Reg1 = getX86SubSuperRegister(Reg1, MVT::i8);
Jim Laskeya6211dc2006-09-06 18:34:40 +0000282 O << TAI->getCommentString() << " TRUNCATE ";
Evan Cheng9733bde2006-05-08 08:01:26 +0000283 if (Reg0 != Reg1)
284 O << "\n\t";
Evan Chengddb6cc12006-05-05 05:40:20 +0000285 break;
286 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000287 case X86::PsMOVZX64rr32:
288 O << TAI->getCommentString() << " ZERO-EXTEND " << "\n\t";
289 break;
Evan Chengddb6cc12006-05-05 05:40:20 +0000290 }
291
Chris Lattnerb9740462005-07-01 22:44:09 +0000292 // Call the autogenerated instruction printer routines.
293 printInstruction(MI);
294}
295
296bool X86IntelAsmPrinter::doInitialization(Module &M) {
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000297 X86SharedAsmPrinter::doInitialization(M);
Chris Lattnerd0201942006-05-09 05:12:53 +0000298
Jim Laskeya6211dc2006-09-06 18:34:40 +0000299 Mang->markCharUnacceptable('.');
Jeff Cohen06041ab2006-05-04 16:20:22 +0000300
Jeff Cohenbfe9ffb2006-05-02 03:11:50 +0000301 O << "\t.686\n\t.model flat\n\n";
302
303 // Emit declarations for external functions.
304 for (Module::iterator I = M.begin(), E = M.end(); I != E; ++I)
305 if (I->isExternal())
306 O << "\textern " << Mang->getValueName(I) << ":near\n";
307
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000308 // Emit declarations for external globals. Note that VC++ always declares
309 // external globals to have type byte, and if that's good enough for VC++...
Jeff Cohenbfe9ffb2006-05-02 03:11:50 +0000310 for (Module::const_global_iterator I = M.global_begin(), E = M.global_end();
311 I != E; ++I) {
312 if (I->isExternal())
313 O << "\textern " << Mang->getValueName(I) << ":byte\n";
314 }
315
Chris Lattnerb9740462005-07-01 22:44:09 +0000316 return false;
317}
318
Jeff Cohenbfe9ffb2006-05-02 03:11:50 +0000319bool X86IntelAsmPrinter::doFinalization(Module &M) {
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000320 const TargetData *TD = TM.getTargetData();
321
322 // Print out module-level global variables here.
323 for (Module::const_global_iterator I = M.global_begin(), E = M.global_end();
324 I != E; ++I) {
325 if (I->isExternal()) continue; // External global require no code
326
327 // Check to see if this is a special global used by LLVM, if so, emit it.
328 if (EmitSpecialLLVMGlobal(I))
329 continue;
330
331 std::string name = Mang->getValueName(I);
332 Constant *C = I->getInitializer();
333 unsigned Size = TD->getTypeSize(C->getType());
334 unsigned Align = getPreferredAlignmentLog(I);
335 bool bCustomSegment = false;
336
337 switch (I->getLinkage()) {
338 case GlobalValue::LinkOnceLinkage:
339 case GlobalValue::WeakLinkage:
Chris Lattner8488ba22006-05-09 04:59:56 +0000340 SwitchToDataSection("", 0);
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000341 O << name << "?\tsegment common 'COMMON'\n";
342 bCustomSegment = true;
343 // FIXME: the default alignment is 16 bytes, but 1, 2, 4, and 256
344 // are also available.
345 break;
346 case GlobalValue::AppendingLinkage:
Chris Lattner8488ba22006-05-09 04:59:56 +0000347 SwitchToDataSection("", 0);
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000348 O << name << "?\tsegment public 'DATA'\n";
349 bCustomSegment = true;
350 // FIXME: the default alignment is 16 bytes, but 1, 2, 4, and 256
351 // are also available.
352 break;
353 case GlobalValue::ExternalLinkage:
354 O << "\tpublic " << name << "\n";
355 // FALL THROUGH
356 case GlobalValue::InternalLinkage:
Jim Laskeya6211dc2006-09-06 18:34:40 +0000357 SwitchToDataSection(TAI->getDataSection(), I);
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000358 break;
359 default:
360 assert(0 && "Unknown linkage type!");
361 }
362
363 if (!bCustomSegment)
364 EmitAlignment(Align, I);
365
Jim Laskeya6211dc2006-09-06 18:34:40 +0000366 O << name << ":\t\t\t\t" << TAI->getCommentString()
367 << " " << I->getName() << '\n';
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000368
369 EmitGlobalConstant(C);
370
371 if (bCustomSegment)
372 O << name << "?\tends\n";
373 }
374
375 // Bypass X86SharedAsmPrinter::doFinalization().
376 AsmPrinter::doFinalization(M);
Chris Lattnere0006c62006-05-09 05:15:24 +0000377 SwitchToDataSection("", 0);
Jeff Cohenbfe9ffb2006-05-02 03:11:50 +0000378 O << "\tend\n";
Jeff Cohence9b9fe2006-05-06 21:27:14 +0000379 return false; // success
Jeff Cohenbfe9ffb2006-05-02 03:11:50 +0000380}
381
Jeff Cohen24a62a92006-05-02 01:16:28 +0000382void X86IntelAsmPrinter::EmitString(const ConstantArray *CVA) const {
383 unsigned NumElts = CVA->getNumOperands();
384 if (NumElts) {
385 // ML does not have escape sequences except '' for '. It also has a maximum
386 // string length of 255.
387 unsigned len = 0;
388 bool inString = false;
389 for (unsigned i = 0; i < NumElts; i++) {
390 int n = cast<ConstantInt>(CVA->getOperand(i))->getRawValue() & 255;
391 if (len == 0)
392 O << "\tdb ";
393
394 if (n >= 32 && n <= 127) {
395 if (!inString) {
396 if (len > 0) {
397 O << ",'";
398 len += 2;
399 } else {
400 O << "'";
401 len++;
402 }
403 inString = true;
404 }
405 if (n == '\'') {
406 O << "'";
407 len++;
408 }
409 O << char(n);
410 } else {
411 if (inString) {
412 O << "'";
413 len++;
414 inString = false;
415 }
416 if (len > 0) {
417 O << ",";
418 len++;
419 }
420 O << n;
421 len += 1 + (n > 9) + (n > 99);
422 }
423
424 if (len > 60) {
425 if (inString) {
426 O << "'";
427 inString = false;
428 }
429 O << "\n";
430 len = 0;
431 }
432 }
433
434 if (len > 0) {
435 if (inString)
436 O << "'";
437 O << "\n";
438 }
439 }
440}
441
Chris Lattnerb9740462005-07-01 22:44:09 +0000442// Include the auto-generated portion of the assembly writer.
443#include "X86GenAsmWriter1.inc"