Akira Hatanaka | df98a7a | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 1 | //===- Mips16InstrInfo.td - Target Description for Mips16 -*- tablegen -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes Mips16 instructions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 13 | // |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 14 | // |
| 15 | // Mips Address |
| 16 | // |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 17 | def addr16 : ComplexPattern<iPTR, 2, "selectAddr16", [frameindex]>; |
| 18 | def addr16sp : ComplexPattern<iPTR, 2, "selectAddr16SP", [frameindex]>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 19 | |
| 20 | // |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 21 | // Address operand |
| 22 | def mem16 : Operand<i32> { |
| 23 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 24 | let MIOperandInfo = (ops CPU16Regs, simm16); |
| 25 | let EncoderMethod = "getMemEncoding"; |
| 26 | } |
| 27 | |
| 28 | def mem16sp : Operand<i32> { |
| 29 | let PrintMethod = "printMemOperand"; |
| 30 | // This should be CPUSPReg but the MIPS16 subtarget isn't good enough at |
| 31 | // keeping the sp-relative load and the other varieties separate at the |
| 32 | // moment. This lie fixes the problem sufficiently well to fix the errors |
| 33 | // emitted by -verify-machineinstrs and the output ends up correct as long |
| 34 | // as we use an external assembler (which is already a requirement for MIPS16 |
| 35 | // for several other reasons). |
| 36 | let MIOperandInfo = (ops CPU16RegsPlusSP, simm16); |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 37 | let EncoderMethod = "getMemEncoding"; |
| 38 | } |
| 39 | |
| 40 | def mem16_ea : Operand<i32> { |
| 41 | let PrintMethod = "printMemOperandEA"; |
Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 42 | let MIOperandInfo = (ops CPU16RegsPlusSP, simm16); |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 43 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 44 | } |
| 45 | |
Daniel Sanders | a45d3e4 | 2016-04-11 15:20:40 +0000 | [diff] [blame] | 46 | def pcrel16 : Operand<i32>; |
| 47 | |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 48 | // |
Reed Kotler | f0e6968 | 2013-11-12 02:27:12 +0000 | [diff] [blame] | 49 | // I-type instruction format |
| 50 | // |
| 51 | // this is only used by bimm. the actual assembly value is a 12 bit signed |
| 52 | // number |
| 53 | // |
| 54 | class FI16_ins<bits<5> op, string asmstr, InstrItinClass itin>: |
| 55 | FI16<op, (outs), (ins brtarget:$imm16), |
| 56 | !strconcat(asmstr, "\t$imm16 # 16 bit inst"), [], itin>; |
| 57 | |
| 58 | // |
Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 59 | // |
| 60 | // I8 instruction format |
| 61 | // |
| 62 | |
| 63 | class FI816_ins_base<bits<3> _func, string asmstr, |
| 64 | string asmstr2, InstrItinClass itin>: |
| 65 | FI816<_func, (outs), (ins simm16:$imm), !strconcat(asmstr, asmstr2), |
| 66 | [], itin>; |
| 67 | |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 68 | class FI816_ins<bits<3> _func, string asmstr, |
| 69 | InstrItinClass itin>: |
| 70 | FI816_ins_base<_func, asmstr, "\t$imm # 16 bit inst", itin>; |
| 71 | |
Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 72 | class FI816_SP_ins<bits<3> _func, string asmstr, |
| 73 | InstrItinClass itin>: |
| 74 | FI816_ins_base<_func, asmstr, "\t$$sp, $imm # 16 bit inst", itin>; |
| 75 | |
| 76 | // |
Reed Kotler | b9bf8dc | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 77 | // RI instruction format |
| 78 | // |
| 79 | |
| 80 | |
Reed Kotler | d821719 | 2013-02-19 00:20:58 +0000 | [diff] [blame] | 81 | class FRI16_ins_base<bits<5> op, string asmstr, string asmstr2, |
| 82 | InstrItinClass itin>: |
| 83 | FRI16<op, (outs CPU16Regs:$rx), (ins simm16:$imm), |
| 84 | !strconcat(asmstr, asmstr2), [], itin>; |
| 85 | |
| 86 | class FRI16_ins<bits<5> op, string asmstr, |
| 87 | InstrItinClass itin>: |
| 88 | FRI16_ins_base<op, asmstr, "\t$rx, $imm \t# 16 bit inst", itin>; |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 89 | |
Reed Kotler | 0f007fc | 2013-11-05 08:14:14 +0000 | [diff] [blame] | 90 | class FRI16_TCP_ins<bits<5> _op, string asmstr, |
| 91 | InstrItinClass itin>: |
| 92 | FRI16<_op, (outs CPU16Regs:$rx), (ins pcrel16:$imm, i32imm:$size), |
| 93 | !strconcat(asmstr, "\t$rx, $imm\t# 16 bit inst"), [], itin>; |
| 94 | |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 95 | class FRI16R_ins_base<bits<5> op, string asmstr, string asmstr2, |
| 96 | InstrItinClass itin>: |
| 97 | FRI16<op, (outs), (ins CPU16Regs:$rx, simm16:$imm), |
| 98 | !strconcat(asmstr, asmstr2), [], itin>; |
| 99 | |
| 100 | class FRI16R_ins<bits<5> op, string asmstr, |
| 101 | InstrItinClass itin>: |
| 102 | FRI16R_ins_base<op, asmstr, "\t$rx, $imm \t# 16 bit inst", itin>; |
| 103 | |
Reed Kotler | b9bf8dc | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 104 | class F2RI16_ins<bits<5> _op, string asmstr, |
| 105 | InstrItinClass itin>: |
| 106 | FRI16<_op, (outs CPU16Regs:$rx), (ins CPU16Regs:$rx_, simm16:$imm), |
| 107 | !strconcat(asmstr, "\t$rx, $imm\t# 16 bit inst"), [], itin> { |
| 108 | let Constraints = "$rx_ = $rx"; |
| 109 | } |
| 110 | |
Reed Kotler | 97ba5f2 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 111 | class FRI16_B_ins<bits<5> _op, string asmstr, |
| 112 | InstrItinClass itin>: |
| 113 | FRI16<_op, (outs), (ins CPU16Regs:$rx, brtarget:$imm), |
| 114 | !strconcat(asmstr, "\t$rx, $imm # 16 bit inst"), [], itin>; |
Reed Kotler | b9bf8dc | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 115 | // |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 116 | // Compare a register and immediate and place result in CC |
| 117 | // Implicit use of T8 |
| 118 | // |
| 119 | // EXT-CCRR Instruction format |
| 120 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 121 | class FEXT_CCRXI16_ins<string asmstr>: |
| 122 | MipsPseudo16<(outs CPU16Regs:$cc), (ins CPU16Regs:$rx, simm16:$imm), |
| 123 | !strconcat(asmstr, "\t$rx, $imm\n\tmove\t$cc, $$t8"), []> { |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 124 | let isCodeGenOnly=1; |
Reed Kotler | bd1058a | 2013-02-25 02:25:47 +0000 | [diff] [blame] | 125 | let usesCustomInserter = 1; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 126 | } |
| 127 | |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 128 | // JAL and JALX instruction format |
| 129 | // |
| 130 | class FJAL16_ins<bits<1> _X, string asmstr, |
| 131 | InstrItinClass itin>: |
Daniel Sanders | 5d3840f | 2016-03-29 09:40:38 +0000 | [diff] [blame] | 132 | FJAL16<_X, (outs), (ins uimm26:$imm), |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 133 | !strconcat(asmstr, "\t$imm\n\tnop"),[], |
| 134 | itin> { |
| 135 | let isCodeGenOnly=1; |
Reed Kotler | 43788a2 | 2014-01-16 00:47:46 +0000 | [diff] [blame] | 136 | let Size=6; |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 137 | } |
Reed Kotler | ad450f2 | 2013-11-29 22:32:56 +0000 | [diff] [blame] | 138 | |
| 139 | class FJALB16_ins<bits<1> _X, string asmstr, |
| 140 | InstrItinClass itin>: |
Daniel Sanders | 5d3840f | 2016-03-29 09:40:38 +0000 | [diff] [blame] | 141 | FJAL16<_X, (outs), (ins uimm26:$imm), |
Reed Kotler | ad450f2 | 2013-11-29 22:32:56 +0000 | [diff] [blame] | 142 | !strconcat(asmstr, "\t$imm\t# branch\n\tnop"),[], |
| 143 | itin> { |
| 144 | let isCodeGenOnly=1; |
Reed Kotler | 43788a2 | 2014-01-16 00:47:46 +0000 | [diff] [blame] | 145 | let Size=6; |
Reed Kotler | ad450f2 | 2013-11-29 22:32:56 +0000 | [diff] [blame] | 146 | } |
| 147 | |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 148 | // |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 149 | // EXT-I instruction format |
| 150 | // |
| 151 | class FEXT_I16_ins<bits<5> eop, string asmstr, InstrItinClass itin> : |
| 152 | FEXT_I16<eop, (outs), (ins brtarget:$imm16), |
| 153 | !strconcat(asmstr, "\t$imm16"),[], itin>; |
| 154 | |
| 155 | // |
| 156 | // EXT-I8 instruction format |
| 157 | // |
| 158 | |
| 159 | class FEXT_I816_ins_base<bits<3> _func, string asmstr, |
| 160 | string asmstr2, InstrItinClass itin>: |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 161 | FEXT_I816<_func, (outs), (ins simm16:$imm), !strconcat(asmstr, asmstr2), |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 162 | [], itin>; |
| 163 | |
| 164 | class FEXT_I816_ins<bits<3> _func, string asmstr, |
| 165 | InstrItinClass itin>: |
| 166 | FEXT_I816_ins_base<_func, asmstr, "\t$imm", itin>; |
| 167 | |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 168 | class FEXT_I816_SP_ins<bits<3> _func, string asmstr, |
| 169 | InstrItinClass itin>: |
| 170 | FEXT_I816_ins_base<_func, asmstr, "\t$$sp, $imm", itin>; |
| 171 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 172 | // |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 173 | // Assembler formats in alphabetical order. |
| 174 | // Natural and pseudos are mixed together. |
| 175 | // |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 176 | // Compare two registers and place result in CC |
| 177 | // Implicit use of T8 |
| 178 | // |
| 179 | // CC-RR Instruction format |
| 180 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 181 | class FCCRR16_ins<string asmstr> : |
| 182 | MipsPseudo16<(outs CPU16Regs:$cc), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 183 | !strconcat(asmstr, "\t$rx, $ry\n\tmove\t$cc, $$t8"), []> { |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 184 | let isCodeGenOnly=1; |
Reed Kotler | bd1058a | 2013-02-25 02:25:47 +0000 | [diff] [blame] | 185 | let usesCustomInserter = 1; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 186 | } |
| 187 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 188 | // |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 189 | // EXT-RI instruction format |
| 190 | // |
| 191 | |
| 192 | class FEXT_RI16_ins_base<bits<5> _op, string asmstr, string asmstr2, |
| 193 | InstrItinClass itin>: |
| 194 | FEXT_RI16<_op, (outs CPU16Regs:$rx), (ins simm16:$imm), |
| 195 | !strconcat(asmstr, asmstr2), [], itin>; |
| 196 | |
| 197 | class FEXT_RI16_ins<bits<5> _op, string asmstr, |
| 198 | InstrItinClass itin>: |
| 199 | FEXT_RI16_ins_base<_op, asmstr, "\t$rx, $imm", itin>; |
| 200 | |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 201 | class FEXT_RI16R_ins_base<bits<5> _op, string asmstr, string asmstr2, |
| 202 | InstrItinClass itin>: |
| 203 | FEXT_RI16<_op, (outs ), (ins CPU16Regs:$rx, simm16:$imm), |
| 204 | !strconcat(asmstr, asmstr2), [], itin>; |
| 205 | |
| 206 | class FEXT_RI16R_ins<bits<5> _op, string asmstr, |
| 207 | InstrItinClass itin>: |
| 208 | FEXT_RI16R_ins_base<_op, asmstr, "\t$rx, $imm", itin>; |
| 209 | |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 210 | class FEXT_RI16_PC_ins<bits<5> _op, string asmstr, InstrItinClass itin>: |
| 211 | FEXT_RI16_ins_base<_op, asmstr, "\t$rx, $$pc, $imm", itin>; |
| 212 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 213 | class FEXT_RI16_B_ins<bits<5> _op, string asmstr, |
| 214 | InstrItinClass itin>: |
| 215 | FEXT_RI16<_op, (outs), (ins CPU16Regs:$rx, brtarget:$imm), |
| 216 | !strconcat(asmstr, "\t$rx, $imm"), [], itin>; |
| 217 | |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 218 | class FEXT_RI16_TCP_ins<bits<5> _op, string asmstr, |
| 219 | InstrItinClass itin>: |
Reed Kotler | 0f007fc | 2013-11-05 08:14:14 +0000 | [diff] [blame] | 220 | FEXT_RI16<_op, (outs CPU16Regs:$rx), (ins pcrel16:$imm, i32imm:$size), |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 221 | !strconcat(asmstr, "\t$rx, $imm"), [], itin>; |
| 222 | |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 223 | class FEXT_2RI16_ins<bits<5> _op, string asmstr, |
| 224 | InstrItinClass itin>: |
| 225 | FEXT_RI16<_op, (outs CPU16Regs:$rx), (ins CPU16Regs:$rx_, simm16:$imm), |
| 226 | !strconcat(asmstr, "\t$rx, $imm"), [], itin> { |
| 227 | let Constraints = "$rx_ = $rx"; |
| 228 | } |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 229 | |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 230 | // |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 231 | // EXT-RRI instruction format |
| 232 | // |
| 233 | |
| 234 | class FEXT_RRI16_mem_ins<bits<5> op, string asmstr, Operand MemOpnd, |
| 235 | InstrItinClass itin>: |
| 236 | FEXT_RRI16<op, (outs CPU16Regs:$ry), (ins MemOpnd:$addr), |
| 237 | !strconcat(asmstr, "\t$ry, $addr"), [], itin>; |
| 238 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 239 | class FEXT_RRI16_mem2_ins<bits<5> op, string asmstr, Operand MemOpnd, |
| 240 | InstrItinClass itin>: |
| 241 | FEXT_RRI16<op, (outs ), (ins CPU16Regs:$ry, MemOpnd:$addr), |
| 242 | !strconcat(asmstr, "\t$ry, $addr"), [], itin>; |
| 243 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 244 | // |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 245 | // |
| 246 | // EXT-RRI-A instruction format |
| 247 | // |
| 248 | |
| 249 | class FEXT_RRI_A16_mem_ins<bits<1> op, string asmstr, Operand MemOpnd, |
| 250 | InstrItinClass itin>: |
| 251 | FEXT_RRI_A16<op, (outs CPU16Regs:$ry), (ins MemOpnd:$addr), |
| 252 | !strconcat(asmstr, "\t$ry, $addr"), [], itin>; |
| 253 | |
| 254 | // |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 255 | // EXT-SHIFT instruction format |
| 256 | // |
| 257 | class FEXT_SHIFT16_ins<bits<2> _f, string asmstr, InstrItinClass itin>: |
Akira Hatanaka | 3121353 | 2013-09-07 00:02:02 +0000 | [diff] [blame] | 258 | FEXT_SHIFT16<_f, (outs CPU16Regs:$rx), (ins CPU16Regs:$ry, uimm5:$sa), |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 259 | !strconcat(asmstr, "\t$rx, $ry, $sa"), [], itin>; |
| 260 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 261 | // |
| 262 | // EXT-T8I8 |
| 263 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 264 | class FEXT_T8I816_ins<string asmstr, string asmstr2>: |
| 265 | MipsPseudo16<(outs), |
| 266 | (ins CPU16Regs:$rx, CPU16Regs:$ry, brtarget:$imm), |
| 267 | !strconcat(asmstr2, !strconcat("\t$rx, $ry\n\t", |
| 268 | !strconcat(asmstr, "\t$imm"))),[]> { |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 269 | let isCodeGenOnly=1; |
Reed Kotler | e2bead7 | 2013-02-24 06:16:39 +0000 | [diff] [blame] | 270 | let usesCustomInserter = 1; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 271 | } |
| 272 | |
| 273 | // |
| 274 | // EXT-T8I8I |
| 275 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 276 | class FEXT_T8I8I16_ins<string asmstr, string asmstr2>: |
| 277 | MipsPseudo16<(outs), |
| 278 | (ins CPU16Regs:$rx, simm16:$imm, brtarget:$targ), |
| 279 | !strconcat(asmstr2, !strconcat("\t$rx, $imm\n\t", |
| 280 | !strconcat(asmstr, "\t$targ"))), []> { |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 281 | let isCodeGenOnly=1; |
Reed Kotler | 7a86b3d | 2013-02-24 23:17:51 +0000 | [diff] [blame] | 282 | let usesCustomInserter = 1; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 283 | } |
| 284 | // |
| 285 | |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 286 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 287 | // |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 288 | // I8_MOVR32 instruction format (used only by the MOVR32 instructio |
| 289 | // |
| 290 | class FI8_MOVR3216_ins<string asmstr, InstrItinClass itin>: |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 291 | FI8_MOVR3216<(outs CPU16Regs:$rz), (ins GPR32:$r32), |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 292 | !strconcat(asmstr, "\t$rz, $r32"), [], itin>; |
| 293 | |
| 294 | // |
| 295 | // I8_MOV32R instruction format (used only by MOV32R instruction) |
| 296 | // |
| 297 | |
| 298 | class FI8_MOV32R16_ins<string asmstr, InstrItinClass itin>: |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 299 | FI8_MOV32R16<(outs GPR32:$r32), (ins CPU16Regs:$rz), |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 300 | !strconcat(asmstr, "\t$r32, $rz"), [], itin>; |
| 301 | |
| 302 | // |
| 303 | // This are pseudo formats for multiply |
Alp Toker | f907b89 | 2013-12-05 05:44:44 +0000 | [diff] [blame] | 304 | // This first one can be changed to non-pseudo now. |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 305 | // |
| 306 | // MULT |
| 307 | // |
| 308 | class FMULT16_ins<string asmstr, InstrItinClass itin> : |
| 309 | MipsPseudo16<(outs), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 310 | !strconcat(asmstr, "\t$rx, $ry"), []>; |
| 311 | |
| 312 | // |
| 313 | // MULT-LO |
| 314 | // |
| 315 | class FMULT16_LO_ins<string asmstr, InstrItinClass itin> : |
| 316 | MipsPseudo16<(outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 317 | !strconcat(asmstr, "\t$rx, $ry\n\tmflo\t$rz"), []> { |
| 318 | let isCodeGenOnly=1; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | // |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 322 | // RR-type instruction format |
| 323 | // |
| 324 | |
| 325 | class FRR16_ins<bits<5> f, string asmstr, InstrItinClass itin> : |
| 326 | FRR16<f, (outs CPU16Regs:$rx), (ins CPU16Regs:$ry), |
| 327 | !strconcat(asmstr, "\t$rx, $ry"), [], itin> { |
| 328 | } |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 329 | |
Reed Kotler | bb870e2 | 2013-08-07 04:00:26 +0000 | [diff] [blame] | 330 | class FRRBreakNull16_ins<string asmstr, InstrItinClass itin> : |
| 331 | FRRBreak16<(outs), (ins), asmstr, [], itin> { |
| 332 | let Code=0; |
| 333 | } |
| 334 | |
Reed Kotler | 80070bd | 2013-02-23 23:37:03 +0000 | [diff] [blame] | 335 | class FRR16R_ins<bits<5> f, string asmstr, InstrItinClass itin> : |
| 336 | FRR16<f, (outs), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 337 | !strconcat(asmstr, "\t$rx, $ry"), [], itin> { |
| 338 | } |
| 339 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 340 | class FRRTR16_ins<string asmstr> : |
| 341 | MipsPseudo16<(outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 342 | !strconcat(asmstr, "\t$rx, $ry\n\tmove\t$rz, $$t8"), []> ; |
Reed Kotler | 287f044 | 2012-10-26 04:46:26 +0000 | [diff] [blame] | 343 | |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 344 | // |
| 345 | // maybe refactor but need a $zero as a dummy first parameter |
| 346 | // |
| 347 | class FRR16_div_ins<bits<5> f, string asmstr, InstrItinClass itin> : |
| 348 | FRR16<f, (outs ), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 349 | !strconcat(asmstr, "\t$$zero, $rx, $ry"), [], itin> ; |
| 350 | |
Reed Kotler | 4e1c629 | 2012-10-26 16:18:19 +0000 | [diff] [blame] | 351 | class FUnaryRR16_ins<bits<5> f, string asmstr, InstrItinClass itin> : |
| 352 | FRR16<f, (outs CPU16Regs:$rx), (ins CPU16Regs:$ry), |
| 353 | !strconcat(asmstr, "\t$rx, $ry"), [], itin> ; |
| 354 | |
| 355 | |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 356 | class FRR16_M_ins<bits<5> f, string asmstr, |
| 357 | InstrItinClass itin> : |
| 358 | FRR16<f, (outs CPU16Regs:$rx), (ins), |
| 359 | !strconcat(asmstr, "\t$rx"), [], itin>; |
| 360 | |
| 361 | class FRxRxRy16_ins<bits<5> f, string asmstr, |
| 362 | InstrItinClass itin> : |
| 363 | FRR16<f, (outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 364 | !strconcat(asmstr, "\t$rz, $ry"), |
| 365 | [], itin> { |
| 366 | let Constraints = "$rx = $rz"; |
| 367 | } |
| 368 | |
| 369 | let rx=0 in |
| 370 | class FRR16_JALRC_RA_only_ins<bits<1> nd_, bits<1> l_, |
| 371 | string asmstr, InstrItinClass itin>: |
| 372 | FRR16_JALRC<nd_, l_, 1, (outs), (ins), !strconcat(asmstr, "\t $$ra"), |
| 373 | [], itin> ; |
| 374 | |
Reed Kotler | e6c3157 | 2012-10-28 23:08:07 +0000 | [diff] [blame] | 375 | |
| 376 | class FRR16_JALRC_ins<bits<1> nd, bits<1> l, bits<1> ra, |
| 377 | string asmstr, InstrItinClass itin>: |
Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 378 | FRR16_JALRC<nd, l, ra, (outs), (ins CPU16Regs:$rx), |
Reed Kotler | e6c3157 | 2012-10-28 23:08:07 +0000 | [diff] [blame] | 379 | !strconcat(asmstr, "\t $rx"), [], itin> ; |
| 380 | |
Reed Kotler | 445d0ad | 2013-10-07 20:46:19 +0000 | [diff] [blame] | 381 | class FRR_SF16_ins |
| 382 | <bits<5> _funct, bits<3> _subfunc, |
| 383 | string asmstr, InstrItinClass itin>: |
| 384 | FRR_SF16<_funct, _subfunc, (outs CPU16Regs:$rx), (ins CPU16Regs:$rx_), |
| 385 | !strconcat(asmstr, "\t $rx"), |
| 386 | [], itin> { |
| 387 | let Constraints = "$rx_ = $rx"; |
| 388 | } |
Reed Kotler | 0f2e44a | 2012-10-10 01:58:16 +0000 | [diff] [blame] | 389 | // |
| 390 | // RRR-type instruction format |
| 391 | // |
| 392 | |
| 393 | class FRRR16_ins<bits<2> _f, string asmstr, InstrItinClass itin> : |
| 394 | FRRR16<_f, (outs CPU16Regs:$rz), (ins CPU16Regs:$rx, CPU16Regs:$ry), |
| 395 | !strconcat(asmstr, "\t$rz, $rx, $ry"), [], itin>; |
| 396 | |
| 397 | // |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 398 | // These Sel patterns support the generation of conditional move |
| 399 | // pseudo instructions. |
| 400 | // |
| 401 | // The nomenclature uses the components making up the pseudo and may |
| 402 | // be a bit counter intuitive when compared with the end result we seek. |
| 403 | // For example using a bqez in the example directly below results in the |
| 404 | // conditional move being done if the tested register is not zero. |
| 405 | // I considered in easier to check by keeping the pseudo consistent with |
| 406 | // it's components but it could have been done differently. |
| 407 | // |
| 408 | // The simplest case is when can test and operand directly and do the |
| 409 | // conditional move based on a simple mips16 conditional |
| 410 | // branch instruction. |
| 411 | // for example: |
| 412 | // if $op == beqz or bnez: |
| 413 | // |
| 414 | // $op1 $rt, .+4 |
| 415 | // move $rd, $rs |
| 416 | // |
| 417 | // if $op == beqz, then if $rt != 0, then the conditional assignment |
| 418 | // $rd = $rs is done. |
| 419 | |
| 420 | // if $op == bnez, then if $rt == 0, then the conditional assignment |
| 421 | // $rd = $rs is done. |
| 422 | // |
| 423 | // So this pseudo class only has one operand, i.e. op |
| 424 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 425 | class Sel<string op>: |
| 426 | MipsPseudo16<(outs CPU16Regs:$rd_), (ins CPU16Regs:$rd, CPU16Regs:$rs, |
| 427 | CPU16Regs:$rt), |
| 428 | !strconcat(op, "\t$rt, .+4\n\t\n\tmove $rd, $rs"), []> { |
| 429 | //let isCodeGenOnly=1; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 430 | let Constraints = "$rd = $rd_"; |
Reed Kotler | 97ba5f2 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 431 | let usesCustomInserter = 1; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 432 | } |
| 433 | |
| 434 | // |
| 435 | // The next two instruction classes allow for an operand which tests |
| 436 | // two operands and returns a value in register T8 and |
| 437 | //then does a conditional branch based on the value of T8 |
| 438 | // |
| 439 | |
| 440 | // op2 can be cmpi or slti/sltiu |
| 441 | // op1 can bteqz or btnez |
| 442 | // the operands for op2 are a register and a signed constant |
| 443 | // |
| 444 | // $op2 $t, $imm ;test register t and branch conditionally |
| 445 | // $op1 .+4 ;op1 is a conditional branch |
| 446 | // move $rd, $rs |
| 447 | // |
| 448 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 449 | class SeliT<string op1, string op2>: |
| 450 | MipsPseudo16<(outs CPU16Regs:$rd_), (ins CPU16Regs:$rd, CPU16Regs:$rs, |
| 451 | CPU16Regs:$rl, simm16:$imm), |
| 452 | !strconcat(op2, |
| 453 | !strconcat("\t$rl, $imm\n\t", |
| 454 | !strconcat(op1, "\t.+4\n\tmove $rd, $rs"))), []> { |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 455 | let isCodeGenOnly=1; |
| 456 | let Constraints = "$rd = $rd_"; |
Reed Kotler | 4416cda | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 457 | let usesCustomInserter = 1; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 458 | } |
| 459 | |
| 460 | // |
| 461 | // op2 can be cmp or slt/sltu |
| 462 | // op1 can be bteqz or btnez |
| 463 | // the operands for op2 are two registers |
| 464 | // op1 is a conditional branch |
| 465 | // |
| 466 | // |
| 467 | // $op2 $rl, $rr ;test registers rl,rr |
| 468 | // $op1 .+4 ;op2 is a conditional branch |
| 469 | // move $rd, $rs |
| 470 | // |
| 471 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 472 | class SelT<string op1, string op2>: |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 473 | MipsPseudo16<(outs CPU16Regs:$rd_), |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 474 | (ins CPU16Regs:$rd, CPU16Regs:$rs, |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 475 | CPU16Regs:$rl, CPU16Regs:$rr), |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 476 | !strconcat(op2, |
| 477 | !strconcat("\t$rl, $rr\n\t", |
| 478 | !strconcat(op1, "\t.+4\n\tmove $rd, $rs"))), []> { |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 479 | let isCodeGenOnly=1; |
| 480 | let Constraints = "$rd = $rd_"; |
Reed Kotler | dacee2b | 2013-02-23 03:09:56 +0000 | [diff] [blame] | 481 | let usesCustomInserter = 1; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 482 | } |
| 483 | |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 484 | // |
| 485 | // 32 bit constant |
| 486 | // |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 487 | def Constant32: |
Daniel Sanders | b3c2764 | 2016-04-04 15:32:49 +0000 | [diff] [blame] | 488 | MipsPseudo16<(outs), (ins simm32:$imm), "\t.word $imm", []>; |
Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 489 | |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 490 | def LwConstant32: |
Daniel Sanders | b3c2764 | 2016-04-04 15:32:49 +0000 | [diff] [blame] | 491 | MipsPseudo16<(outs CPU16Regs:$rx), (ins simm32:$imm, simm32:$constid), |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 492 | "lw\t$rx, 1f\n\tb\t2f\n\t.align\t2\n1: \t.word\t$imm\n2:", []>; |
| 493 | |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 494 | |
| 495 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 496 | // Some general instruction class info |
| 497 | // |
| 498 | // |
| 499 | |
| 500 | class ArithLogic16Defs<bit isCom=0> { |
| 501 | bits<5> shamt = 0; |
| 502 | bit isCommutable = isCom; |
| 503 | bit isReMaterializable = 1; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 504 | bit hasSideEffects = 0; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 505 | } |
| 506 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 507 | class branch16 { |
| 508 | bit isBranch = 1; |
| 509 | bit isTerminator = 1; |
| 510 | bit isBarrier = 1; |
| 511 | } |
| 512 | |
| 513 | class cbranch16 { |
| 514 | bit isBranch = 1; |
| 515 | bit isTerminator = 1; |
| 516 | } |
| 517 | |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 518 | class MayLoad { |
| 519 | bit mayLoad = 1; |
| 520 | } |
| 521 | |
| 522 | class MayStore { |
| 523 | bit mayStore = 1; |
| 524 | } |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 525 | // |
Akira Hatanaka | 64626fc | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 526 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 527 | |
Akira Hatanaka | 64626fc | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 528 | // Format: ADDIU rx, immediate MIPS16e |
| 529 | // Purpose: Add Immediate Unsigned Word (2-Operand, Extended) |
| 530 | // To add a constant to a 32-bit integer. |
| 531 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 532 | def AddiuRxImmX16: FEXT_RI16_ins<0b01001, "addiu", IIM16Alu>; |
Akira Hatanaka | 64626fc | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 533 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 534 | def AddiuRxRxImm16: F2RI16_ins<0b01001, "addiu", IIM16Alu>, |
Reed Kotler | b9bf8dc | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 535 | ArithLogic16Defs<0> { |
| 536 | let AddedComplexity = 5; |
| 537 | } |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 538 | def AddiuRxRxImmX16: FEXT_2RI16_ins<0b01001, "addiu", IIM16Alu>, |
Reed Kotler | ec8a549 | 2013-02-14 03:05:25 +0000 | [diff] [blame] | 539 | ArithLogic16Defs<0> { |
| 540 | let isCodeGenOnly = 1; |
| 541 | } |
Akira Hatanaka | 64626fc | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 542 | |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 543 | def AddiuRxRyOffMemX16: |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 544 | FEXT_RRI_A16_mem_ins<0, "addiu", mem16_ea, IIM16Alu>; |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 545 | |
Akira Hatanaka | 64626fc | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 546 | // |
| 547 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 548 | // Format: ADDIU rx, pc, immediate MIPS16e |
| 549 | // Purpose: Add Immediate Unsigned Word (3-Operand, PC-Relative, Extended) |
| 550 | // To add a constant to the program counter. |
| 551 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 552 | def AddiuRxPcImmX16: FEXT_RI16_PC_ins<0b00001, "addiu", IIM16Alu>; |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 553 | |
| 554 | // |
| 555 | // Format: ADDIU sp, immediate MIPS16e |
| 556 | // Purpose: Add Immediate Unsigned Word (2-Operand, SP-Relative, Extended) |
| 557 | // To add a constant to the stack pointer. |
| 558 | // |
Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 559 | def AddiuSpImm16 |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 560 | : FI816_SP_ins<0b011, "addiu", IIM16Alu> { |
Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 561 | let Defs = [SP]; |
| 562 | let Uses = [SP]; |
| 563 | let AddedComplexity = 5; |
| 564 | } |
| 565 | |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 566 | def AddiuSpImmX16 |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 567 | : FEXT_I816_SP_ins<0b011, "addiu", IIM16Alu> { |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 568 | let Defs = [SP]; |
| 569 | let Uses = [SP]; |
Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 570 | } |
Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 571 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 572 | // |
| 573 | // Format: ADDU rz, rx, ry MIPS16e |
| 574 | // Purpose: Add Unsigned Word (3-Operand) |
| 575 | // To add 32-bit integers. |
| 576 | // |
| 577 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 578 | def AdduRxRyRz16: FRRR16_ins<01, "addu", IIM16Alu>, ArithLogic16Defs<1>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 579 | |
| 580 | // |
| 581 | // Format: AND rx, ry MIPS16e |
| 582 | // Purpose: AND |
| 583 | // To do a bitwise logical AND. |
| 584 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 585 | def AndRxRxRy16: FRxRxRy16_ins<0b01100, "and", IIM16Alu>, ArithLogic16Defs<1>; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 586 | |
| 587 | |
| 588 | // |
| 589 | // Format: BEQZ rx, offset MIPS16e |
Reed Kotler | 97ba5f2 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 590 | // Purpose: Branch on Equal to Zero |
| 591 | // To test a GPR then do a PC-relative conditional branch. |
| 592 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 593 | def BeqzRxImm16: FRI16_B_ins<0b00100, "beqz", IIM16Alu>, cbranch16; |
Reed Kotler | 97ba5f2 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 594 | |
| 595 | |
| 596 | // |
| 597 | // Format: BEQZ rx, offset MIPS16e |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 598 | // Purpose: Branch on Equal to Zero (Extended) |
| 599 | // To test a GPR then do a PC-relative conditional branch. |
| 600 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 601 | def BeqzRxImmX16: FEXT_RI16_B_ins<0b00100, "beqz", IIM16Alu>, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 602 | |
Reed Kotler | f0e6968 | 2013-11-12 02:27:12 +0000 | [diff] [blame] | 603 | // |
| 604 | // Format: B offset MIPS16e |
| 605 | // Purpose: Unconditional Branch (Extended) |
| 606 | // To do an unconditional PC-relative branch. |
| 607 | // |
| 608 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 609 | def Bimm16: FI16_ins<0b00010, "b", IIM16Alu>, branch16; |
Reed Kotler | f0e6968 | 2013-11-12 02:27:12 +0000 | [diff] [blame] | 610 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 611 | // Format: B offset MIPS16e |
| 612 | // Purpose: Unconditional Branch |
| 613 | // To do an unconditional PC-relative branch. |
| 614 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 615 | def BimmX16: FEXT_I16_ins<0b00010, "b", IIM16Alu>, branch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 616 | |
| 617 | // |
| 618 | // Format: BNEZ rx, offset MIPS16e |
Reed Kotler | 97ba5f2 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 619 | // Purpose: Branch on Not Equal to Zero |
| 620 | // To test a GPR then do a PC-relative conditional branch. |
| 621 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 622 | def BnezRxImm16: FRI16_B_ins<0b00101, "bnez", IIM16Alu>, cbranch16; |
Reed Kotler | 97ba5f2 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 623 | |
| 624 | // |
| 625 | // Format: BNEZ rx, offset MIPS16e |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 626 | // Purpose: Branch on Not Equal to Zero (Extended) |
| 627 | // To test a GPR then do a PC-relative conditional branch. |
| 628 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 629 | def BnezRxImmX16: FEXT_RI16_B_ins<0b00101, "bnez", IIM16Alu>, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 630 | |
Reed Kotler | bb870e2 | 2013-08-07 04:00:26 +0000 | [diff] [blame] | 631 | |
| 632 | // |
| 633 | //Format: BREAK immediate |
| 634 | // Purpose: Breakpoint |
| 635 | // To cause a Breakpoint exception. |
| 636 | |
Simon Dardis | e661e52 | 2016-06-14 09:35:29 +0000 | [diff] [blame] | 637 | def Break16: FRRBreakNull16_ins<"break 0", IIM16Alu>; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 638 | // |
| 639 | // Format: BTEQZ offset MIPS16e |
| 640 | // Purpose: Branch on T Equal to Zero (Extended) |
| 641 | // To test special register T then do a PC-relative conditional branch. |
| 642 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 643 | def Bteqz16: FI816_ins<0b000, "bteqz", IIM16Alu>, cbranch16 { |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 644 | let Uses = [T8]; |
| 645 | } |
| 646 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 647 | def BteqzX16: FEXT_I816_ins<0b000, "bteqz", IIM16Alu>, cbranch16 { |
Reed Kotler | cb37409 | 2013-02-18 00:59:04 +0000 | [diff] [blame] | 648 | let Uses = [T8]; |
| 649 | } |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 650 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 651 | def BteqzT8CmpX16: FEXT_T8I816_ins<"bteqz", "cmp">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 652 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 653 | def BteqzT8CmpiX16: FEXT_T8I8I16_ins<"bteqz", "cmpi">, |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 654 | cbranch16; |
| 655 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 656 | def BteqzT8SltX16: FEXT_T8I816_ins<"bteqz", "slt">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 657 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 658 | def BteqzT8SltuX16: FEXT_T8I816_ins<"bteqz", "sltu">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 659 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 660 | def BteqzT8SltiX16: FEXT_T8I8I16_ins<"bteqz", "slti">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 661 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 662 | def BteqzT8SltiuX16: FEXT_T8I8I16_ins<"bteqz", "sltiu">, |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 663 | cbranch16; |
| 664 | |
| 665 | // |
| 666 | // Format: BTNEZ offset MIPS16e |
| 667 | // Purpose: Branch on T Not Equal to Zero (Extended) |
| 668 | // To test special register T then do a PC-relative conditional branch. |
| 669 | // |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 670 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 671 | def Btnez16: FI816_ins<0b001, "btnez", IIM16Alu>, cbranch16 { |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 672 | let Uses = [T8]; |
| 673 | } |
| 674 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 675 | def BtnezX16: FEXT_I816_ins<0b001, "btnez", IIM16Alu> ,cbranch16 { |
Reed Kotler | cb37409 | 2013-02-18 00:59:04 +0000 | [diff] [blame] | 676 | let Uses = [T8]; |
| 677 | } |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 678 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 679 | def BtnezT8CmpX16: FEXT_T8I816_ins<"btnez", "cmp">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 680 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 681 | def BtnezT8CmpiX16: FEXT_T8I8I16_ins<"btnez", "cmpi">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 682 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 683 | def BtnezT8SltX16: FEXT_T8I816_ins<"btnez", "slt">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 684 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 685 | def BtnezT8SltuX16: FEXT_T8I816_ins<"btnez", "sltu">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 686 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 687 | def BtnezT8SltiX16: FEXT_T8I8I16_ins<"btnez", "slti">, cbranch16; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 688 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 689 | def BtnezT8SltiuX16: FEXT_T8I8I16_ins<"btnez", "sltiu">, |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 690 | cbranch16; |
| 691 | |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 692 | // |
Reed Kotler | cb37409 | 2013-02-18 00:59:04 +0000 | [diff] [blame] | 693 | // Format: CMP rx, ry MIPS16e |
| 694 | // Purpose: Compare |
| 695 | // To compare the contents of two GPRs. |
| 696 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 697 | def CmpRxRy16: FRR16R_ins<0b01010, "cmp", IIM16Alu> { |
Reed Kotler | cb37409 | 2013-02-18 00:59:04 +0000 | [diff] [blame] | 698 | let Defs = [T8]; |
| 699 | } |
| 700 | |
Reed Kotler | d821719 | 2013-02-19 00:20:58 +0000 | [diff] [blame] | 701 | // |
| 702 | // Format: CMPI rx, immediate MIPS16e |
| 703 | // Purpose: Compare Immediate |
| 704 | // To compare a constant with the contents of a GPR. |
| 705 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 706 | def CmpiRxImm16: FRI16R_ins<0b01110, "cmpi", IIM16Alu> { |
Reed Kotler | d821719 | 2013-02-19 00:20:58 +0000 | [diff] [blame] | 707 | let Defs = [T8]; |
| 708 | } |
| 709 | |
| 710 | // |
| 711 | // Format: CMPI rx, immediate MIPS16e |
| 712 | // Purpose: Compare Immediate (Extended) |
| 713 | // To compare a constant with the contents of a GPR. |
| 714 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 715 | def CmpiRxImmX16: FEXT_RI16R_ins<0b01110, "cmpi", IIM16Alu> { |
Reed Kotler | d821719 | 2013-02-19 00:20:58 +0000 | [diff] [blame] | 716 | let Defs = [T8]; |
| 717 | } |
| 718 | |
Reed Kotler | cb37409 | 2013-02-18 00:59:04 +0000 | [diff] [blame] | 719 | |
| 720 | // |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 721 | // Format: DIV rx, ry MIPS16e |
| 722 | // Purpose: Divide Word |
| 723 | // To divide 32-bit signed integers. |
| 724 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 725 | def DivRxRy16: FRR16_div_ins<0b11010, "div", IIM16Alu> { |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 726 | let Defs = [HI0, LO0]; |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 727 | } |
| 728 | |
| 729 | // |
| 730 | // Format: DIVU rx, ry MIPS16e |
| 731 | // Purpose: Divide Unsigned Word |
| 732 | // To divide 32-bit unsigned integers. |
| 733 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 734 | def DivuRxRy16: FRR16_div_ins<0b11011, "divu", IIM16Alu> { |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 735 | let Defs = [HI0, LO0]; |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 736 | } |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 737 | // |
| 738 | // Format: JAL target MIPS16e |
| 739 | // Purpose: Jump and Link |
| 740 | // To execute a procedure call within the current 256 MB-aligned |
| 741 | // region and preserve the current ISA. |
| 742 | // |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 743 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 744 | def Jal16 : FJAL16_ins<0b0, "jal", IIM16Alu> { |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 745 | let hasDelaySlot = 0; // not true, but we add the nop for now |
Reed Kotler | fd132b9 | 2013-08-01 00:59:06 +0000 | [diff] [blame] | 746 | let isCall=1; |
Reed Kotler | 2fc05be | 2013-11-21 05:13:23 +0000 | [diff] [blame] | 747 | let Defs = [RA]; |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 748 | } |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 749 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 750 | def JalB16 : FJALB16_ins<0b0, "jal", IIM16Alu>, branch16 { |
Reed Kotler | ad450f2 | 2013-11-29 22:32:56 +0000 | [diff] [blame] | 751 | let hasDelaySlot = 0; // not true, but we add the nop for now |
| 752 | let isBranch=1; |
| 753 | let Defs = [RA]; |
| 754 | } |
| 755 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 756 | // |
| 757 | // Format: JR ra MIPS16e |
| 758 | // Purpose: Jump Register Through Register ra |
| 759 | // To execute a branch to the instruction address in the return |
| 760 | // address register. |
| 761 | // |
| 762 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 763 | def JrRa16: FRR16_JALRC_RA_only_ins<0, 0, "jr", IIM16Alu> { |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 764 | let isBranch = 1; |
| 765 | let isIndirectBranch = 1; |
| 766 | let hasDelaySlot = 1; |
| 767 | let isTerminator=1; |
| 768 | let isBarrier=1; |
Simon Dardis | 454f2e7 | 2017-02-14 21:53:23 +0000 | [diff] [blame] | 769 | let isReturn=1; |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 770 | } |
Reed Kotler | e6c3157 | 2012-10-28 23:08:07 +0000 | [diff] [blame] | 771 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 772 | def JrcRa16: FRR16_JALRC_RA_only_ins<1, 1, "jrc", IIM16Alu> { |
Reed Kotler | a811753 | 2012-10-30 00:54:49 +0000 | [diff] [blame] | 773 | let isBranch = 1; |
| 774 | let isIndirectBranch = 1; |
| 775 | let isTerminator=1; |
| 776 | let isBarrier=1; |
Simon Dardis | 454f2e7 | 2017-02-14 21:53:23 +0000 | [diff] [blame] | 777 | let isReturn=1; |
Reed Kotler | a811753 | 2012-10-30 00:54:49 +0000 | [diff] [blame] | 778 | } |
| 779 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 780 | def JrcRx16: FRR16_JALRC_ins<1, 1, 0, "jrc", IIM16Alu> { |
Reed Kotler | e6c3157 | 2012-10-28 23:08:07 +0000 | [diff] [blame] | 781 | let isBranch = 1; |
| 782 | let isIndirectBranch = 1; |
| 783 | let isTerminator=1; |
| 784 | let isBarrier=1; |
| 785 | } |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 786 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 787 | // Format: LB ry, offset(rx) MIPS16e |
| 788 | // Purpose: Load Byte (Extended) |
| 789 | // To load a byte from memory as a signed value. |
| 790 | // |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 791 | def LbRxRyOffMemX16: FEXT_RRI16_mem_ins<0b10011, "lb", mem16, II_LB>, MayLoad{ |
Reed Kotler | ec8a549 | 2013-02-14 03:05:25 +0000 | [diff] [blame] | 792 | let isCodeGenOnly = 1; |
| 793 | } |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 794 | |
| 795 | // |
| 796 | // Format: LBU ry, offset(rx) MIPS16e |
| 797 | // Purpose: Load Byte Unsigned (Extended) |
| 798 | // To load a byte from memory as a unsigned value. |
| 799 | // |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 800 | def LbuRxRyOffMemX16: |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 801 | FEXT_RRI16_mem_ins<0b10100, "lbu", mem16, II_LBU>, MayLoad { |
Reed Kotler | ec8a549 | 2013-02-14 03:05:25 +0000 | [diff] [blame] | 802 | let isCodeGenOnly = 1; |
| 803 | } |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 804 | |
| 805 | // |
| 806 | // Format: LH ry, offset(rx) MIPS16e |
| 807 | // Purpose: Load Halfword signed (Extended) |
| 808 | // To load a halfword from memory as a signed value. |
| 809 | // |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 810 | def LhRxRyOffMemX16: FEXT_RRI16_mem_ins<0b10100, "lh", mem16, II_LH>, MayLoad{ |
Reed Kotler | ec8a549 | 2013-02-14 03:05:25 +0000 | [diff] [blame] | 811 | let isCodeGenOnly = 1; |
| 812 | } |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 813 | |
| 814 | // |
| 815 | // Format: LHU ry, offset(rx) MIPS16e |
| 816 | // Purpose: Load Halfword unsigned (Extended) |
| 817 | // To load a halfword from memory as an unsigned value. |
| 818 | // |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 819 | def LhuRxRyOffMemX16: |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 820 | FEXT_RRI16_mem_ins<0b10100, "lhu", mem16, II_LHU>, MayLoad { |
Reed Kotler | ec8a549 | 2013-02-14 03:05:25 +0000 | [diff] [blame] | 821 | let isCodeGenOnly = 1; |
| 822 | } |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 823 | |
| 824 | // |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 825 | // Format: LI rx, immediate MIPS16e |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 826 | // Purpose: Load Immediate |
| 827 | // To load a constant into a GPR. |
| 828 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 829 | def LiRxImm16: FRI16_ins<0b01101, "li", IIM16Alu>; |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 830 | |
| 831 | // |
| 832 | // Format: LI rx, immediate MIPS16e |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 833 | // Purpose: Load Immediate (Extended) |
| 834 | // To load a constant into a GPR. |
| 835 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 836 | def LiRxImmX16: FEXT_RI16_ins<0b01101, "li", IIM16Alu>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 837 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 838 | def LiRxImmAlignX16: FEXT_RI16_ins<0b01101, ".align 2\n\tli", IIM16Alu> { |
Reed Kotler | d6aadc7 | 2013-09-18 22:46:09 +0000 | [diff] [blame] | 839 | let isCodeGenOnly = 1; |
| 840 | } |
| 841 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 842 | // |
| 843 | // Format: LW ry, offset(rx) MIPS16e |
| 844 | // Purpose: Load Word (Extended) |
| 845 | // To load a word from memory as a signed value. |
| 846 | // |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 847 | def LwRxRyOffMemX16: FEXT_RRI16_mem_ins<0b10011, "lw", mem16, II_LW>, MayLoad{ |
Reed Kotler | ec8a549 | 2013-02-14 03:05:25 +0000 | [diff] [blame] | 848 | let isCodeGenOnly = 1; |
| 849 | } |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 850 | |
| 851 | // Format: LW rx, offset(sp) MIPS16e |
| 852 | // Purpose: Load Word (SP-Relative, Extended) |
| 853 | // To load an SP-relative word from memory as a signed value. |
| 854 | // |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 855 | def LwRxSpImmX16: FEXT_RRI16_mem_ins<0b10010, "lw", mem16sp, II_LW>, MayLoad; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 856 | |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 857 | def LwRxPcTcp16: FRI16_TCP_ins<0b10110, "lw", II_LW>, MayLoad; |
Reed Kotler | 0f007fc | 2013-11-05 08:14:14 +0000 | [diff] [blame] | 858 | |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 859 | def LwRxPcTcpX16: FEXT_RI16_TCP_ins<0b10110, "lw", II_LW>, MayLoad; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 860 | // |
| 861 | // Format: MOVE r32, rz MIPS16e |
| 862 | // Purpose: Move |
| 863 | // To move the contents of a GPR to a GPR. |
| 864 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 865 | def Move32R16: FI8_MOV32R16_ins<"move", IIM16Alu>; |
Akira Hatanaka | 0fbaec2 | 2012-09-14 03:21:56 +0000 | [diff] [blame] | 866 | |
| 867 | // |
| 868 | // Format: MOVE ry, r32 MIPS16e |
| 869 | //Purpose: Move |
| 870 | // To move the contents of a GPR to a GPR. |
| 871 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 872 | def MoveR3216: FI8_MOVR3216_ins<"move", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 873 | |
| 874 | // |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 875 | // Format: MFHI rx MIPS16e |
| 876 | // Purpose: Move From HI Register |
| 877 | // To copy the special purpose HI register to a GPR. |
| 878 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 879 | def Mfhi16: FRR16_M_ins<0b10000, "mfhi", IIM16Alu> { |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 880 | let Uses = [HI0]; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 881 | let hasSideEffects = 0; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 882 | } |
| 883 | |
| 884 | // |
| 885 | // Format: MFLO rx MIPS16e |
| 886 | // Purpose: Move From LO Register |
| 887 | // To copy the special purpose LO register to a GPR. |
| 888 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 889 | def Mflo16: FRR16_M_ins<0b10010, "mflo", IIM16Alu> { |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 890 | let Uses = [LO0]; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 891 | let hasSideEffects = 0; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 892 | } |
| 893 | |
| 894 | // |
| 895 | // Pseudo Instruction for mult |
| 896 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 897 | def MultRxRy16: FMULT16_ins<"mult", IIM16Alu> { |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 898 | let isCommutable = 1; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 899 | let hasSideEffects = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 900 | let Defs = [HI0, LO0]; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 901 | } |
| 902 | |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 903 | def MultuRxRy16: FMULT16_ins<"multu", IIM16Alu> { |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 904 | let isCommutable = 1; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 905 | let hasSideEffects = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 906 | let Defs = [HI0, LO0]; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 907 | } |
| 908 | |
| 909 | // |
| 910 | // Format: MULT rx, ry MIPS16e |
| 911 | // Purpose: Multiply Word |
| 912 | // To multiply 32-bit signed integers. |
| 913 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 914 | def MultRxRyRz16: FMULT16_LO_ins<"mult", IIM16Alu> { |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 915 | let isCommutable = 1; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 916 | let hasSideEffects = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 917 | let Defs = [HI0, LO0]; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 918 | } |
| 919 | |
| 920 | // |
| 921 | // Format: MULTU rx, ry MIPS16e |
| 922 | // Purpose: Multiply Unsigned Word |
| 923 | // To multiply 32-bit unsigned integers. |
| 924 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 925 | def MultuRxRyRz16: FMULT16_LO_ins<"multu", IIM16Alu> { |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 926 | let isCommutable = 1; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 927 | let hasSideEffects = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 928 | let Defs = [HI0, LO0]; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 929 | } |
| 930 | |
| 931 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 932 | // Format: NEG rx, ry MIPS16e |
| 933 | // Purpose: Negate |
| 934 | // To negate an integer value. |
| 935 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 936 | def NegRxRy16: FUnaryRR16_ins<0b11101, "neg", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 937 | |
| 938 | // |
| 939 | // Format: NOT rx, ry MIPS16e |
| 940 | // Purpose: Not |
| 941 | // To complement an integer value |
| 942 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 943 | def NotRxRy16: FUnaryRR16_ins<0b01111, "not", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 944 | |
| 945 | // |
| 946 | // Format: OR rx, ry MIPS16e |
| 947 | // Purpose: Or |
| 948 | // To do a bitwise logical OR. |
| 949 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 950 | def OrRxRxRy16: FRxRxRy16_ins<0b01101, "or", IIM16Alu>, ArithLogic16Defs<1>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 951 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 952 | // |
| 953 | // Format: RESTORE {ra,}{s0/s1/s0-1,}{framesize} |
| 954 | // (All args are optional) MIPS16e |
| 955 | // Purpose: Restore Registers and Deallocate Stack Frame |
| 956 | // To deallocate a stack frame before exit from a subroutine, |
| 957 | // restoring return address and static registers, and adjusting |
| 958 | // stack |
| 959 | // |
| 960 | |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 961 | def Restore16: |
| 962 | FI8_SVRS16<0b1, (outs), (ins variable_ops), |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 963 | "", [], II_RESTORE >, MayLoad { |
Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 964 | let isCodeGenOnly = 1; |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 965 | let Defs = [SP]; |
Reed Kotler | 3aad762 | 2012-12-19 04:06:15 +0000 | [diff] [blame] | 966 | let Uses = [SP]; |
Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 967 | } |
| 968 | |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 969 | |
| 970 | def RestoreX16: |
| 971 | FI8_SVRS16<0b1, (outs), (ins variable_ops), |
Daniel Sanders | 0b385ac | 2014-01-21 15:21:14 +0000 | [diff] [blame] | 972 | "", [], II_RESTORE >, MayLoad { |
Akira Hatanaka | cd04e2b | 2012-09-21 01:08:16 +0000 | [diff] [blame] | 973 | let isCodeGenOnly = 1; |
Reed Kotler | 3aad762 | 2012-12-19 04:06:15 +0000 | [diff] [blame] | 974 | let Defs = [SP]; |
| 975 | let Uses = [SP]; |
Akira Hatanaka | cd04e2b | 2012-09-21 01:08:16 +0000 | [diff] [blame] | 976 | } |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 977 | |
| 978 | // |
| 979 | // Format: SAVE {ra,}{s0/s1/s0-1,}{framesize} (All arguments are optional) |
| 980 | // MIPS16e |
| 981 | // Purpose: Save Registers and Set Up Stack Frame |
| 982 | // To set up a stack frame on entry to a subroutine, |
| 983 | // saving return address and static registers, and adjusting stack |
| 984 | // |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 985 | def Save16: |
| 986 | FI8_SVRS16<0b1, (outs), (ins variable_ops), |
Daniel Sanders | 37463f7 | 2014-01-23 10:31:31 +0000 | [diff] [blame] | 987 | "", [], II_SAVE >, MayStore { |
Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 988 | let isCodeGenOnly = 1; |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 989 | let Uses = [SP]; |
Reed Kotler | 3aad762 | 2012-12-19 04:06:15 +0000 | [diff] [blame] | 990 | let Defs = [SP]; |
Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 991 | } |
| 992 | |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 993 | def SaveX16: |
| 994 | FI8_SVRS16<0b1, (outs), (ins variable_ops), |
Daniel Sanders | 37463f7 | 2014-01-23 10:31:31 +0000 | [diff] [blame] | 995 | "", [], II_SAVE >, MayStore { |
Akira Hatanaka | cd04e2b | 2012-09-21 01:08:16 +0000 | [diff] [blame] | 996 | let isCodeGenOnly = 1; |
Reed Kotler | 3aad762 | 2012-12-19 04:06:15 +0000 | [diff] [blame] | 997 | let Uses = [SP]; |
| 998 | let Defs = [SP]; |
Akira Hatanaka | cd04e2b | 2012-09-21 01:08:16 +0000 | [diff] [blame] | 999 | } |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1000 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1001 | // Format: SB ry, offset(rx) MIPS16e |
| 1002 | // Purpose: Store Byte (Extended) |
| 1003 | // To store a byte to memory. |
| 1004 | // |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 1005 | def SbRxRyOffMemX16: |
Daniel Sanders | 37463f7 | 2014-01-23 10:31:31 +0000 | [diff] [blame] | 1006 | FEXT_RRI16_mem2_ins<0b11000, "sb", mem16, II_SB>, MayStore; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1007 | |
| 1008 | // |
Reed Kotler | 445d0ad | 2013-10-07 20:46:19 +0000 | [diff] [blame] | 1009 | // Format: SEB rx MIPS16e |
| 1010 | // Purpose: Sign-Extend Byte |
| 1011 | // Sign-extend least significant byte in register rx. |
| 1012 | // |
| 1013 | def SebRx16 |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1014 | : FRR_SF16_ins<0b10001, 0b100, "seb", IIM16Alu>; |
Reed Kotler | 445d0ad | 2013-10-07 20:46:19 +0000 | [diff] [blame] | 1015 | |
| 1016 | // |
| 1017 | // Format: SEH rx MIPS16e |
| 1018 | // Purpose: Sign-Extend Halfword |
| 1019 | // Sign-extend least significant word in register rx. |
| 1020 | // |
| 1021 | def SehRx16 |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1022 | : FRR_SF16_ins<0b10001, 0b101, "seh", IIM16Alu>; |
Reed Kotler | 445d0ad | 2013-10-07 20:46:19 +0000 | [diff] [blame] | 1023 | |
| 1024 | // |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1025 | // The Sel(T) instructions are pseudos |
| 1026 | // T means that they use T8 implicitly. |
| 1027 | // |
| 1028 | // |
| 1029 | // Format: SelBeqZ rd, rs, rt |
| 1030 | // Purpose: if rt==0, do nothing |
| 1031 | // else rs = rt |
| 1032 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1033 | def SelBeqZ: Sel<"beqz">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1034 | |
| 1035 | // |
| 1036 | // Format: SelTBteqZCmp rd, rs, rl, rr |
| 1037 | // Purpose: b = Cmp rl, rr. |
| 1038 | // If b==0 then do nothing. |
| 1039 | // if b!=0 then rd = rs |
| 1040 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1041 | def SelTBteqZCmp: SelT<"bteqz", "cmp">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1042 | |
| 1043 | // |
| 1044 | // Format: SelTBteqZCmpi rd, rs, rl, rr |
| 1045 | // Purpose: b = Cmpi rl, imm. |
| 1046 | // If b==0 then do nothing. |
| 1047 | // if b!=0 then rd = rs |
| 1048 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1049 | def SelTBteqZCmpi: SeliT<"bteqz", "cmpi">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1050 | |
| 1051 | // |
| 1052 | // Format: SelTBteqZSlt rd, rs, rl, rr |
| 1053 | // Purpose: b = Slt rl, rr. |
| 1054 | // If b==0 then do nothing. |
| 1055 | // if b!=0 then rd = rs |
| 1056 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1057 | def SelTBteqZSlt: SelT<"bteqz", "slt">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1058 | |
| 1059 | // |
| 1060 | // Format: SelTBteqZSlti rd, rs, rl, rr |
| 1061 | // Purpose: b = Slti rl, imm. |
| 1062 | // If b==0 then do nothing. |
| 1063 | // if b!=0 then rd = rs |
| 1064 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1065 | def SelTBteqZSlti: SeliT<"bteqz", "slti">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1066 | |
| 1067 | // |
| 1068 | // Format: SelTBteqZSltu rd, rs, rl, rr |
| 1069 | // Purpose: b = Sltu rl, rr. |
| 1070 | // If b==0 then do nothing. |
| 1071 | // if b!=0 then rd = rs |
| 1072 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1073 | def SelTBteqZSltu: SelT<"bteqz", "sltu">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1074 | |
| 1075 | // |
| 1076 | // Format: SelTBteqZSltiu rd, rs, rl, rr |
| 1077 | // Purpose: b = Sltiu rl, imm. |
| 1078 | // If b==0 then do nothing. |
| 1079 | // if b!=0 then rd = rs |
| 1080 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1081 | def SelTBteqZSltiu: SeliT<"bteqz", "sltiu">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1082 | |
| 1083 | // |
| 1084 | // Format: SelBnez rd, rs, rt |
| 1085 | // Purpose: if rt!=0, do nothing |
| 1086 | // else rs = rt |
| 1087 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1088 | def SelBneZ: Sel<"bnez">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1089 | |
| 1090 | // |
| 1091 | // Format: SelTBtneZCmp rd, rs, rl, rr |
| 1092 | // Purpose: b = Cmp rl, rr. |
| 1093 | // If b!=0 then do nothing. |
| 1094 | // if b0=0 then rd = rs |
| 1095 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1096 | def SelTBtneZCmp: SelT<"btnez", "cmp">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1097 | |
| 1098 | // |
| 1099 | // Format: SelTBtnezCmpi rd, rs, rl, rr |
| 1100 | // Purpose: b = Cmpi rl, imm. |
| 1101 | // If b!=0 then do nothing. |
| 1102 | // if b==0 then rd = rs |
| 1103 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1104 | def SelTBtneZCmpi: SeliT<"btnez", "cmpi">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1105 | |
| 1106 | // |
| 1107 | // Format: SelTBtneZSlt rd, rs, rl, rr |
| 1108 | // Purpose: b = Slt rl, rr. |
| 1109 | // If b!=0 then do nothing. |
| 1110 | // if b==0 then rd = rs |
| 1111 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1112 | def SelTBtneZSlt: SelT<"btnez", "slt">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1113 | |
| 1114 | // |
| 1115 | // Format: SelTBtneZSlti rd, rs, rl, rr |
| 1116 | // Purpose: b = Slti rl, imm. |
| 1117 | // If b!=0 then do nothing. |
| 1118 | // if b==0 then rd = rs |
| 1119 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1120 | def SelTBtneZSlti: SeliT<"btnez", "slti">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1121 | |
| 1122 | // |
| 1123 | // Format: SelTBtneZSltu rd, rs, rl, rr |
| 1124 | // Purpose: b = Sltu rl, rr. |
| 1125 | // If b!=0 then do nothing. |
| 1126 | // if b==0 then rd = rs |
| 1127 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1128 | def SelTBtneZSltu: SelT<"btnez", "sltu">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1129 | |
| 1130 | // |
| 1131 | // Format: SelTBtneZSltiu rd, rs, rl, rr |
| 1132 | // Purpose: b = Slti rl, imm. |
| 1133 | // If b!=0 then do nothing. |
| 1134 | // if b==0 then rd = rs |
| 1135 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1136 | def SelTBtneZSltiu: SeliT<"btnez", "sltiu">; |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1137 | // |
| 1138 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1139 | // Format: SH ry, offset(rx) MIPS16e |
| 1140 | // Purpose: Store Halfword (Extended) |
| 1141 | // To store a halfword to memory. |
| 1142 | // |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 1143 | def ShRxRyOffMemX16: |
Daniel Sanders | 37463f7 | 2014-01-23 10:31:31 +0000 | [diff] [blame] | 1144 | FEXT_RRI16_mem2_ins<0b11001, "sh", mem16, II_SH>, MayStore; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1145 | |
| 1146 | // |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1147 | // Format: SLL rx, ry, sa MIPS16e |
| 1148 | // Purpose: Shift Word Left Logical (Extended) |
NAKAMURA Takumi | 8a04643 | 2013-10-28 04:07:38 +0000 | [diff] [blame] | 1149 | // To execute a left-shift of a word by a fixed number of bits-0 to 31 bits. |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1150 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1151 | def SllX16: FEXT_SHIFT16_ins<0b00, "sll", IIM16Alu>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1152 | |
| 1153 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1154 | // Format: SLLV ry, rx MIPS16e |
| 1155 | // Purpose: Shift Word Left Logical Variable |
| 1156 | // To execute a left-shift of a word by a variable number of bits. |
| 1157 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1158 | def SllvRxRy16 : FRxRxRy16_ins<0b00100, "sllv", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1159 | |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1160 | // Format: SLTI rx, immediate MIPS16e |
| 1161 | // Purpose: Set on Less Than Immediate |
| 1162 | // To record the result of a less-than comparison with a constant. |
| 1163 | // |
| 1164 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1165 | def SltiRxImm16: FRI16R_ins<0b01010, "slti", IIM16Alu> { |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1166 | let Defs = [T8]; |
| 1167 | } |
| 1168 | |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1169 | // |
| 1170 | // Format: SLTI rx, immediate MIPS16e |
| 1171 | // Purpose: Set on Less Than Immediate (Extended) |
| 1172 | // To record the result of a less-than comparison with a constant. |
| 1173 | // |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1174 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1175 | def SltiRxImmX16: FEXT_RI16R_ins<0b01010, "slti", IIM16Alu> { |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1176 | let Defs = [T8]; |
| 1177 | } |
| 1178 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1179 | def SltiCCRxImmX16: FEXT_CCRXI16_ins<"slti">; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1180 | |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1181 | // Format: SLTIU rx, immediate MIPS16e |
| 1182 | // Purpose: Set on Less Than Immediate Unsigned |
| 1183 | // To record the result of a less-than comparison with a constant. |
| 1184 | // |
| 1185 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1186 | def SltiuRxImm16: FRI16R_ins<0b01011, "sltiu", IIM16Alu> { |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1187 | let Defs = [T8]; |
| 1188 | } |
| 1189 | |
| 1190 | // |
| 1191 | // Format: SLTI rx, immediate MIPS16e |
| 1192 | // Purpose: Set on Less Than Immediate Unsigned (Extended) |
| 1193 | // To record the result of a less-than comparison with a constant. |
| 1194 | // |
| 1195 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1196 | def SltiuRxImmX16: FEXT_RI16R_ins<0b01011, "sltiu", IIM16Alu> { |
Reed Kotler | 3e457f5 | 2013-02-19 03:56:57 +0000 | [diff] [blame] | 1197 | let Defs = [T8]; |
| 1198 | } |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1199 | // |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1200 | // Format: SLTIU rx, immediate MIPS16e |
| 1201 | // Purpose: Set on Less Than Immediate Unsigned (Extended) |
| 1202 | // To record the result of a less-than comparison with a constant. |
| 1203 | // |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1204 | def SltiuCCRxImmX16: FEXT_CCRXI16_ins<"sltiu">; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1205 | |
| 1206 | // |
| 1207 | // Format: SLT rx, ry MIPS16e |
| 1208 | // Purpose: Set on Less Than |
| 1209 | // To record the result of a less-than comparison. |
| 1210 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1211 | def SltRxRy16: FRR16R_ins<0b00010, "slt", IIM16Alu>{ |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 1212 | let Defs = [T8]; |
| 1213 | } |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1214 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1215 | def SltCCRxRy16: FCCRR16_ins<"slt">; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1216 | |
| 1217 | // Format: SLTU rx, ry MIPS16e |
| 1218 | // Purpose: Set on Less Than Unsigned |
| 1219 | // To record the result of an unsigned less-than comparison. |
| 1220 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1221 | def SltuRxRy16: FRR16R_ins<0b00011, "sltu", IIM16Alu>{ |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 1222 | let Defs = [T8]; |
| 1223 | } |
Reed Kotler | 6879e56 | 2013-02-18 04:55:38 +0000 | [diff] [blame] | 1224 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1225 | def SltuRxRyRz16: FRRTR16_ins<"sltu"> { |
Reed Kotler | 287f044 | 2012-10-26 04:46:26 +0000 | [diff] [blame] | 1226 | let isCodeGenOnly=1; |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 1227 | let Defs = [T8]; |
Reed Kotler | 287f044 | 2012-10-26 04:46:26 +0000 | [diff] [blame] | 1228 | } |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1229 | |
| 1230 | |
Reed Kotler | 61b474f | 2013-02-16 23:39:52 +0000 | [diff] [blame] | 1231 | def SltuCCRxRy16: FCCRR16_ins<"sltu">; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1232 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1233 | // Format: SRAV ry, rx MIPS16e |
| 1234 | // Purpose: Shift Word Right Arithmetic Variable |
| 1235 | // To execute an arithmetic right-shift of a word by a variable |
| 1236 | // number of bits. |
| 1237 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1238 | def SravRxRy16: FRxRxRy16_ins<0b00111, "srav", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1239 | |
| 1240 | |
| 1241 | // |
| 1242 | // Format: SRA rx, ry, sa MIPS16e |
| 1243 | // Purpose: Shift Word Right Arithmetic (Extended) |
| 1244 | // To execute an arithmetic right-shift of a word by a fixed |
NAKAMURA Takumi | 8a04643 | 2013-10-28 04:07:38 +0000 | [diff] [blame] | 1245 | // number of bits-1 to 8 bits. |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1246 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1247 | def SraX16: FEXT_SHIFT16_ins<0b11, "sra", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1248 | |
| 1249 | |
| 1250 | // |
| 1251 | // Format: SRLV ry, rx MIPS16e |
| 1252 | // Purpose: Shift Word Right Logical Variable |
| 1253 | // To execute a logical right-shift of a word by a variable |
| 1254 | // number of bits. |
| 1255 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1256 | def SrlvRxRy16: FRxRxRy16_ins<0b00110, "srlv", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1257 | |
| 1258 | |
| 1259 | // |
| 1260 | // Format: SRL rx, ry, sa MIPS16e |
| 1261 | // Purpose: Shift Word Right Logical (Extended) |
| 1262 | // To execute a logical right-shift of a word by a fixed |
NAKAMURA Takumi | 8a04643 | 2013-10-28 04:07:38 +0000 | [diff] [blame] | 1263 | // number of bits-1 to 31 bits. |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1264 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1265 | def SrlX16: FEXT_SHIFT16_ins<0b10, "srl", IIM16Alu>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1266 | |
| 1267 | // |
| 1268 | // Format: SUBU rz, rx, ry MIPS16e |
| 1269 | // Purpose: Subtract Unsigned Word |
| 1270 | // To subtract 32-bit integers |
| 1271 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1272 | def SubuRxRyRz16: FRRR16_ins<0b11, "subu", IIM16Alu>, ArithLogic16Defs<0>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1273 | |
| 1274 | // |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1275 | // Format: SW ry, offset(rx) MIPS16e |
| 1276 | // Purpose: Store Word (Extended) |
| 1277 | // To store a word to memory. |
| 1278 | // |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1279 | def SwRxRyOffMemX16: FEXT_RRI16_mem2_ins<0b11011, "sw", mem16, II_SW>, MayStore; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1280 | |
| 1281 | // |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 1282 | // Format: SW rx, offset(sp) MIPS16e |
| 1283 | // Purpose: Store Word rx (SP-Relative) |
| 1284 | // To store an SP-relative word to memory. |
| 1285 | // |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1286 | def SwRxSpImmX16: FEXT_RRI16_mem2_ins<0b11010, "sw", mem16sp, II_SW>, MayStore; |
Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 1287 | |
| 1288 | // |
| 1289 | // |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1290 | // Format: XOR rx, ry MIPS16e |
| 1291 | // Purpose: Xor |
| 1292 | // To do a bitwise logical XOR. |
| 1293 | // |
Daniel Sanders | 1af1d275b | 2015-09-22 12:36:28 +0000 | [diff] [blame] | 1294 | def XorRxRxRy16: FRxRxRy16_ins<0b01110, "xor", IIM16Alu>, ArithLogic16Defs<1>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1295 | |
Akira Hatanaka | 765c312 | 2012-06-21 20:39:10 +0000 | [diff] [blame] | 1296 | class Mips16Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 1297 | let Predicates = [InMips16Mode]; |
| 1298 | } |
| 1299 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1300 | // Unary Arith/Logic |
| 1301 | // |
| 1302 | class ArithLogicU_pat<PatFrag OpNode, Instruction I> : |
| 1303 | Mips16Pat<(OpNode CPU16Regs:$r), |
| 1304 | (I CPU16Regs:$r)>; |
Akira Hatanaka | bff8e31 | 2012-05-31 02:59:44 +0000 | [diff] [blame] | 1305 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1306 | def: ArithLogicU_pat<not, NotRxRy16>; |
| 1307 | def: ArithLogicU_pat<ineg, NegRxRy16>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1308 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1309 | class ArithLogic16_pat<SDNode OpNode, Instruction I> : |
| 1310 | Mips16Pat<(OpNode CPU16Regs:$l, CPU16Regs:$r), |
| 1311 | (I CPU16Regs:$l, CPU16Regs:$r)>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1312 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1313 | def: ArithLogic16_pat<add, AdduRxRyRz16>; |
| 1314 | def: ArithLogic16_pat<and, AndRxRxRy16>; |
Reed Kotler | 2403221 | 2012-10-05 18:27:54 +0000 | [diff] [blame] | 1315 | def: ArithLogic16_pat<mul, MultRxRyRz16>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1316 | def: ArithLogic16_pat<or, OrRxRxRy16>; |
| 1317 | def: ArithLogic16_pat<sub, SubuRxRyRz16>; |
| 1318 | def: ArithLogic16_pat<xor, XorRxRxRy16>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1319 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1320 | // Arithmetic and logical instructions with 2 register operands. |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1321 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1322 | class ArithLogicI16_pat<SDNode OpNode, PatFrag imm_type, Instruction I> : |
| 1323 | Mips16Pat<(OpNode CPU16Regs:$in, imm_type:$imm), |
| 1324 | (I CPU16Regs:$in, imm_type:$imm)>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1325 | |
Reed Kotler | b9bf8dc | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 1326 | def: ArithLogicI16_pat<add, immSExt8, AddiuRxRxImm16>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1327 | def: ArithLogicI16_pat<add, immSExt16, AddiuRxRxImmX16>; |
| 1328 | def: ArithLogicI16_pat<shl, immZExt5, SllX16>; |
| 1329 | def: ArithLogicI16_pat<srl, immZExt5, SrlX16>; |
| 1330 | def: ArithLogicI16_pat<sra, immZExt5, SraX16>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1331 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1332 | class shift_rotate_reg16_pat<SDNode OpNode, Instruction I> : |
| 1333 | Mips16Pat<(OpNode CPU16Regs:$r, CPU16Regs:$ra), |
| 1334 | (I CPU16Regs:$r, CPU16Regs:$ra)>; |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1335 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1336 | def: shift_rotate_reg16_pat<shl, SllvRxRy16>; |
| 1337 | def: shift_rotate_reg16_pat<sra, SravRxRy16>; |
| 1338 | def: shift_rotate_reg16_pat<srl, SrlvRxRy16>; |
| 1339 | |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1340 | class LoadM16_pat<PatFrag OpNode, Instruction I, ComplexPattern Addr> : |
| 1341 | Mips16Pat<(OpNode Addr:$addr), (I Addr:$addr)>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1342 | |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1343 | def: LoadM16_pat<sextloadi8, LbRxRyOffMemX16, addr16>; |
| 1344 | def: LoadM16_pat<zextloadi8, LbuRxRyOffMemX16, addr16>; |
| 1345 | def: LoadM16_pat<sextloadi16, LhRxRyOffMemX16, addr16>; |
| 1346 | def: LoadM16_pat<zextloadi16, LhuRxRyOffMemX16, addr16>; |
| 1347 | def: LoadM16_pat<load, LwRxSpImmX16, addr16sp>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1348 | |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1349 | class StoreM16_pat<PatFrag OpNode, Instruction I, ComplexPattern Addr> : |
| 1350 | Mips16Pat<(OpNode CPU16Regs:$r, Addr:$addr), (I CPU16Regs:$r, Addr:$addr)>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1351 | |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1352 | def: StoreM16_pat<truncstorei8, SbRxRyOffMemX16, addr16>; |
| 1353 | def: StoreM16_pat<truncstorei16, ShRxRyOffMemX16, addr16>; |
| 1354 | def: StoreM16_pat<store, SwRxSpImmX16, addr16sp>; |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1355 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1356 | // Unconditional branch |
| 1357 | class UncondBranch16_pat<SDNode OpNode, Instruction I>: |
| 1358 | Mips16Pat<(OpNode bb:$imm16), (I bb:$imm16)> { |
Reed Kotler | ec60f7d | 2013-02-07 03:49:51 +0000 | [diff] [blame] | 1359 | let Predicates = [InMips16Mode]; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1360 | } |
Akira Hatanaka | bff8e31 | 2012-05-31 02:59:44 +0000 | [diff] [blame] | 1361 | |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 1362 | def : Mips16Pat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 1363 | (Jal16 tglobaladdr:$dst)>; |
| 1364 | |
Reed Kotler | 4a230ff | 2013-02-07 04:34:51 +0000 | [diff] [blame] | 1365 | def : Mips16Pat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 1366 | (Jal16 texternalsym:$dst)>; |
| 1367 | |
Reed Kotler | e6c3157 | 2012-10-28 23:08:07 +0000 | [diff] [blame] | 1368 | // Indirect branch |
Daniel Sanders | f5a5fbd | 2014-07-09 10:21:59 +0000 | [diff] [blame] | 1369 | def: Mips16Pat<(brind CPU16Regs:$rs), (JrcRx16 CPU16Regs:$rs)> { |
| 1370 | // Ensure that the addition of MIPS32r6/MIPS64r6 support does not change |
| 1371 | // MIPS16's behaviour. |
| 1372 | let AddedComplexity = 1; |
| 1373 | } |
Reed Kotler | e6c3157 | 2012-10-28 23:08:07 +0000 | [diff] [blame] | 1374 | |
Akira Hatanaka | bff8e31 | 2012-05-31 02:59:44 +0000 | [diff] [blame] | 1375 | // Jump and Link (Call) |
Reed Kotler | a811753 | 2012-10-30 00:54:49 +0000 | [diff] [blame] | 1376 | let isCall=1, hasDelaySlot=0 in |
Akira Hatanaka | bff8e31 | 2012-05-31 02:59:44 +0000 | [diff] [blame] | 1377 | def JumpLinkReg16: |
Akira Hatanaka | f640f04 | 2012-07-17 22:55:34 +0000 | [diff] [blame] | 1378 | FRR16_JALRC<0, 0, 0, (outs), (ins CPU16Regs:$rs), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 1379 | "jalrc \t$rs", [(MipsJmpLink CPU16Regs:$rs)], II_JALRC> { |
Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 1380 | let Defs = [RA]; |
| 1381 | } |
Akira Hatanaka | f640f04 | 2012-07-17 22:55:34 +0000 | [diff] [blame] | 1382 | |
Akira Hatanaka | 26e9ecb | 2012-07-23 23:45:54 +0000 | [diff] [blame] | 1383 | // Mips16 pseudos |
| 1384 | let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1, |
| 1385 | hasExtraSrcRegAllocReq = 1 in |
| 1386 | def RetRA16 : MipsPseudo16<(outs), (ins), "", [(MipsRet)]>; |
| 1387 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1388 | |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1389 | // setcc patterns |
| 1390 | |
| 1391 | class SetCC_R16<PatFrag cond_op, Instruction I>: |
| 1392 | Mips16Pat<(cond_op CPU16Regs:$rx, CPU16Regs:$ry), |
| 1393 | (I CPU16Regs:$rx, CPU16Regs:$ry)>; |
| 1394 | |
| 1395 | class SetCC_I16<PatFrag cond_op, PatLeaf imm_type, Instruction I>: |
| 1396 | Mips16Pat<(cond_op CPU16Regs:$rx, imm_type:$imm16), |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1397 | (I CPU16Regs:$rx, imm_type:$imm16)>; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1398 | |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 1399 | |
Daniel Sanders | de7816b | 2016-06-16 10:20:59 +0000 | [diff] [blame] | 1400 | def: Mips16Pat<(i32 addr16sp:$addr), (AddiuRxRyOffMemX16 addr16sp:$addr)>; |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 1401 | |
| 1402 | |
Reed Kotler | e47873a | 2012-10-26 03:09:34 +0000 | [diff] [blame] | 1403 | // Large (>16 bit) immediate loads |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 1404 | def : Mips16Pat<(i32 imm:$imm), (LwConstant32 imm:$imm, -1)>; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1405 | |
Reed Kotler | 287f044 | 2012-10-26 04:46:26 +0000 | [diff] [blame] | 1406 | // Carry MipsPatterns |
| 1407 | def : Mips16Pat<(subc CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1408 | (SubuRxRyRz16 CPU16Regs:$lhs, CPU16Regs:$rhs)>; |
| 1409 | def : Mips16Pat<(addc CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1410 | (AdduRxRyRz16 CPU16Regs:$lhs, CPU16Regs:$rhs)>; |
| 1411 | def : Mips16Pat<(addc CPU16Regs:$src, immSExt16:$imm), |
| 1412 | (AddiuRxRxImmX16 CPU16Regs:$src, imm:$imm)>; |
| 1413 | |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1414 | // |
| 1415 | // Some branch conditional patterns are not generated by llvm at this time. |
| 1416 | // Some are for seemingly arbitrary reasons not used: i.e. with signed number |
| 1417 | // comparison they are used and for unsigned a different pattern is used. |
| 1418 | // I am pushing upstream from the full mips16 port and it seemed that I needed |
| 1419 | // these earlier and the mips32 port has these but now I cannot create test |
| 1420 | // cases that use these patterns. While I sort this all out I will leave these |
| 1421 | // extra patterns commented out and if I can be sure they are really not used, |
| 1422 | // I will delete the code. I don't want to check the code in uncommented without |
| 1423 | // a valid test case. In some cases, the compiler is generating patterns with |
| 1424 | // setcc instead and earlier I had implemented setcc first so may have masked |
| 1425 | // the problem. The setcc variants are suboptimal for mips16 so I may wantto |
| 1426 | // figure out how to enable the brcond patterns or else possibly new |
| 1427 | // combinations of of brcond and setcc. |
| 1428 | // |
| 1429 | // |
| 1430 | // bcond-seteq |
| 1431 | // |
| 1432 | def: Mips16Pat |
| 1433 | <(brcond (i32 (seteq CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1434 | (BteqzT8CmpX16 CPU16Regs:$rx, CPU16Regs:$ry, bb:$imm16) |
| 1435 | >; |
| 1436 | |
| 1437 | |
| 1438 | def: Mips16Pat |
| 1439 | <(brcond (i32 (seteq CPU16Regs:$rx, immZExt16:$imm)), bb:$targ16), |
| 1440 | (BteqzT8CmpiX16 CPU16Regs:$rx, immSExt16:$imm, bb:$targ16) |
| 1441 | >; |
| 1442 | |
| 1443 | def: Mips16Pat |
| 1444 | <(brcond (i32 (seteq CPU16Regs:$rx, 0)), bb:$targ16), |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 1445 | (BeqzRxImm16 CPU16Regs:$rx, bb:$targ16) |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1446 | >; |
| 1447 | |
| 1448 | // |
| 1449 | // bcond-setgt (do we need to have this pair of setlt, setgt??) |
| 1450 | // |
| 1451 | def: Mips16Pat |
| 1452 | <(brcond (i32 (setgt CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1453 | (BtnezT8SltX16 CPU16Regs:$ry, CPU16Regs:$rx, bb:$imm16) |
| 1454 | >; |
| 1455 | |
| 1456 | // |
| 1457 | // bcond-setge |
| 1458 | // |
| 1459 | def: Mips16Pat |
| 1460 | <(brcond (i32 (setge CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1461 | (BteqzT8SltX16 CPU16Regs:$rx, CPU16Regs:$ry, bb:$imm16) |
| 1462 | >; |
| 1463 | |
| 1464 | // |
| 1465 | // never called because compiler transforms a >= k to a > (k-1) |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1466 | def: Mips16Pat |
| 1467 | <(brcond (i32 (setge CPU16Regs:$rx, immSExt16:$imm)), bb:$imm16), |
| 1468 | (BteqzT8SltiX16 CPU16Regs:$rx, immSExt16:$imm, bb:$imm16) |
| 1469 | >; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1470 | |
| 1471 | // |
| 1472 | // bcond-setlt |
| 1473 | // |
| 1474 | def: Mips16Pat |
| 1475 | <(brcond (i32 (setlt CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1476 | (BtnezT8SltX16 CPU16Regs:$rx, CPU16Regs:$ry, bb:$imm16) |
| 1477 | >; |
| 1478 | |
| 1479 | def: Mips16Pat |
| 1480 | <(brcond (i32 (setlt CPU16Regs:$rx, immSExt16:$imm)), bb:$imm16), |
| 1481 | (BtnezT8SltiX16 CPU16Regs:$rx, immSExt16:$imm, bb:$imm16) |
| 1482 | >; |
| 1483 | |
| 1484 | // |
| 1485 | // bcond-setle |
| 1486 | // |
| 1487 | def: Mips16Pat |
| 1488 | <(brcond (i32 (setle CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1489 | (BteqzT8SltX16 CPU16Regs:$ry, CPU16Regs:$rx, bb:$imm16) |
| 1490 | >; |
| 1491 | |
| 1492 | // |
| 1493 | // bcond-setne |
| 1494 | // |
| 1495 | def: Mips16Pat |
| 1496 | <(brcond (i32 (setne CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1497 | (BtnezT8CmpX16 CPU16Regs:$rx, CPU16Regs:$ry, bb:$imm16) |
| 1498 | >; |
| 1499 | |
| 1500 | def: Mips16Pat |
| 1501 | <(brcond (i32 (setne CPU16Regs:$rx, immZExt16:$imm)), bb:$targ16), |
| 1502 | (BtnezT8CmpiX16 CPU16Regs:$rx, immSExt16:$imm, bb:$targ16) |
| 1503 | >; |
| 1504 | |
| 1505 | def: Mips16Pat |
| 1506 | <(brcond (i32 (setne CPU16Regs:$rx, 0)), bb:$targ16), |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 1507 | (BnezRxImm16 CPU16Regs:$rx, bb:$targ16) |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1508 | >; |
| 1509 | |
| 1510 | // |
| 1511 | // This needs to be there but I forget which code will generate it |
| 1512 | // |
| 1513 | def: Mips16Pat |
| 1514 | <(brcond CPU16Regs:$rx, bb:$targ16), |
Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 1515 | (BnezRxImm16 CPU16Regs:$rx, bb:$targ16) |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1516 | >; |
| 1517 | |
| 1518 | // |
| 1519 | |
| 1520 | // |
| 1521 | // bcond-setugt |
| 1522 | // |
| 1523 | //def: Mips16Pat |
| 1524 | // <(brcond (i32 (setugt CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1525 | // (BtnezT8SltuX16 CPU16Regs:$ry, CPU16Regs:$rx, bb:$imm16) |
| 1526 | // >; |
| 1527 | |
| 1528 | // |
| 1529 | // bcond-setuge |
| 1530 | // |
| 1531 | //def: Mips16Pat |
| 1532 | // <(brcond (i32 (setuge CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1533 | // (BteqzT8SltuX16 CPU16Regs:$rx, CPU16Regs:$ry, bb:$imm16) |
| 1534 | // >; |
| 1535 | |
| 1536 | |
| 1537 | // |
| 1538 | // bcond-setult |
| 1539 | // |
| 1540 | //def: Mips16Pat |
| 1541 | // <(brcond (i32 (setult CPU16Regs:$rx, CPU16Regs:$ry)), bb:$imm16), |
| 1542 | // (BtnezT8SltuX16 CPU16Regs:$rx, CPU16Regs:$ry, bb:$imm16) |
| 1543 | // >; |
| 1544 | |
Reed Kotler | f0e6968 | 2013-11-12 02:27:12 +0000 | [diff] [blame] | 1545 | def: UncondBranch16_pat<br, Bimm16>; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1546 | |
Akira Hatanaka | 765c312 | 2012-06-21 20:39:10 +0000 | [diff] [blame] | 1547 | // Small immediates |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1548 | def: Mips16Pat<(i32 immSExt16:$in), |
Daniel Sanders | 2f2ab51 | 2016-05-19 10:42:14 +0000 | [diff] [blame] | 1549 | (AddiuRxRxImmX16 (MoveR3216 ZERO), immSExt16:$in)>; |
Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 1550 | |
Akira Hatanaka | 22bec28 | 2012-08-03 22:57:02 +0000 | [diff] [blame] | 1551 | def: Mips16Pat<(i32 immZExt16:$in), (LiRxImmX16 immZExt16:$in)>; |
Akira Hatanaka | 64626fc | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 1552 | |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 1553 | // |
| 1554 | // MipsDivRem |
| 1555 | // |
| 1556 | def: Mips16Pat |
Akira Hatanaka | be8612f | 2013-03-30 01:36:35 +0000 | [diff] [blame] | 1557 | <(MipsDivRem16 CPU16Regs:$rx, CPU16Regs:$ry), |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 1558 | (DivRxRy16 CPU16Regs:$rx, CPU16Regs:$ry)>; |
| 1559 | |
| 1560 | // |
| 1561 | // MipsDivRemU |
| 1562 | // |
| 1563 | def: Mips16Pat |
Akira Hatanaka | be8612f | 2013-03-30 01:36:35 +0000 | [diff] [blame] | 1564 | <(MipsDivRemU16 CPU16Regs:$rx, CPU16Regs:$ry), |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 1565 | (DivuRxRy16 CPU16Regs:$rx, CPU16Regs:$ry)>; |
| 1566 | |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1567 | // signed a,b |
| 1568 | // x = (a>=b)?x:y |
| 1569 | // |
| 1570 | // if !(a < b) x = y |
| 1571 | // |
| 1572 | def : Mips16Pat<(select (i32 (setge CPU16Regs:$a, CPU16Regs:$b)), |
| 1573 | CPU16Regs:$x, CPU16Regs:$y), |
| 1574 | (SelTBteqZSlt CPU16Regs:$x, CPU16Regs:$y, |
| 1575 | CPU16Regs:$a, CPU16Regs:$b)>; |
| 1576 | |
| 1577 | // signed a,b |
| 1578 | // x = (a>b)?x:y |
| 1579 | // |
| 1580 | // if (b < a) x = y |
| 1581 | // |
| 1582 | def : Mips16Pat<(select (i32 (setgt CPU16Regs:$a, CPU16Regs:$b)), |
| 1583 | CPU16Regs:$x, CPU16Regs:$y), |
| 1584 | (SelTBtneZSlt CPU16Regs:$x, CPU16Regs:$y, |
| 1585 | CPU16Regs:$b, CPU16Regs:$a)>; |
| 1586 | |
| 1587 | // unsigned a,b |
| 1588 | // x = (a>=b)?x:y |
| 1589 | // |
| 1590 | // if !(a < b) x = y; |
| 1591 | // |
| 1592 | def : Mips16Pat< |
| 1593 | (select (i32 (setuge CPU16Regs:$a, CPU16Regs:$b)), |
| 1594 | CPU16Regs:$x, CPU16Regs:$y), |
| 1595 | (SelTBteqZSltu CPU16Regs:$x, CPU16Regs:$y, |
| 1596 | CPU16Regs:$a, CPU16Regs:$b)>; |
| 1597 | |
| 1598 | // unsigned a,b |
| 1599 | // x = (a>b)?x:y |
| 1600 | // |
| 1601 | // if (b < a) x = y |
| 1602 | // |
| 1603 | def : Mips16Pat<(select (i32 (setugt CPU16Regs:$a, CPU16Regs:$b)), |
| 1604 | CPU16Regs:$x, CPU16Regs:$y), |
| 1605 | (SelTBtneZSltu CPU16Regs:$x, CPU16Regs:$y, |
| 1606 | CPU16Regs:$b, CPU16Regs:$a)>; |
| 1607 | |
| 1608 | // signed |
| 1609 | // x = (a >= k)?x:y |
| 1610 | // due to an llvm optimization, i don't think that this will ever |
| 1611 | // be used. This is transformed into x = (a > k-1)?x:y |
| 1612 | // |
| 1613 | // |
| 1614 | |
| 1615 | //def : Mips16Pat< |
| 1616 | // (select (i32 (setge CPU16Regs:$lhs, immSExt16:$rhs)), |
| 1617 | // CPU16Regs:$T, CPU16Regs:$F), |
| 1618 | // (SelTBteqZSlti CPU16Regs:$T, CPU16Regs:$F, |
| 1619 | // CPU16Regs:$lhs, immSExt16:$rhs)>; |
| 1620 | |
| 1621 | //def : Mips16Pat< |
| 1622 | // (select (i32 (setuge CPU16Regs:$lhs, immSExt16:$rhs)), |
| 1623 | // CPU16Regs:$T, CPU16Regs:$F), |
| 1624 | // (SelTBteqZSltiu CPU16Regs:$T, CPU16Regs:$F, |
| 1625 | // CPU16Regs:$lhs, immSExt16:$rhs)>; |
| 1626 | |
| 1627 | // signed |
| 1628 | // x = (a < k)?x:y |
| 1629 | // |
| 1630 | // if !(a < k) x = y; |
| 1631 | // |
| 1632 | def : Mips16Pat< |
| 1633 | (select (i32 (setlt CPU16Regs:$a, immSExt16:$b)), |
| 1634 | CPU16Regs:$x, CPU16Regs:$y), |
| 1635 | (SelTBtneZSlti CPU16Regs:$x, CPU16Regs:$y, |
| 1636 | CPU16Regs:$a, immSExt16:$b)>; |
| 1637 | |
| 1638 | |
| 1639 | // |
| 1640 | // |
| 1641 | // signed |
| 1642 | // x = (a <= b)? x : y |
| 1643 | // |
| 1644 | // if (b < a) x = y |
| 1645 | // |
| 1646 | def : Mips16Pat<(select (i32 (setle CPU16Regs:$a, CPU16Regs:$b)), |
| 1647 | CPU16Regs:$x, CPU16Regs:$y), |
| 1648 | (SelTBteqZSlt CPU16Regs:$x, CPU16Regs:$y, |
| 1649 | CPU16Regs:$b, CPU16Regs:$a)>; |
| 1650 | |
| 1651 | // |
| 1652 | // unnsigned |
| 1653 | // x = (a <= b)? x : y |
| 1654 | // |
| 1655 | // if (b < a) x = y |
| 1656 | // |
| 1657 | def : Mips16Pat<(select (i32 (setule CPU16Regs:$a, CPU16Regs:$b)), |
| 1658 | CPU16Regs:$x, CPU16Regs:$y), |
| 1659 | (SelTBteqZSltu CPU16Regs:$x, CPU16Regs:$y, |
| 1660 | CPU16Regs:$b, CPU16Regs:$a)>; |
| 1661 | |
| 1662 | // |
| 1663 | // signed/unsigned |
| 1664 | // x = (a == b)? x : y |
| 1665 | // |
| 1666 | // if (a != b) x = y |
| 1667 | // |
| 1668 | def : Mips16Pat<(select (i32 (seteq CPU16Regs:$a, CPU16Regs:$b)), |
| 1669 | CPU16Regs:$x, CPU16Regs:$y), |
| 1670 | (SelTBteqZCmp CPU16Regs:$x, CPU16Regs:$y, |
| 1671 | CPU16Regs:$b, CPU16Regs:$a)>; |
| 1672 | |
| 1673 | // |
| 1674 | // signed/unsigned |
| 1675 | // x = (a == 0)? x : y |
| 1676 | // |
| 1677 | // if (a != 0) x = y |
| 1678 | // |
| 1679 | def : Mips16Pat<(select (i32 (seteq CPU16Regs:$a, 0)), |
| 1680 | CPU16Regs:$x, CPU16Regs:$y), |
| 1681 | (SelBeqZ CPU16Regs:$x, CPU16Regs:$y, |
| 1682 | CPU16Regs:$a)>; |
| 1683 | |
| 1684 | |
| 1685 | // |
| 1686 | // signed/unsigned |
| 1687 | // x = (a == k)? x : y |
| 1688 | // |
| 1689 | // if (a != k) x = y |
| 1690 | // |
| 1691 | def : Mips16Pat<(select (i32 (seteq CPU16Regs:$a, immZExt16:$k)), |
| 1692 | CPU16Regs:$x, CPU16Regs:$y), |
| 1693 | (SelTBteqZCmpi CPU16Regs:$x, CPU16Regs:$y, |
| 1694 | CPU16Regs:$a, immZExt16:$k)>; |
| 1695 | |
| 1696 | |
| 1697 | // |
| 1698 | // signed/unsigned |
| 1699 | // x = (a != b)? x : y |
| 1700 | // |
| 1701 | // if (a == b) x = y |
| 1702 | // |
| 1703 | // |
| 1704 | def : Mips16Pat<(select (i32 (setne CPU16Regs:$a, CPU16Regs:$b)), |
| 1705 | CPU16Regs:$x, CPU16Regs:$y), |
| 1706 | (SelTBtneZCmp CPU16Regs:$x, CPU16Regs:$y, |
| 1707 | CPU16Regs:$b, CPU16Regs:$a)>; |
| 1708 | |
| 1709 | // |
| 1710 | // signed/unsigned |
| 1711 | // x = (a != 0)? x : y |
| 1712 | // |
| 1713 | // if (a == 0) x = y |
| 1714 | // |
| 1715 | def : Mips16Pat<(select (i32 (setne CPU16Regs:$a, 0)), |
| 1716 | CPU16Regs:$x, CPU16Regs:$y), |
| 1717 | (SelBneZ CPU16Regs:$x, CPU16Regs:$y, |
| 1718 | CPU16Regs:$a)>; |
| 1719 | |
| 1720 | // signed/unsigned |
| 1721 | // x = (a)? x : y |
| 1722 | // |
| 1723 | // if (!a) x = y |
| 1724 | // |
| 1725 | def : Mips16Pat<(select CPU16Regs:$a, |
| 1726 | CPU16Regs:$x, CPU16Regs:$y), |
| 1727 | (SelBneZ CPU16Regs:$x, CPU16Regs:$y, |
| 1728 | CPU16Regs:$a)>; |
| 1729 | |
| 1730 | |
| 1731 | // |
| 1732 | // signed/unsigned |
| 1733 | // x = (a != k)? x : y |
| 1734 | // |
| 1735 | // if (a == k) x = y |
| 1736 | // |
| 1737 | def : Mips16Pat<(select (i32 (setne CPU16Regs:$a, immZExt16:$k)), |
| 1738 | CPU16Regs:$x, CPU16Regs:$y), |
| 1739 | (SelTBtneZCmpi CPU16Regs:$x, CPU16Regs:$y, |
| 1740 | CPU16Regs:$a, immZExt16:$k)>; |
Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 1741 | |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1742 | // |
| 1743 | // When writing C code to test setxx these patterns, |
| 1744 | // some will be transformed into |
| 1745 | // other things. So we test using C code but using -O3 and -O0 |
| 1746 | // |
| 1747 | // seteq |
| 1748 | // |
| 1749 | def : Mips16Pat |
| 1750 | <(seteq CPU16Regs:$lhs,CPU16Regs:$rhs), |
| 1751 | (SltiuCCRxImmX16 (XorRxRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs), 1)>; |
| 1752 | |
| 1753 | def : Mips16Pat |
| 1754 | <(seteq CPU16Regs:$lhs, 0), |
| 1755 | (SltiuCCRxImmX16 CPU16Regs:$lhs, 1)>; |
| 1756 | |
| 1757 | |
| 1758 | // |
| 1759 | // setge |
| 1760 | // |
| 1761 | |
| 1762 | def: Mips16Pat |
| 1763 | <(setge CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1764 | (XorRxRxRy16 (SltCCRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1765 | (LiRxImmX16 1))>; |
| 1766 | |
| 1767 | // |
| 1768 | // For constants, llvm transforms this to: |
Robin Morisset | 039781e | 2014-08-29 21:53:01 +0000 | [diff] [blame] | 1769 | // x > (k - 1) and then reverses the operands to use setlt. So this pattern |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1770 | // is not used now by the compiler. (Presumably checking that k-1 does not |
Robin Morisset | 039781e | 2014-08-29 21:53:01 +0000 | [diff] [blame] | 1771 | // overflow). The compiler never uses this at the current time, due to |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1772 | // other optimizations. |
| 1773 | // |
| 1774 | //def: Mips16Pat |
| 1775 | // <(setge CPU16Regs:$lhs, immSExt16:$rhs), |
| 1776 | // (XorRxRxRy16 (SltiCCRxImmX16 CPU16Regs:$lhs, immSExt16:$rhs), |
| 1777 | // (LiRxImmX16 1))>; |
| 1778 | |
| 1779 | // This catches the x >= -32768 case by transforming it to x > -32769 |
| 1780 | // |
| 1781 | def: Mips16Pat |
| 1782 | <(setgt CPU16Regs:$lhs, -32769), |
| 1783 | (XorRxRxRy16 (SltiCCRxImmX16 CPU16Regs:$lhs, -32768), |
| 1784 | (LiRxImmX16 1))>; |
| 1785 | |
| 1786 | // |
| 1787 | // setgt |
| 1788 | // |
| 1789 | // |
| 1790 | |
| 1791 | def: Mips16Pat |
| 1792 | <(setgt CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1793 | (SltCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs)>; |
| 1794 | |
| 1795 | // |
| 1796 | // setle |
| 1797 | // |
| 1798 | def: Mips16Pat |
| 1799 | <(setle CPU16Regs:$lhs, CPU16Regs:$rhs), |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 1800 | (XorRxRxRy16 (SltCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs), (LiRxImm16 1))>; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1801 | |
| 1802 | // |
| 1803 | // setlt |
| 1804 | // |
| 1805 | def: SetCC_R16<setlt, SltCCRxRy16>; |
| 1806 | |
| 1807 | def: SetCC_I16<setlt, immSExt16, SltiCCRxImmX16>; |
| 1808 | |
| 1809 | // |
| 1810 | // setne |
| 1811 | // |
| 1812 | def : Mips16Pat |
| 1813 | <(setne CPU16Regs:$lhs,CPU16Regs:$rhs), |
| 1814 | (SltuCCRxRy16 (LiRxImmX16 0), |
| 1815 | (XorRxRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs))>; |
| 1816 | |
| 1817 | |
| 1818 | // |
| 1819 | // setuge |
| 1820 | // |
| 1821 | def: Mips16Pat |
| 1822 | <(setuge CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1823 | (XorRxRxRy16 (SltuCCRxRy16 CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1824 | (LiRxImmX16 1))>; |
| 1825 | |
| 1826 | // this pattern will never be used because the compiler will transform |
| 1827 | // x >= k to x > (k - 1) and then use SLT |
| 1828 | // |
| 1829 | //def: Mips16Pat |
| 1830 | // <(setuge CPU16Regs:$lhs, immZExt16:$rhs), |
| 1831 | // (XorRxRxRy16 (SltiuCCRxImmX16 CPU16Regs:$lhs, immZExt16:$rhs), |
Reed Kotler | 097556d | 2012-10-25 21:33:30 +0000 | [diff] [blame] | 1832 | // (LiRxImmX16 1))>; |
Reed Kotler | 164bb37 | 2012-10-23 01:35:48 +0000 | [diff] [blame] | 1833 | |
| 1834 | // |
| 1835 | // setugt |
| 1836 | // |
| 1837 | def: Mips16Pat |
| 1838 | <(setugt CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1839 | (SltuCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs)>; |
| 1840 | |
| 1841 | // |
| 1842 | // setule |
| 1843 | // |
| 1844 | def: Mips16Pat |
| 1845 | <(setule CPU16Regs:$lhs, CPU16Regs:$rhs), |
| 1846 | (XorRxRxRy16 (SltuCCRxRy16 CPU16Regs:$rhs, CPU16Regs:$lhs), (LiRxImmX16 1))>; |
| 1847 | |
| 1848 | // |
| 1849 | // setult |
| 1850 | // |
| 1851 | def: SetCC_R16<setult, SltuCCRxRy16>; |
| 1852 | |
| 1853 | def: SetCC_I16<setult, immSExt16, SltiuCCRxImmX16>; |
| 1854 | |
Reed Kotler | 7e4d996 | 2012-10-27 00:57:14 +0000 | [diff] [blame] | 1855 | def: Mips16Pat<(add CPU16Regs:$hi, (MipsLo tglobaladdr:$lo)), |
| 1856 | (AddiuRxRxImmX16 CPU16Regs:$hi, tglobaladdr:$lo)>; |
| 1857 | |
| 1858 | // hi/lo relocs |
Reed Kotler | 1b5b5c9 | 2013-10-04 22:01:40 +0000 | [diff] [blame] | 1859 | def : Mips16Pat<(MipsHi tblockaddress:$in), |
| 1860 | (SllX16 (LiRxImmX16 tblockaddress:$in), 16)>; |
Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 1861 | def : Mips16Pat<(MipsHi tglobaladdr:$in), |
Reed Kotler | f8933f8 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 1862 | (SllX16 (LiRxImmX16 tglobaladdr:$in), 16)>; |
Reed Kotler | 9cb8e7b | 2013-02-13 08:32:14 +0000 | [diff] [blame] | 1863 | def : Mips16Pat<(MipsHi tjumptable:$in), |
| 1864 | (SllX16 (LiRxImmX16 tjumptable:$in), 16)>; |
Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 1865 | def : Mips16Pat<(MipsHi tglobaltlsaddr:$in), |
Reed Kotler | 7e4d996 | 2012-10-27 00:57:14 +0000 | [diff] [blame] | 1866 | (SllX16 (LiRxImmX16 tglobaltlsaddr:$in), 16)>; |
| 1867 | |
Reed Kotler | 1b5b5c9 | 2013-10-04 22:01:40 +0000 | [diff] [blame] | 1868 | def : Mips16Pat<(MipsLo tblockaddress:$in), (LiRxImmX16 tblockaddress:$in)>; |
| 1869 | |
Reed Kotler | b650f6b | 2012-10-26 22:57:32 +0000 | [diff] [blame] | 1870 | // wrapper_pic |
| 1871 | class Wrapper16Pat<SDNode node, Instruction ADDiuOp, RegisterClass RC>: |
| 1872 | Mips16Pat<(MipsWrapper RC:$gp, node:$in), |
| 1873 | (ADDiuOp RC:$gp, node:$in)>; |
| 1874 | |
| 1875 | |
Reed Kotler | 3589dd7 | 2012-10-28 06:02:37 +0000 | [diff] [blame] | 1876 | def : Wrapper16Pat<tglobaladdr, AddiuRxRxImmX16, CPU16Regs>; |
Reed Kotler | b650f6b | 2012-10-26 22:57:32 +0000 | [diff] [blame] | 1877 | def : Wrapper16Pat<tglobaltlsaddr, AddiuRxRxImmX16, CPU16Regs>; |
| 1878 | |
Reed Kotler | 740981e | 2012-10-29 19:39:04 +0000 | [diff] [blame] | 1879 | def : Mips16Pat<(i32 (extloadi8 addr16:$src)), |
| 1880 | (LbuRxRyOffMemX16 addr16:$src)>; |
| 1881 | def : Mips16Pat<(i32 (extloadi16 addr16:$src)), |
Chandler Carruth | f12e3a6 | 2012-11-30 11:45:22 +0000 | [diff] [blame] | 1882 | (LhuRxRyOffMemX16 addr16:$src)>; |
Reed Kotler | bb870e2 | 2013-08-07 04:00:26 +0000 | [diff] [blame] | 1883 | |
| 1884 | def: Mips16Pat<(trap), (Break16)>; |
| 1885 | |
Reed Kotler | 445d0ad | 2013-10-07 20:46:19 +0000 | [diff] [blame] | 1886 | def : Mips16Pat<(sext_inreg CPU16Regs:$val, i8), |
| 1887 | (SebRx16 CPU16Regs:$val)>; |
| 1888 | |
| 1889 | def : Mips16Pat<(sext_inreg CPU16Regs:$val, i16), |
| 1890 | (SehRx16 CPU16Regs:$val)>; |
| 1891 | |
Reed Kotler | d6aadc7 | 2013-09-18 22:46:09 +0000 | [diff] [blame] | 1892 | def GotPrologue16: |
| 1893 | MipsPseudo16< |
| 1894 | (outs CPU16Regs:$rh, CPU16Regs:$rl), |
| 1895 | (ins simm16:$immHi, simm16:$immLo), |
Reed Kotler | 4d030b4 | 2013-12-15 22:02:31 +0000 | [diff] [blame] | 1896 | "li\t$rh, $immHi\n\taddiu\t$rl, $$pc, $immLo\n ",[]> ; |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 1897 | |
| 1898 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 1899 | def cpinst_operand : Operand<i32> { |
| 1900 | // let PrintMethod = "printCPInstOperand"; |
| 1901 | } |
| 1902 | |
| 1903 | // CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1904 | // the function. The first operand is the ID# for this instruction, the second |
| 1905 | // is the index into the MachineConstantPool that this is, the third is the |
| 1906 | // size in bytes of this constant pool entry. |
| 1907 | // |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1908 | let hasSideEffects = 0, isNotDuplicable = 1 in |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 1909 | def CONSTPOOL_ENTRY : |
| 1910 | MipsPseudo16<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
| 1911 | i32imm:$size), "foo", []>; |
Reed Kotler | 0f007fc | 2013-11-05 08:14:14 +0000 | [diff] [blame] | 1912 | |