| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 1 | //===-- X86Schedule.td - X86 Scheduling Definitions --------*- tablegen -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 |  | 
| Simon Pilgrim | 963bf4d | 2018-04-13 14:24:06 +0000 | [diff] [blame] | 10 | //===----------------------------------------------------------------------===// | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 11 | // InstrSchedModel annotations for out-of-order CPUs. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 12 |  | 
|  | 13 | // Instructions with folded loads need to read the memory operand immediately, | 
|  | 14 | // but other register operands don't have to be read until the load is ready. | 
|  | 15 | // These operands are marked with ReadAfterLd. | 
|  | 16 | def ReadAfterLd : SchedRead; | 
|  | 17 |  | 
|  | 18 | // Instructions with both a load and a store folded are modeled as a folded | 
|  | 19 | // load + WriteRMW. | 
|  | 20 | def WriteRMW : SchedWrite; | 
|  | 21 |  | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 22 | // Helper to set SchedWrite ExePorts/Latency/ResourceCycles/NumMicroOps. | 
|  | 23 | multiclass X86WriteRes<SchedWrite SchedRW, | 
|  | 24 | list<ProcResourceKind> ExePorts, | 
|  | 25 | int Lat, list<int> Res, int UOps> { | 
|  | 26 | def : WriteRes<SchedRW, ExePorts> { | 
|  | 27 | let Latency = Lat; | 
|  | 28 | let ResourceCycles = Res; | 
|  | 29 | let NumMicroOps = UOps; | 
|  | 30 | } | 
|  | 31 | } | 
|  | 32 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 33 | // Most instructions can fold loads, so almost every SchedWrite comes in two | 
|  | 34 | // variants: With and without a folded load. | 
|  | 35 | // An X86FoldableSchedWrite holds a reference to the corresponding SchedWrite | 
|  | 36 | // with a folded load. | 
|  | 37 | class X86FoldableSchedWrite : SchedWrite { | 
|  | 38 | // The SchedWrite to use when a load is folded into the instruction. | 
|  | 39 | SchedWrite Folded; | 
|  | 40 | } | 
|  | 41 |  | 
|  | 42 | // Multiclass that produces a linked pair of SchedWrites. | 
|  | 43 | multiclass X86SchedWritePair { | 
|  | 44 | // Register-Memory operation. | 
|  | 45 | def Ld : SchedWrite; | 
|  | 46 | // Register-Register operation. | 
|  | 47 | def NAME : X86FoldableSchedWrite { | 
|  | 48 | let Folded = !cast<SchedWrite>(NAME#"Ld"); | 
|  | 49 | } | 
|  | 50 | } | 
|  | 51 |  | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 52 | // Multiclass that wraps X86FoldableSchedWrite for each vector width. | 
|  | 53 | class X86SchedWriteWidths<X86FoldableSchedWrite sScl, | 
|  | 54 | X86FoldableSchedWrite s128, | 
|  | 55 | X86FoldableSchedWrite s256, | 
|  | 56 | X86FoldableSchedWrite s512> { | 
|  | 57 | X86FoldableSchedWrite Scl = sScl; // Scalar float/double operations. | 
|  | 58 | X86FoldableSchedWrite MMX = sScl; // MMX operations. | 
|  | 59 | X86FoldableSchedWrite XMM = s128; // XMM operations. | 
|  | 60 | X86FoldableSchedWrite YMM = s256; // YMM operations. | 
|  | 61 | X86FoldableSchedWrite ZMM = s512; // ZMM operations. | 
|  | 62 | } | 
|  | 63 |  | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 64 | // Multiclass that wraps X86SchedWriteWidths for each fp vector type. | 
|  | 65 | class X86SchedWriteSizes<X86SchedWriteWidths sPS, | 
|  | 66 | X86SchedWriteWidths sPD> { | 
|  | 67 | X86SchedWriteWidths PS = sPS; | 
|  | 68 | X86SchedWriteWidths PD = sPD; | 
|  | 69 | } | 
|  | 70 |  | 
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 71 | // Loads, stores, and moves, not folded with other operations. | 
|  | 72 | def WriteLoad  : SchedWrite; | 
|  | 73 | def WriteStore : SchedWrite; | 
|  | 74 | def WriteMove  : SchedWrite; | 
|  | 75 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 76 | // Arithmetic. | 
|  | 77 | defm WriteALU  : X86SchedWritePair; // Simple integer ALU op. | 
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 78 | def WriteALURMW : WriteSequence<[WriteALULd, WriteStore]>; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 79 | defm WriteIMul : X86SchedWritePair; // Integer multiplication. | 
|  | 80 | def  WriteIMulH : SchedWrite;       // Integer multiplication, high part. | 
|  | 81 | defm WriteIDiv : X86SchedWritePair; // Integer division. | 
|  | 82 | def  WriteLEA  : SchedWrite;        // LEA instructions can't fold loads. | 
|  | 83 |  | 
| Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 84 | defm WriteBitScan : X86SchedWritePair; // Bit scan forward/reverse. | 
|  | 85 | defm WritePOPCNT : X86SchedWritePair; // Bit population count. | 
|  | 86 | defm WriteLZCNT : X86SchedWritePair; // Leading zero count. | 
|  | 87 | defm WriteTZCNT : X86SchedWritePair; // Trailing zero count. | 
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 88 | defm WriteCMOV : X86SchedWritePair; // Conditional move. | 
|  | 89 | def  WriteSETCC : SchedWrite; // Set register based on condition code. | 
|  | 90 | def  WriteSETCCStore : SchedWrite; | 
| Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 91 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 92 | // Integer shifts and rotates. | 
|  | 93 | defm WriteShift : X86SchedWritePair; | 
|  | 94 |  | 
| Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 95 | // BMI1 BEXTR, BMI2 BZHI | 
|  | 96 | defm WriteBEXTR : X86SchedWritePair; | 
|  | 97 | defm WriteBZHI  : X86SchedWritePair; | 
|  | 98 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 99 | // Idioms that clear a register, like xorps %xmm0, %xmm0. | 
|  | 100 | // These can often bypass execution ports completely. | 
|  | 101 | def WriteZero : SchedWrite; | 
|  | 102 |  | 
|  | 103 | // Branches don't produce values, so they have no latency, but they still | 
|  | 104 | // consume resources. Indirect branches can fold loads. | 
|  | 105 | defm WriteJump : X86SchedWritePair; | 
|  | 106 |  | 
|  | 107 | // Floating point. This covers both scalar and vector operations. | 
| Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 108 | def  WriteFLoad  : SchedWrite; | 
|  | 109 | def  WriteFStore : SchedWrite; | 
|  | 110 | def  WriteFMove  : SchedWrite; | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 111 | defm WriteFAdd   : X86SchedWritePair; // Floating point add/sub. | 
| Simon Pilgrim | 5269167f | 2018-05-01 16:13:42 +0000 | [diff] [blame] | 112 | defm WriteFAddY  : X86SchedWritePair; // Floating point add/sub (YMM/ZMM). | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 113 | defm WriteFCmp   : X86SchedWritePair; // Floating point compare. | 
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 114 | defm WriteFCmpY  : X86SchedWritePair; // Floating point compare (YMM/ZMM). | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 115 | defm WriteFCom   : X86SchedWritePair; // Floating point compare to flags. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 116 | defm WriteFMul   : X86SchedWritePair; // Floating point multiplication. | 
| Simon Pilgrim | 21caf01 | 2018-05-01 18:22:53 +0000 | [diff] [blame] | 117 | defm WriteFMulY  : X86SchedWritePair; // Floating point multiplication (YMM/ZMM). | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 118 | defm WriteFDiv    : X86SchedWritePair; // Floating point division. | 
|  | 119 | defm WriteFDivX   : X86SchedWritePair; // Floating point division (XMM). | 
|  | 120 | defm WriteFDivY   : X86SchedWritePair; // Floating point division (YMM). | 
|  | 121 | defm WriteFDivZ   : X86SchedWritePair; // Floating point division (ZMM). | 
|  | 122 | defm WriteFDiv64  : X86SchedWritePair; // Floating point division. | 
|  | 123 | defm WriteFDiv64X : X86SchedWritePair; // Floating point division (XMM). | 
|  | 124 | defm WriteFDiv64Y : X86SchedWritePair; // Floating point division (YMM). | 
|  | 125 | defm WriteFDiv64Z : X86SchedWritePair; // Floating point division (ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 126 | defm WriteFSqrt  : X86SchedWritePair; // Floating point square root. | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 127 | defm WriteFSqrtX : X86SchedWritePair; // Floating point square root (XMM). | 
|  | 128 | defm WriteFSqrtY : X86SchedWritePair; // Floating point square root (YMM). | 
|  | 129 | defm WriteFSqrtZ : X86SchedWritePair; // Floating point square root (ZMM). | 
|  | 130 | defm WriteFSqrt64  : X86SchedWritePair; // Floating point double square root. | 
|  | 131 | defm WriteFSqrt64X : X86SchedWritePair; // Floating point double square root (XMM). | 
|  | 132 | defm WriteFSqrt64Y : X86SchedWritePair; // Floating point double square root (YMM). | 
|  | 133 | defm WriteFSqrt64Z : X86SchedWritePair; // Floating point double square root (ZMM). | 
|  | 134 | defm WriteFSqrt80  : X86SchedWritePair; // Floating point long double square root. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 135 | defm WriteFRcp   : X86SchedWritePair; // Floating point reciprocal estimate. | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 136 | defm WriteFRcpX  : X86SchedWritePair; // Floating point reciprocal estimate (XMM). | 
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 137 | defm WriteFRcpY  : X86SchedWritePair; // Floating point reciprocal estimate (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 138 | defm WriteFRsqrt : X86SchedWritePair; // Floating point reciprocal square root estimate. | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 139 | defm WriteFRsqrtX: X86SchedWritePair; // Floating point reciprocal square root estimate (XMM). | 
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 140 | defm WriteFRsqrtY: X86SchedWritePair; // Floating point reciprocal square root estimate (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 141 | defm WriteFMA    : X86SchedWritePair; // Fused Multiply Add. | 
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 142 | defm WriteFMAX   : X86SchedWritePair; // Fused Multiply Add (XMM). | 
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 143 | defm WriteFMAY   : X86SchedWritePair; // Fused Multiply Add (YMM/ZMM). | 
| Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 144 | defm WriteDPPD   : X86SchedWritePair; // Floating point double dot product. | 
|  | 145 | defm WriteDPPS   : X86SchedWritePair; // Floating point single dot product. | 
|  | 146 | defm WriteDPPSY  : X86SchedWritePair; // Floating point single dot product (YMM). | 
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 147 | defm WriteFSign  : X86SchedWritePair; // Floating point fabs/fchs. | 
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 148 | defm WriteFRnd   : X86SchedWritePair; // Floating point rounding. | 
|  | 149 | defm WriteFRndY  : X86SchedWritePair; // Floating point rounding (YMM/ZMM). | 
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 150 | defm WriteFLogic  : X86SchedWritePair; // Floating point and/or/xor logicals. | 
|  | 151 | defm WriteFLogicY : X86SchedWritePair; // Floating point and/or/xor logicals (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 152 | defm WriteFShuffle  : X86SchedWritePair; // Floating point vector shuffles. | 
| Simon Pilgrim | dd8eae1 | 2018-05-01 14:25:01 +0000 | [diff] [blame] | 153 | defm WriteFShuffleY : X86SchedWritePair; // Floating point vector shuffles (YMM/ZMM). | 
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 154 | defm WriteFVarShuffle  : X86SchedWritePair; // Floating point vector variable shuffles. | 
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 155 | defm WriteFVarShuffleY : X86SchedWritePair; // Floating point vector variable shuffles (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 156 | defm WriteFBlend  : X86SchedWritePair; // Floating point vector blends. | 
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 157 | defm WriteFBlendY : X86SchedWritePair; // Floating point vector blends (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 158 | defm WriteFVarBlend  : X86SchedWritePair; // Fp vector variable blends. | 
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 159 | defm WriteFVarBlendY : X86SchedWritePair; // Fp vector variable blends (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 160 |  | 
|  | 161 | // FMA Scheduling helper class. | 
|  | 162 | class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } | 
|  | 163 |  | 
| Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 164 | // Horizontal Add/Sub (float and integer) | 
|  | 165 | defm WriteFHAdd  : X86SchedWritePair; | 
| Simon Pilgrim | c3c767b | 2018-04-27 16:11:57 +0000 | [diff] [blame] | 166 | defm WriteFHAddY : X86SchedWritePair; // YMM/ZMM. | 
|  | 167 | defm WritePHAdd  : X86SchedWritePair; | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 168 | defm WritePHAddY : X86SchedWritePair; // YMM/ZMM. | 
| Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 169 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 170 | // Vector integer operations. | 
| Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 171 | def  WriteVecLoad  : SchedWrite; | 
|  | 172 | def  WriteVecStore : SchedWrite; | 
|  | 173 | def  WriteVecMove  : SchedWrite; | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 174 | defm WriteVecALU   : X86SchedWritePair; // Vector integer ALU op, no logicals. | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 175 | defm WriteVecALUY  : X86SchedWritePair; // Vector integer ALU op, no logicals (YMM/ZMM). | 
| Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 176 | defm WriteVecLogic : X86SchedWritePair; // Vector integer and/or/xor logicals. | 
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 177 | defm WriteVecLogicY: X86SchedWritePair; // Vector integer and/or/xor logicals (YMM/ZMM). | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 178 | defm WriteVecShift  : X86SchedWritePair; // Vector integer shifts (default). | 
|  | 179 | defm WriteVecShiftX : X86SchedWritePair; // Vector integer shifts (XMM). | 
|  | 180 | defm WriteVecShiftY : X86SchedWritePair; // Vector integer shifts (YMM/ZMM). | 
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 181 | defm WriteVecShiftImm : X86SchedWritePair; // Vector integer immediate shifts (default). | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 182 | defm WriteVecShiftImmX: X86SchedWritePair; // Vector integer immediate shifts (XMM). | 
|  | 183 | defm WriteVecShiftImmY: X86SchedWritePair; // Vector integer immediate shifts (YMM/ZMM). | 
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 184 | defm WriteVecIMul  : X86SchedWritePair; // Vector integer multiply (default). | 
|  | 185 | defm WriteVecIMulX : X86SchedWritePair; // Vector integer multiply (XMM). | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 186 | defm WriteVecIMulY : X86SchedWritePair; // Vector integer multiply (YMM/ZMM). | 
|  | 187 | defm WritePMULLD   : X86SchedWritePair; // Vector PMULLD. | 
|  | 188 | defm WritePMULLDY   : X86SchedWritePair; // Vector PMULLD (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 189 | defm WriteShuffle  : X86SchedWritePair; // Vector shuffles. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 190 | defm WriteShuffleY : X86SchedWritePair; // Vector shuffles (YMM/ZMM). | 
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 191 | defm WriteVarShuffle  : X86SchedWritePair; // Vector variable shuffles. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 192 | defm WriteVarShuffleY : X86SchedWritePair; // Vector variable shuffles (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 193 | defm WriteBlend  : X86SchedWritePair; // Vector blends. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 194 | defm WriteBlendY : X86SchedWritePair; // Vector blends (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 195 | defm WriteVarBlend  : X86SchedWritePair; // Vector variable blends. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 196 | defm WriteVarBlendY : X86SchedWritePair; // Vector variable blends (YMM/ZMM). | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 197 | defm WritePSADBW  : X86SchedWritePair; // Vector PSADBW. | 
|  | 198 | defm WritePSADBWY : X86SchedWritePair; // Vector PSADBW (YMM/ZMM). | 
|  | 199 | defm WriteMPSAD  : X86SchedWritePair; // Vector MPSAD. | 
|  | 200 | defm WriteMPSADY : X86SchedWritePair; // Vector MPSAD (YMM/ZMM). | 
| Simon Pilgrim | 27bc83e | 2018-04-24 18:49:25 +0000 | [diff] [blame] | 201 | defm WritePHMINPOS : X86SchedWritePair; // Vector PHMINPOS. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 202 |  | 
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 203 | // Vector insert/extract operations. | 
|  | 204 | defm WriteVecInsert : X86SchedWritePair; // Insert gpr to vector element. | 
|  | 205 | def  WriteVecExtract : SchedWrite; // Extract vector element to gpr. | 
|  | 206 | def  WriteVecExtractSt : SchedWrite; // Extract vector element and store. | 
|  | 207 |  | 
| Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 208 | // MOVMSK operations. | 
| Simon Pilgrim | bf4c8c0 | 2018-05-04 14:54:33 +0000 | [diff] [blame] | 209 | def WriteFMOVMSK    : SchedWrite; | 
|  | 210 | def WriteVecMOVMSK  : SchedWrite; | 
|  | 211 | def WriteVecMOVMSKY : SchedWrite; | 
|  | 212 | def WriteMMXMOVMSK  : SchedWrite; | 
| Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 213 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 214 | // Conversion between integer and float. | 
|  | 215 | defm WriteCvtF2I : X86SchedWritePair; // Float -> Integer. | 
|  | 216 | defm WriteCvtI2F : X86SchedWritePair; // Integer -> Float. | 
|  | 217 | defm WriteCvtF2F : X86SchedWritePair; // Float -> Float size conversion. | 
| Simon Pilgrim | f0945aa | 2018-04-24 16:43:07 +0000 | [diff] [blame] | 218 | def  WriteCvtF2FSt : SchedWrite; // // Float -> Float + store size conversion. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 219 |  | 
| Simon Pilgrim | 28e7bcb | 2018-03-26 21:06:14 +0000 | [diff] [blame] | 220 | // CRC32 instruction. | 
|  | 221 | defm WriteCRC32 : X86SchedWritePair; | 
|  | 222 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 223 | // Strings instructions. | 
|  | 224 | // Packed Compare Implicit Length Strings, Return Mask | 
|  | 225 | defm WritePCmpIStrM : X86SchedWritePair; | 
|  | 226 | // Packed Compare Explicit Length Strings, Return Mask | 
|  | 227 | defm WritePCmpEStrM : X86SchedWritePair; | 
|  | 228 | // Packed Compare Implicit Length Strings, Return Index | 
|  | 229 | defm WritePCmpIStrI : X86SchedWritePair; | 
|  | 230 | // Packed Compare Explicit Length Strings, Return Index | 
|  | 231 | defm WritePCmpEStrI : X86SchedWritePair; | 
|  | 232 |  | 
|  | 233 | // AES instructions. | 
|  | 234 | defm WriteAESDecEnc : X86SchedWritePair; // Decryption, encryption. | 
|  | 235 | defm WriteAESIMC : X86SchedWritePair; // InvMixColumn. | 
|  | 236 | defm WriteAESKeyGen : X86SchedWritePair; // Key Generation. | 
|  | 237 |  | 
|  | 238 | // Carry-less multiplication instructions. | 
|  | 239 | defm WriteCLMul : X86SchedWritePair; | 
|  | 240 |  | 
| Simon Pilgrim | 0e51a12 | 2018-05-04 18:16:13 +0000 | [diff] [blame] | 241 | // EMMS/FEMMS | 
|  | 242 | def WriteEMMS : SchedWrite; | 
|  | 243 |  | 
| Craig Topper | 05242bf | 2018-04-21 18:07:36 +0000 | [diff] [blame] | 244 | // Load/store MXCSR | 
|  | 245 | def WriteLDMXCSR : SchedWrite; | 
|  | 246 | def WriteSTMXCSR : SchedWrite; | 
|  | 247 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 248 | // Catch-all for expensive system instructions. | 
|  | 249 | def WriteSystem : SchedWrite; | 
|  | 250 |  | 
|  | 251 | // AVX2. | 
|  | 252 | defm WriteFShuffle256 : X86SchedWritePair; // Fp 256-bit width vector shuffles. | 
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 253 | defm WriteFVarShuffle256 : X86SchedWritePair; // Fp 256-bit width variable shuffles. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 254 | defm WriteShuffle256 : X86SchedWritePair; // 256-bit width vector shuffles. | 
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 255 | defm WriteVarShuffle256 : X86SchedWritePair; // 256-bit width vector variable shuffles. | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 256 | defm WriteVarVecShift  : X86SchedWritePair; // Variable vector shifts. | 
|  | 257 | defm WriteVarVecShiftY : X86SchedWritePair; // Variable vector shifts (YMM/ZMM). | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 258 |  | 
|  | 259 | // Old microcoded instructions that nobody use. | 
|  | 260 | def WriteMicrocoded : SchedWrite; | 
|  | 261 |  | 
|  | 262 | // Fence instructions. | 
|  | 263 | def WriteFence : SchedWrite; | 
|  | 264 |  | 
|  | 265 | // Nop, not very useful expect it provides a model for nops! | 
|  | 266 | def WriteNop : SchedWrite; | 
|  | 267 |  | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 268 | // Vector width wrappers. | 
|  | 269 | def SchedWriteFAdd | 
| Simon Pilgrim | 5269167f | 2018-05-01 16:13:42 +0000 | [diff] [blame] | 270 | : X86SchedWriteWidths<WriteFAdd, WriteFAdd, WriteFAddY, WriteFAddY>; | 
| Simon Pilgrim | 342ac8c | 2018-05-03 09:11:32 +0000 | [diff] [blame] | 271 | def SchedWriteFHAdd | 
|  | 272 | : X86SchedWriteWidths<WriteFHAdd, WriteFHAdd, WriteFHAddY, WriteFHAddY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 273 | def SchedWriteFCmp | 
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 274 | : X86SchedWriteWidths<WriteFCmp, WriteFCmp, WriteFCmpY, WriteFCmpY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 275 | def SchedWriteFMul | 
| Simon Pilgrim | 21caf01 | 2018-05-01 18:22:53 +0000 | [diff] [blame] | 276 | : X86SchedWriteWidths<WriteFMul, WriteFMul, WriteFMulY, WriteFMulY>; | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 277 | def SchedWriteFMul64 | 
|  | 278 | : X86SchedWriteWidths<WriteFMul, WriteFMul, WriteFMulY, WriteFMulY>; | 
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 279 | def SchedWriteFMA | 
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 280 | : X86SchedWriteWidths<WriteFMA, WriteFMAX, WriteFMAY, WriteFMAY>; | 
| Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 281 | def SchedWriteDPPD | 
|  | 282 | : X86SchedWriteWidths<WriteDPPD, WriteDPPD, WriteDPPD, WriteDPPD>; | 
|  | 283 | def SchedWriteDPPS | 
|  | 284 | : X86SchedWriteWidths<WriteDPPS, WriteDPPS, WriteDPPSY, WriteDPPSY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 285 | def SchedWriteFDiv | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 286 | : X86SchedWriteWidths<WriteFDiv, WriteFDivX, WriteFDivY, WriteFDivZ>; | 
|  | 287 | def SchedWriteFDiv64 | 
|  | 288 | : X86SchedWriteWidths<WriteFDiv64, WriteFDiv64X, WriteFDiv64Y, WriteFDiv64Z>; | 
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 289 | def SchedWriteFSqrt | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 290 | : X86SchedWriteWidths<WriteFSqrt, WriteFSqrtX, | 
|  | 291 | WriteFSqrtY, WriteFSqrtZ>; | 
|  | 292 | def SchedWriteFSqrt64 | 
|  | 293 | : X86SchedWriteWidths<WriteFSqrt64, WriteFSqrt64X, | 
|  | 294 | WriteFSqrt64Y, WriteFSqrt64Z>; | 
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 295 | def SchedWriteFRcp | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 296 | : X86SchedWriteWidths<WriteFRcp, WriteFRcpX, WriteFRcpY, WriteFRcpY>; | 
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 297 | def SchedWriteFRsqrt | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 298 | : X86SchedWriteWidths<WriteFRsqrt, WriteFRsqrtX, WriteFRsqrtY, WriteFRsqrtY>; | 
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 299 | def SchedWriteFRnd | 
|  | 300 | : X86SchedWriteWidths<WriteFRnd, WriteFRnd, WriteFRndY, WriteFRndY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 301 | def SchedWriteFLogic | 
|  | 302 | : X86SchedWriteWidths<WriteFLogic, WriteFLogic, WriteFLogicY, WriteFLogicY>; | 
|  | 303 |  | 
|  | 304 | def SchedWriteFShuffle | 
|  | 305 | : X86SchedWriteWidths<WriteFShuffle, WriteFShuffle, | 
| Simon Pilgrim | dd8eae1 | 2018-05-01 14:25:01 +0000 | [diff] [blame] | 306 | WriteFShuffleY, WriteFShuffleY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 307 | def SchedWriteFVarShuffle | 
|  | 308 | : X86SchedWriteWidths<WriteFVarShuffle, WriteFVarShuffle, | 
|  | 309 | WriteFVarShuffleY, WriteFVarShuffleY>; | 
|  | 310 | def SchedWriteFBlend | 
|  | 311 | : X86SchedWriteWidths<WriteFBlend, WriteFBlend, WriteFBlendY, WriteFBlendY>; | 
|  | 312 | def SchedWriteFVarBlend | 
|  | 313 | : X86SchedWriteWidths<WriteFVarBlend, WriteFVarBlend, | 
|  | 314 | WriteFVarBlendY, WriteFVarBlendY>; | 
|  | 315 |  | 
|  | 316 | def SchedWriteVecALU | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 317 | : X86SchedWriteWidths<WriteVecALU, WriteVecALU, WriteVecALUY, WriteVecALUY>; | 
| Simon Pilgrim | 342ac8c | 2018-05-03 09:11:32 +0000 | [diff] [blame] | 318 | def SchedWritePHAdd | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 319 | : X86SchedWriteWidths<WritePHAdd, WritePHAdd, WritePHAddY, WritePHAddY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 320 | def SchedWriteVecLogic | 
|  | 321 | : X86SchedWriteWidths<WriteVecLogic, WriteVecLogic, | 
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 322 | WriteVecLogicY, WriteVecLogicY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 323 | def SchedWriteVecShift | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 324 | : X86SchedWriteWidths<WriteVecShift, WriteVecShiftX, | 
|  | 325 | WriteVecShiftY, WriteVecShiftY>; | 
|  | 326 | def SchedWriteVecShiftImm | 
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 327 | : X86SchedWriteWidths<WriteVecShiftImm, WriteVecShiftImmX, | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 328 | WriteVecShiftImmY, WriteVecShiftImmY>; | 
| Simon Pilgrim | e8671ef | 2018-05-02 12:27:54 +0000 | [diff] [blame] | 329 | def SchedWriteVarVecShift | 
|  | 330 | : X86SchedWriteWidths<WriteVarVecShift, WriteVarVecShift, | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 331 | WriteVarVecShiftY, WriteVarVecShiftY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 332 | def SchedWriteVecIMul | 
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 333 | : X86SchedWriteWidths<WriteVecIMul, WriteVecIMulX, | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 334 | WriteVecIMulY, WriteVecIMulY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 335 | def SchedWritePMULLD | 
|  | 336 | : X86SchedWriteWidths<WritePMULLD, WritePMULLD, | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 337 | WritePMULLDY, WritePMULLDY>; | 
| Simon Pilgrim | e8671ef | 2018-05-02 12:27:54 +0000 | [diff] [blame] | 338 | def SchedWriteMPSAD | 
|  | 339 | : X86SchedWriteWidths<WriteMPSAD, WriteMPSAD, | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 340 | WriteMPSADY, WriteMPSADY>; | 
| Simon Pilgrim | e8671ef | 2018-05-02 12:27:54 +0000 | [diff] [blame] | 341 | def SchedWritePSADBW | 
|  | 342 | : X86SchedWriteWidths<WritePSADBW, WritePSADBW, | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 343 | WritePSADBWY, WritePSADBWY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 344 |  | 
|  | 345 | def SchedWriteShuffle | 
|  | 346 | : X86SchedWriteWidths<WriteShuffle, WriteShuffle, | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 347 | WriteShuffleY, WriteShuffleY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 348 | def SchedWriteVarShuffle | 
|  | 349 | : X86SchedWriteWidths<WriteVarShuffle, WriteVarShuffle, | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 350 | WriteVarShuffleY, WriteVarShuffleY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 351 | def SchedWriteBlend | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 352 | : X86SchedWriteWidths<WriteBlend, WriteBlend, WriteBlendY, WriteBlendY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 353 | def SchedWriteVarBlend | 
|  | 354 | : X86SchedWriteWidths<WriteVarBlend, WriteVarBlend, | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 355 | WriteVarBlendY, WriteVarBlendY>; | 
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 356 |  | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 357 | // Vector size wrappers. | 
|  | 358 | def SchedWriteFAddSizes | 
|  | 359 | : X86SchedWriteSizes<SchedWriteFAdd, SchedWriteFAdd>; | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 360 | def SchedWriteFCmpSizes | 
|  | 361 | : X86SchedWriteSizes<SchedWriteFCmp, SchedWriteFCmp>; | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 362 | def SchedWriteFMulSizes | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 363 | : X86SchedWriteSizes<SchedWriteFMul, SchedWriteFMul64>; | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 364 | def SchedWriteFDivSizes | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 365 | : X86SchedWriteSizes<SchedWriteFDiv, SchedWriteFDiv64>; | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 366 | def SchedWriteFSqrtSizes | 
|  | 367 | : X86SchedWriteSizes<SchedWriteFSqrt, SchedWriteFSqrt64>; | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 368 | def SchedWriteFLogicSizes | 
|  | 369 | : X86SchedWriteSizes<SchedWriteFLogic, SchedWriteFLogic>; | 
|  | 370 | def SchedWriteFShuffleSizes | 
|  | 371 | : X86SchedWriteSizes<SchedWriteFShuffle, SchedWriteFShuffle>; | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 372 |  | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 373 | //===----------------------------------------------------------------------===// | 
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 374 | // Generic Processor Scheduler Models. | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 375 |  | 
|  | 376 | // IssueWidth is analogous to the number of decode units. Core and its | 
|  | 377 | // descendents, including Nehalem and SandyBridge have 4 decoders. | 
|  | 378 | // Resources beyond the decoder operate on micro-ops and are bufferred | 
|  | 379 | // so adjacent micro-ops don't directly compete. | 
|  | 380 | // | 
|  | 381 | // MicroOpBufferSize > 1 indicates that RAW dependencies can be | 
|  | 382 | // decoded in the same cycle. The value 32 is a reasonably arbitrary | 
|  | 383 | // number of in-flight instructions. | 
|  | 384 | // | 
|  | 385 | // HighLatency=10 is optimistic. X86InstrInfo::isHighLatencyDef | 
|  | 386 | // indicates high latency opcodes. Alternatively, InstrItinData | 
|  | 387 | // entries may be included here to define specific operand | 
|  | 388 | // latencies. Since these latencies are not used for pipeline hazards, | 
|  | 389 | // they do not need to be exact. | 
|  | 390 | // | 
| Simon Pilgrim | e0c7868 | 2018-04-13 14:31:57 +0000 | [diff] [blame] | 391 | // The GenericX86Model contains no instruction schedules | 
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 392 | // and disables PostRAScheduler. | 
|  | 393 | class GenericX86Model : SchedMachineModel { | 
|  | 394 | let IssueWidth = 4; | 
|  | 395 | let MicroOpBufferSize = 32; | 
|  | 396 | let LoadLatency = 4; | 
|  | 397 | let HighLatency = 10; | 
|  | 398 | let PostRAScheduler = 0; | 
|  | 399 | let CompleteModel = 0; | 
|  | 400 | } | 
|  | 401 |  | 
|  | 402 | def GenericModel : GenericX86Model; | 
|  | 403 |  | 
|  | 404 | // Define a model with the PostRAScheduler enabled. | 
|  | 405 | def GenericPostRAModel : GenericX86Model { | 
|  | 406 | let PostRAScheduler = 1; | 
|  | 407 | } | 
|  | 408 |  |