| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 1 | //===-- X86Schedule.td - X86 Scheduling Definitions --------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| Simon Pilgrim | 963bf4d | 2018-04-13 14:24:06 +0000 | [diff] [blame] | 10 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 11 | // InstrSchedModel annotations for out-of-order CPUs. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 12 | |
| 13 | // Instructions with folded loads need to read the memory operand immediately, |
| 14 | // but other register operands don't have to be read until the load is ready. |
| 15 | // These operands are marked with ReadAfterLd. |
| 16 | def ReadAfterLd : SchedRead; |
| 17 | |
| 18 | // Instructions with both a load and a store folded are modeled as a folded |
| 19 | // load + WriteRMW. |
| 20 | def WriteRMW : SchedWrite; |
| 21 | |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 22 | // Helper to set SchedWrite ExePorts/Latency/ResourceCycles/NumMicroOps. |
| 23 | multiclass X86WriteRes<SchedWrite SchedRW, |
| 24 | list<ProcResourceKind> ExePorts, |
| 25 | int Lat, list<int> Res, int UOps> { |
| 26 | def : WriteRes<SchedRW, ExePorts> { |
| 27 | let Latency = Lat; |
| 28 | let ResourceCycles = Res; |
| 29 | let NumMicroOps = UOps; |
| 30 | } |
| 31 | } |
| 32 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 33 | // Most instructions can fold loads, so almost every SchedWrite comes in two |
| 34 | // variants: With and without a folded load. |
| 35 | // An X86FoldableSchedWrite holds a reference to the corresponding SchedWrite |
| 36 | // with a folded load. |
| 37 | class X86FoldableSchedWrite : SchedWrite { |
| 38 | // The SchedWrite to use when a load is folded into the instruction. |
| 39 | SchedWrite Folded; |
| 40 | } |
| 41 | |
| 42 | // Multiclass that produces a linked pair of SchedWrites. |
| 43 | multiclass X86SchedWritePair { |
| 44 | // Register-Memory operation. |
| 45 | def Ld : SchedWrite; |
| 46 | // Register-Register operation. |
| 47 | def NAME : X86FoldableSchedWrite { |
| 48 | let Folded = !cast<SchedWrite>(NAME#"Ld"); |
| 49 | } |
| 50 | } |
| 51 | |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 52 | // Multiclass that wraps X86FoldableSchedWrite for each vector width. |
| 53 | class X86SchedWriteWidths<X86FoldableSchedWrite sScl, |
| 54 | X86FoldableSchedWrite s128, |
| 55 | X86FoldableSchedWrite s256, |
| 56 | X86FoldableSchedWrite s512> { |
| 57 | X86FoldableSchedWrite Scl = sScl; // Scalar float/double operations. |
| 58 | X86FoldableSchedWrite MMX = sScl; // MMX operations. |
| 59 | X86FoldableSchedWrite XMM = s128; // XMM operations. |
| 60 | X86FoldableSchedWrite YMM = s256; // YMM operations. |
| 61 | X86FoldableSchedWrite ZMM = s512; // ZMM operations. |
| 62 | } |
| 63 | |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 64 | // Multiclass that wraps X86SchedWriteWidths for each fp vector type. |
| 65 | class X86SchedWriteSizes<X86SchedWriteWidths sPS, |
| 66 | X86SchedWriteWidths sPD> { |
| 67 | X86SchedWriteWidths PS = sPS; |
| 68 | X86SchedWriteWidths PD = sPD; |
| 69 | } |
| 70 | |
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 71 | // Loads, stores, and moves, not folded with other operations. |
| 72 | def WriteLoad : SchedWrite; |
| 73 | def WriteStore : SchedWrite; |
| 74 | def WriteMove : SchedWrite; |
| 75 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 76 | // Arithmetic. |
| 77 | defm WriteALU : X86SchedWritePair; // Simple integer ALU op. |
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 78 | def WriteALURMW : WriteSequence<[WriteALULd, WriteStore]>; |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 79 | defm WriteIMul : X86SchedWritePair; // Integer multiplication. |
| 80 | def WriteIMulH : SchedWrite; // Integer multiplication, high part. |
| 81 | defm WriteIDiv : X86SchedWritePair; // Integer division. |
| 82 | def WriteLEA : SchedWrite; // LEA instructions can't fold loads. |
| 83 | |
| Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 84 | defm WriteBitScan : X86SchedWritePair; // Bit scan forward/reverse. |
| 85 | defm WritePOPCNT : X86SchedWritePair; // Bit population count. |
| 86 | defm WriteLZCNT : X86SchedWritePair; // Leading zero count. |
| 87 | defm WriteTZCNT : X86SchedWritePair; // Trailing zero count. |
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 88 | defm WriteCMOV : X86SchedWritePair; // Conditional move. |
| 89 | def WriteSETCC : SchedWrite; // Set register based on condition code. |
| 90 | def WriteSETCCStore : SchedWrite; |
| Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 91 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 92 | // Integer shifts and rotates. |
| 93 | defm WriteShift : X86SchedWritePair; |
| 94 | |
| Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 95 | // BMI1 BEXTR, BMI2 BZHI |
| 96 | defm WriteBEXTR : X86SchedWritePair; |
| 97 | defm WriteBZHI : X86SchedWritePair; |
| 98 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 99 | // Idioms that clear a register, like xorps %xmm0, %xmm0. |
| 100 | // These can often bypass execution ports completely. |
| 101 | def WriteZero : SchedWrite; |
| 102 | |
| 103 | // Branches don't produce values, so they have no latency, but they still |
| 104 | // consume resources. Indirect branches can fold loads. |
| 105 | defm WriteJump : X86SchedWritePair; |
| 106 | |
| 107 | // Floating point. This covers both scalar and vector operations. |
| Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 108 | def WriteFLoad : SchedWrite; |
| 109 | def WriteFStore : SchedWrite; |
| 110 | def WriteFMove : SchedWrite; |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 111 | defm WriteFAdd : X86SchedWritePair; // Floating point add/sub. |
| Simon Pilgrim | 5269167f | 2018-05-01 16:13:42 +0000 | [diff] [blame] | 112 | defm WriteFAddY : X86SchedWritePair; // Floating point add/sub (YMM/ZMM). |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 113 | defm WriteFCmp : X86SchedWritePair; // Floating point compare. |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 114 | defm WriteFCmpY : X86SchedWritePair; // Floating point compare (YMM/ZMM). |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 115 | defm WriteFCom : X86SchedWritePair; // Floating point compare to flags. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 116 | defm WriteFMul : X86SchedWritePair; // Floating point multiplication. |
| Simon Pilgrim | 21caf01 | 2018-05-01 18:22:53 +0000 | [diff] [blame] | 117 | defm WriteFMulY : X86SchedWritePair; // Floating point multiplication (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 118 | defm WriteFDiv : X86SchedWritePair; // Floating point division. |
| Simon Pilgrim | 21caf01 | 2018-05-01 18:22:53 +0000 | [diff] [blame] | 119 | defm WriteFDivY : X86SchedWritePair; // Floating point division (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 120 | defm WriteFSqrt : X86SchedWritePair; // Floating point square root. |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 121 | defm WriteFSqrtX : X86SchedWritePair; // Floating point square root (XMM). |
| 122 | defm WriteFSqrtY : X86SchedWritePair; // Floating point square root (YMM). |
| 123 | defm WriteFSqrtZ : X86SchedWritePair; // Floating point square root (ZMM). |
| 124 | defm WriteFSqrt64 : X86SchedWritePair; // Floating point double square root. |
| 125 | defm WriteFSqrt64X : X86SchedWritePair; // Floating point double square root (XMM). |
| 126 | defm WriteFSqrt64Y : X86SchedWritePair; // Floating point double square root (YMM). |
| 127 | defm WriteFSqrt64Z : X86SchedWritePair; // Floating point double square root (ZMM). |
| 128 | defm WriteFSqrt80 : X86SchedWritePair; // Floating point long double square root. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 129 | defm WriteFRcp : X86SchedWritePair; // Floating point reciprocal estimate. |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 130 | defm WriteFRcpX : X86SchedWritePair; // Floating point reciprocal estimate (XMM). |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 131 | defm WriteFRcpY : X86SchedWritePair; // Floating point reciprocal estimate (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 132 | defm WriteFRsqrt : X86SchedWritePair; // Floating point reciprocal square root estimate. |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 133 | defm WriteFRsqrtX: X86SchedWritePair; // Floating point reciprocal square root estimate (XMM). |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 134 | defm WriteFRsqrtY: X86SchedWritePair; // Floating point reciprocal square root estimate (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 135 | defm WriteFMA : X86SchedWritePair; // Fused Multiply Add. |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 136 | defm WriteFMAX : X86SchedWritePair; // Fused Multiply Add (XMM). |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 137 | defm WriteFMAY : X86SchedWritePair; // Fused Multiply Add (YMM/ZMM). |
| Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 138 | defm WriteDPPD : X86SchedWritePair; // Floating point double dot product. |
| 139 | defm WriteDPPS : X86SchedWritePair; // Floating point single dot product. |
| 140 | defm WriteDPPSY : X86SchedWritePair; // Floating point single dot product (YMM). |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 141 | defm WriteFSign : X86SchedWritePair; // Floating point fabs/fchs. |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 142 | defm WriteFRnd : X86SchedWritePair; // Floating point rounding. |
| 143 | defm WriteFRndY : X86SchedWritePair; // Floating point rounding (YMM/ZMM). |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 144 | defm WriteFLogic : X86SchedWritePair; // Floating point and/or/xor logicals. |
| 145 | defm WriteFLogicY : X86SchedWritePair; // Floating point and/or/xor logicals (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 146 | defm WriteFShuffle : X86SchedWritePair; // Floating point vector shuffles. |
| Simon Pilgrim | dd8eae1 | 2018-05-01 14:25:01 +0000 | [diff] [blame] | 147 | defm WriteFShuffleY : X86SchedWritePair; // Floating point vector shuffles (YMM/ZMM). |
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 148 | defm WriteFVarShuffle : X86SchedWritePair; // Floating point vector variable shuffles. |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 149 | defm WriteFVarShuffleY : X86SchedWritePair; // Floating point vector variable shuffles (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 150 | defm WriteFBlend : X86SchedWritePair; // Floating point vector blends. |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 151 | defm WriteFBlendY : X86SchedWritePair; // Floating point vector blends (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 152 | defm WriteFVarBlend : X86SchedWritePair; // Fp vector variable blends. |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 153 | defm WriteFVarBlendY : X86SchedWritePair; // Fp vector variable blends (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 154 | |
| 155 | // FMA Scheduling helper class. |
| 156 | class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } |
| 157 | |
| Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 158 | // Horizontal Add/Sub (float and integer) |
| 159 | defm WriteFHAdd : X86SchedWritePair; |
| Simon Pilgrim | c3c767b | 2018-04-27 16:11:57 +0000 | [diff] [blame] | 160 | defm WriteFHAddY : X86SchedWritePair; // YMM/ZMM. |
| 161 | defm WritePHAdd : X86SchedWritePair; |
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 162 | defm WritePHAddY : X86SchedWritePair; // YMM/ZMM. |
| Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 163 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 164 | // Vector integer operations. |
| Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 165 | def WriteVecLoad : SchedWrite; |
| 166 | def WriteVecStore : SchedWrite; |
| 167 | def WriteVecMove : SchedWrite; |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 168 | defm WriteVecALU : X86SchedWritePair; // Vector integer ALU op, no logicals. |
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 169 | defm WriteVecALUY : X86SchedWritePair; // Vector integer ALU op, no logicals (YMM/ZMM). |
| Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 170 | defm WriteVecLogic : X86SchedWritePair; // Vector integer and/or/xor logicals. |
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 171 | defm WriteVecLogicY: X86SchedWritePair; // Vector integer and/or/xor logicals (YMM/ZMM). |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 172 | defm WriteVecShift : X86SchedWritePair; // Vector integer shifts (default). |
| 173 | defm WriteVecShiftX : X86SchedWritePair; // Vector integer shifts (XMM). |
| 174 | defm WriteVecShiftY : X86SchedWritePair; // Vector integer shifts (YMM/ZMM). |
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 175 | defm WriteVecShiftImm : X86SchedWritePair; // Vector integer immediate shifts (default). |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 176 | defm WriteVecShiftImmX: X86SchedWritePair; // Vector integer immediate shifts (XMM). |
| 177 | defm WriteVecShiftImmY: X86SchedWritePair; // Vector integer immediate shifts (YMM/ZMM). |
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 178 | defm WriteVecIMul : X86SchedWritePair; // Vector integer multiply (default). |
| 179 | defm WriteVecIMulX : X86SchedWritePair; // Vector integer multiply (XMM). |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 180 | defm WriteVecIMulY : X86SchedWritePair; // Vector integer multiply (YMM/ZMM). |
| 181 | defm WritePMULLD : X86SchedWritePair; // Vector PMULLD. |
| 182 | defm WritePMULLDY : X86SchedWritePair; // Vector PMULLD (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 183 | defm WriteShuffle : X86SchedWritePair; // Vector shuffles. |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 184 | defm WriteShuffleY : X86SchedWritePair; // Vector shuffles (YMM/ZMM). |
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 185 | defm WriteVarShuffle : X86SchedWritePair; // Vector variable shuffles. |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 186 | defm WriteVarShuffleY : X86SchedWritePair; // Vector variable shuffles (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 187 | defm WriteBlend : X86SchedWritePair; // Vector blends. |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 188 | defm WriteBlendY : X86SchedWritePair; // Vector blends (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 189 | defm WriteVarBlend : X86SchedWritePair; // Vector variable blends. |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 190 | defm WriteVarBlendY : X86SchedWritePair; // Vector variable blends (YMM/ZMM). |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 191 | defm WritePSADBW : X86SchedWritePair; // Vector PSADBW. |
| 192 | defm WritePSADBWY : X86SchedWritePair; // Vector PSADBW (YMM/ZMM). |
| 193 | defm WriteMPSAD : X86SchedWritePair; // Vector MPSAD. |
| 194 | defm WriteMPSADY : X86SchedWritePair; // Vector MPSAD (YMM/ZMM). |
| Simon Pilgrim | 27bc83e | 2018-04-24 18:49:25 +0000 | [diff] [blame] | 195 | defm WritePHMINPOS : X86SchedWritePair; // Vector PHMINPOS. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 196 | |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 197 | // Vector insert/extract operations. |
| 198 | defm WriteVecInsert : X86SchedWritePair; // Insert gpr to vector element. |
| 199 | def WriteVecExtract : SchedWrite; // Extract vector element to gpr. |
| 200 | def WriteVecExtractSt : SchedWrite; // Extract vector element and store. |
| 201 | |
| Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 202 | // MOVMSK operations. |
| Simon Pilgrim | bf4c8c0 | 2018-05-04 14:54:33 +0000 | [diff] [blame] | 203 | def WriteFMOVMSK : SchedWrite; |
| 204 | def WriteVecMOVMSK : SchedWrite; |
| 205 | def WriteVecMOVMSKY : SchedWrite; |
| 206 | def WriteMMXMOVMSK : SchedWrite; |
| Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 207 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 208 | // Conversion between integer and float. |
| 209 | defm WriteCvtF2I : X86SchedWritePair; // Float -> Integer. |
| 210 | defm WriteCvtI2F : X86SchedWritePair; // Integer -> Float. |
| 211 | defm WriteCvtF2F : X86SchedWritePair; // Float -> Float size conversion. |
| Simon Pilgrim | f0945aa | 2018-04-24 16:43:07 +0000 | [diff] [blame] | 212 | def WriteCvtF2FSt : SchedWrite; // // Float -> Float + store size conversion. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 213 | |
| Simon Pilgrim | 28e7bcb | 2018-03-26 21:06:14 +0000 | [diff] [blame] | 214 | // CRC32 instruction. |
| 215 | defm WriteCRC32 : X86SchedWritePair; |
| 216 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 217 | // Strings instructions. |
| 218 | // Packed Compare Implicit Length Strings, Return Mask |
| 219 | defm WritePCmpIStrM : X86SchedWritePair; |
| 220 | // Packed Compare Explicit Length Strings, Return Mask |
| 221 | defm WritePCmpEStrM : X86SchedWritePair; |
| 222 | // Packed Compare Implicit Length Strings, Return Index |
| 223 | defm WritePCmpIStrI : X86SchedWritePair; |
| 224 | // Packed Compare Explicit Length Strings, Return Index |
| 225 | defm WritePCmpEStrI : X86SchedWritePair; |
| 226 | |
| 227 | // AES instructions. |
| 228 | defm WriteAESDecEnc : X86SchedWritePair; // Decryption, encryption. |
| 229 | defm WriteAESIMC : X86SchedWritePair; // InvMixColumn. |
| 230 | defm WriteAESKeyGen : X86SchedWritePair; // Key Generation. |
| 231 | |
| 232 | // Carry-less multiplication instructions. |
| 233 | defm WriteCLMul : X86SchedWritePair; |
| 234 | |
| Simon Pilgrim | 0e51a12 | 2018-05-04 18:16:13 +0000 | [diff] [blame] | 235 | // EMMS/FEMMS |
| 236 | def WriteEMMS : SchedWrite; |
| 237 | |
| Craig Topper | 05242bf | 2018-04-21 18:07:36 +0000 | [diff] [blame] | 238 | // Load/store MXCSR |
| 239 | def WriteLDMXCSR : SchedWrite; |
| 240 | def WriteSTMXCSR : SchedWrite; |
| 241 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 242 | // Catch-all for expensive system instructions. |
| 243 | def WriteSystem : SchedWrite; |
| 244 | |
| 245 | // AVX2. |
| 246 | defm WriteFShuffle256 : X86SchedWritePair; // Fp 256-bit width vector shuffles. |
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 247 | defm WriteFVarShuffle256 : X86SchedWritePair; // Fp 256-bit width variable shuffles. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 248 | defm WriteShuffle256 : X86SchedWritePair; // 256-bit width vector shuffles. |
| Simon Pilgrim | 89c8a10 | 2018-04-11 13:49:19 +0000 | [diff] [blame] | 249 | defm WriteVarShuffle256 : X86SchedWritePair; // 256-bit width vector variable shuffles. |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 250 | defm WriteVarVecShift : X86SchedWritePair; // Variable vector shifts. |
| 251 | defm WriteVarVecShiftY : X86SchedWritePair; // Variable vector shifts (YMM/ZMM). |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 252 | |
| 253 | // Old microcoded instructions that nobody use. |
| 254 | def WriteMicrocoded : SchedWrite; |
| 255 | |
| 256 | // Fence instructions. |
| 257 | def WriteFence : SchedWrite; |
| 258 | |
| 259 | // Nop, not very useful expect it provides a model for nops! |
| 260 | def WriteNop : SchedWrite; |
| 261 | |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 262 | // Vector width wrappers. |
| 263 | def SchedWriteFAdd |
| Simon Pilgrim | 5269167f | 2018-05-01 16:13:42 +0000 | [diff] [blame] | 264 | : X86SchedWriteWidths<WriteFAdd, WriteFAdd, WriteFAddY, WriteFAddY>; |
| Simon Pilgrim | 342ac8c | 2018-05-03 09:11:32 +0000 | [diff] [blame] | 265 | def SchedWriteFHAdd |
| 266 | : X86SchedWriteWidths<WriteFHAdd, WriteFHAdd, WriteFHAddY, WriteFHAddY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 267 | def SchedWriteFCmp |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 268 | : X86SchedWriteWidths<WriteFCmp, WriteFCmp, WriteFCmpY, WriteFCmpY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 269 | def SchedWriteFMul |
| Simon Pilgrim | 21caf01 | 2018-05-01 18:22:53 +0000 | [diff] [blame] | 270 | : X86SchedWriteWidths<WriteFMul, WriteFMul, WriteFMulY, WriteFMulY>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 271 | def SchedWriteFMA |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 272 | : X86SchedWriteWidths<WriteFMA, WriteFMAX, WriteFMAY, WriteFMAY>; |
| Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 273 | def SchedWriteDPPD |
| 274 | : X86SchedWriteWidths<WriteDPPD, WriteDPPD, WriteDPPD, WriteDPPD>; |
| 275 | def SchedWriteDPPS |
| 276 | : X86SchedWriteWidths<WriteDPPS, WriteDPPS, WriteDPPSY, WriteDPPSY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 277 | def SchedWriteFDiv |
| Simon Pilgrim | 21caf01 | 2018-05-01 18:22:53 +0000 | [diff] [blame] | 278 | : X86SchedWriteWidths<WriteFDiv, WriteFDiv, WriteFDivY, WriteFDivY>; |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 279 | def SchedWriteFSqrt |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 280 | : X86SchedWriteWidths<WriteFSqrt, WriteFSqrtX, |
| 281 | WriteFSqrtY, WriteFSqrtZ>; |
| 282 | def SchedWriteFSqrt64 |
| 283 | : X86SchedWriteWidths<WriteFSqrt64, WriteFSqrt64X, |
| 284 | WriteFSqrt64Y, WriteFSqrt64Z>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 285 | def SchedWriteFRcp |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 286 | : X86SchedWriteWidths<WriteFRcp, WriteFRcpX, WriteFRcpY, WriteFRcpY>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 287 | def SchedWriteFRsqrt |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 288 | : X86SchedWriteWidths<WriteFRsqrt, WriteFRsqrtX, WriteFRsqrtY, WriteFRsqrtY>; |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 289 | def SchedWriteFRnd |
| 290 | : X86SchedWriteWidths<WriteFRnd, WriteFRnd, WriteFRndY, WriteFRndY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 291 | def SchedWriteFLogic |
| 292 | : X86SchedWriteWidths<WriteFLogic, WriteFLogic, WriteFLogicY, WriteFLogicY>; |
| 293 | |
| 294 | def SchedWriteFShuffle |
| 295 | : X86SchedWriteWidths<WriteFShuffle, WriteFShuffle, |
| Simon Pilgrim | dd8eae1 | 2018-05-01 14:25:01 +0000 | [diff] [blame] | 296 | WriteFShuffleY, WriteFShuffleY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 297 | def SchedWriteFVarShuffle |
| 298 | : X86SchedWriteWidths<WriteFVarShuffle, WriteFVarShuffle, |
| 299 | WriteFVarShuffleY, WriteFVarShuffleY>; |
| 300 | def SchedWriteFBlend |
| 301 | : X86SchedWriteWidths<WriteFBlend, WriteFBlend, WriteFBlendY, WriteFBlendY>; |
| 302 | def SchedWriteFVarBlend |
| 303 | : X86SchedWriteWidths<WriteFVarBlend, WriteFVarBlend, |
| 304 | WriteFVarBlendY, WriteFVarBlendY>; |
| 305 | |
| 306 | def SchedWriteVecALU |
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 307 | : X86SchedWriteWidths<WriteVecALU, WriteVecALU, WriteVecALUY, WriteVecALUY>; |
| Simon Pilgrim | 342ac8c | 2018-05-03 09:11:32 +0000 | [diff] [blame] | 308 | def SchedWritePHAdd |
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 309 | : X86SchedWriteWidths<WritePHAdd, WritePHAdd, WritePHAddY, WritePHAddY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 310 | def SchedWriteVecLogic |
| 311 | : X86SchedWriteWidths<WriteVecLogic, WriteVecLogic, |
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 312 | WriteVecLogicY, WriteVecLogicY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 313 | def SchedWriteVecShift |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 314 | : X86SchedWriteWidths<WriteVecShift, WriteVecShiftX, |
| 315 | WriteVecShiftY, WriteVecShiftY>; |
| 316 | def SchedWriteVecShiftImm |
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 317 | : X86SchedWriteWidths<WriteVecShiftImm, WriteVecShiftImmX, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 318 | WriteVecShiftImmY, WriteVecShiftImmY>; |
| Simon Pilgrim | e8671ef | 2018-05-02 12:27:54 +0000 | [diff] [blame] | 319 | def SchedWriteVarVecShift |
| 320 | : X86SchedWriteWidths<WriteVarVecShift, WriteVarVecShift, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 321 | WriteVarVecShiftY, WriteVarVecShiftY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 322 | def SchedWriteVecIMul |
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 323 | : X86SchedWriteWidths<WriteVecIMul, WriteVecIMulX, |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 324 | WriteVecIMulY, WriteVecIMulY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 325 | def SchedWritePMULLD |
| 326 | : X86SchedWriteWidths<WritePMULLD, WritePMULLD, |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 327 | WritePMULLDY, WritePMULLDY>; |
| Simon Pilgrim | e8671ef | 2018-05-02 12:27:54 +0000 | [diff] [blame] | 328 | def SchedWriteMPSAD |
| 329 | : X86SchedWriteWidths<WriteMPSAD, WriteMPSAD, |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 330 | WriteMPSADY, WriteMPSADY>; |
| Simon Pilgrim | e8671ef | 2018-05-02 12:27:54 +0000 | [diff] [blame] | 331 | def SchedWritePSADBW |
| 332 | : X86SchedWriteWidths<WritePSADBW, WritePSADBW, |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 333 | WritePSADBWY, WritePSADBWY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 334 | |
| 335 | def SchedWriteShuffle |
| 336 | : X86SchedWriteWidths<WriteShuffle, WriteShuffle, |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 337 | WriteShuffleY, WriteShuffleY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 338 | def SchedWriteVarShuffle |
| 339 | : X86SchedWriteWidths<WriteVarShuffle, WriteVarShuffle, |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 340 | WriteVarShuffleY, WriteVarShuffleY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 341 | def SchedWriteBlend |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 342 | : X86SchedWriteWidths<WriteBlend, WriteBlend, WriteBlendY, WriteBlendY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 343 | def SchedWriteVarBlend |
| 344 | : X86SchedWriteWidths<WriteVarBlend, WriteVarBlend, |
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 345 | WriteVarBlendY, WriteVarBlendY>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 346 | |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame^] | 347 | // Vector size wrappers. |
| 348 | def SchedWriteFAddSizes |
| 349 | : X86SchedWriteSizes<SchedWriteFAdd, SchedWriteFAdd>; |
| 350 | def SchedWriteFMulSizes |
| 351 | : X86SchedWriteSizes<SchedWriteFMul, SchedWriteFMul>; |
| 352 | def SchedWriteFDivSizes |
| 353 | : X86SchedWriteSizes<SchedWriteFDiv, SchedWriteFDiv>; |
| 354 | def SchedWriteFSqrtSizes |
| 355 | : X86SchedWriteSizes<SchedWriteFSqrt, SchedWriteFSqrt64>; |
| 356 | |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 357 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 35935c0 | 2018-04-12 18:46:15 +0000 | [diff] [blame] | 358 | // Generic Processor Scheduler Models. |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 359 | |
| 360 | // IssueWidth is analogous to the number of decode units. Core and its |
| 361 | // descendents, including Nehalem and SandyBridge have 4 decoders. |
| 362 | // Resources beyond the decoder operate on micro-ops and are bufferred |
| 363 | // so adjacent micro-ops don't directly compete. |
| 364 | // |
| 365 | // MicroOpBufferSize > 1 indicates that RAW dependencies can be |
| 366 | // decoded in the same cycle. The value 32 is a reasonably arbitrary |
| 367 | // number of in-flight instructions. |
| 368 | // |
| 369 | // HighLatency=10 is optimistic. X86InstrInfo::isHighLatencyDef |
| 370 | // indicates high latency opcodes. Alternatively, InstrItinData |
| 371 | // entries may be included here to define specific operand |
| 372 | // latencies. Since these latencies are not used for pipeline hazards, |
| 373 | // they do not need to be exact. |
| 374 | // |
| Simon Pilgrim | e0c7868 | 2018-04-13 14:31:57 +0000 | [diff] [blame] | 375 | // The GenericX86Model contains no instruction schedules |
| Simon Pilgrim | a271c54 | 2017-05-03 15:42:29 +0000 | [diff] [blame] | 376 | // and disables PostRAScheduler. |
| 377 | class GenericX86Model : SchedMachineModel { |
| 378 | let IssueWidth = 4; |
| 379 | let MicroOpBufferSize = 32; |
| 380 | let LoadLatency = 4; |
| 381 | let HighLatency = 10; |
| 382 | let PostRAScheduler = 0; |
| 383 | let CompleteModel = 0; |
| 384 | } |
| 385 | |
| 386 | def GenericModel : GenericX86Model; |
| 387 | |
| 388 | // Define a model with the PostRAScheduler enabled. |
| 389 | def GenericPostRAModel : GenericX86Model { |
| 390 | let PostRAScheduler = 1; |
| 391 | } |
| 392 | |