blob: 8f94f305c8a5288b5a7c172007b343f276d7567a [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000025#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
38WebAssemblyTargetLowering::WebAssemblyTargetLowering(
39 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000040 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000041 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
42
JF Bastien71d29ac2015-08-12 17:53:29 +000043 // Booleans always contain 0 or 1.
44 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000045 // WebAssembly does not produce floating-point exceptions on normal floating
46 // point operations.
47 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000048 // We don't know the microarchitecture here, so just reduce register pressure.
49 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000050 // Tell ISel that we have a stack pointer.
51 setStackPointerRegisterToSaveRestore(
52 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
53 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000054 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
55 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
56 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
57 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
JF Bastienb9073fb2015-07-22 21:28:15 +000058 // Compute derived properties from the register classes.
59 computeRegisterProperties(Subtarget->getRegisterInfo());
60
JF Bastienaf111db2015-08-24 22:16:48 +000061 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000062 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000063 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000064 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
65 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000066
Dan Gohman35bfb242015-12-04 23:22:35 +000067 // Take the default expansion for va_arg, va_copy, and va_end. There is no
68 // default action for va_start, so we do that custom.
69 setOperationAction(ISD::VASTART, MVT::Other, Custom);
70 setOperationAction(ISD::VAARG, MVT::Other, Expand);
71 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
72 setOperationAction(ISD::VAEND, MVT::Other, Expand);
73
JF Bastienda06bce2015-08-11 21:02:46 +000074 for (auto T : {MVT::f32, MVT::f64}) {
75 // Don't expand the floating-point types to constant pools.
76 setOperationAction(ISD::ConstantFP, T, Legal);
77 // Expand floating-point comparisons.
78 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
79 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
80 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000081 // Expand floating-point library function operators.
Dan Gohmanebb23542015-12-05 19:15:57 +000082 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW,
Dan Gohman9341c1d2015-12-10 04:52:33 +000083 ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000084 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000085 // Note supported floating-point library function operators that otherwise
86 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000087 for (auto Op :
88 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000089 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000090 // Support minnan and maxnan, which otherwise default to expand.
91 setOperationAction(ISD::FMINNAN, T, Legal);
92 setOperationAction(ISD::FMAXNAN, T, Legal);
JF Bastienda06bce2015-08-11 21:02:46 +000093 }
Dan Gohman32907a62015-08-20 22:57:13 +000094
95 for (auto T : {MVT::i32, MVT::i64}) {
96 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +000097 for (auto Op :
98 {ISD::BSWAP, ISD::ROTL, ISD::ROTR, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
99 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
100 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
101 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000102 setOperationAction(Op, T, Expand);
103 }
104 }
105
106 // As a special case, these operators use the type to mean the type to
107 // sign-extend from.
Dan Gohmana5603b82015-12-10 01:00:19 +0000108 for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
Dan Gohman32907a62015-08-20 22:57:13 +0000109 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
110
111 // Dynamic stack allocation: use the default expansion.
112 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
113 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000114 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000115
Derek Schuff9769deb2015-12-11 23:49:46 +0000116 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000117 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000118
Dan Gohman950a13c2015-09-16 16:51:30 +0000119 // Expand these forms; we pattern-match the forms that we can handle in isel.
120 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
121 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
122 setOperationAction(Op, T, Expand);
123
124 // We have custom switch handling.
125 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
126
JF Bastien73ff6af2015-08-31 22:24:11 +0000127 // WebAssembly doesn't have:
128 // - Floating-point extending loads.
129 // - Floating-point truncating stores.
130 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000131 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000132 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
133 for (auto T : MVT::integer_valuetypes())
134 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
135 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000136
137 // Trap lowers to wasm unreachable
138 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000139}
Dan Gohman10e730a2015-06-29 23:51:55 +0000140
Dan Gohman7b634842015-08-24 18:44:37 +0000141FastISel *WebAssemblyTargetLowering::createFastISel(
142 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
143 return WebAssembly::createFastISel(FuncInfo, LibInfo);
144}
145
JF Bastienaf111db2015-08-24 22:16:48 +0000146bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000147 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000148 // All offsets can be folded.
149 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000150}
151
Dan Gohman7a6b9822015-11-29 22:32:02 +0000152MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000153 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000154 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000155 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000156
157 if (BitWidth > 64) {
158 BitWidth = 64;
159 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
160 "64-bit shift counts ought to be enough for anyone");
161 }
162
Dan Gohmana8483752015-12-10 00:26:26 +0000163 MVT Result = MVT::getIntegerVT(BitWidth);
164 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
165 "Unable to represent scalar shift amount type");
166 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000167}
168
Derek Schuff3f063292016-02-11 20:57:09 +0000169const char *WebAssemblyTargetLowering::getTargetNodeName(
170 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000171 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000172 case WebAssemblyISD::FIRST_NUMBER:
173 break;
174#define HANDLE_NODETYPE(NODE) \
175 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000176 return "WebAssemblyISD::" #NODE;
177#include "WebAssemblyISD.def"
178#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000179 }
180 return nullptr;
181}
182
Dan Gohmanf19ed562015-11-13 01:42:29 +0000183std::pair<unsigned, const TargetRegisterClass *>
184WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
185 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
186 // First, see if this is a constraint that directly corresponds to a
187 // WebAssembly register class.
188 if (Constraint.size() == 1) {
189 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000190 case 'r':
191 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
192 if (VT.isInteger() && !VT.isVector()) {
193 if (VT.getSizeInBits() <= 32)
194 return std::make_pair(0U, &WebAssembly::I32RegClass);
195 if (VT.getSizeInBits() <= 64)
196 return std::make_pair(0U, &WebAssembly::I64RegClass);
197 }
198 break;
199 default:
200 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000201 }
202 }
203
204 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
205}
206
Dan Gohman3192ddf2015-11-19 23:04:59 +0000207bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
208 // Assume ctz is a relatively cheap operation.
209 return true;
210}
211
212bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
213 // Assume clz is a relatively cheap operation.
214 return true;
215}
216
Dan Gohman4b9d7912015-12-15 22:01:29 +0000217bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
218 const AddrMode &AM,
219 Type *Ty,
220 unsigned AS) const {
221 // WebAssembly offsets are added as unsigned without wrapping. The
222 // isLegalAddressingMode gives us no way to determine if wrapping could be
223 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000224 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000225
226 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000227 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000228
229 // Everything else is legal.
230 return true;
231}
232
Dan Gohmanbb372242016-01-26 03:39:31 +0000233bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000234 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000235 // WebAssembly supports unaligned accesses, though it should be declared
236 // with the p2align attribute on loads and stores which do so, and there
237 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000238 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000239 // of constants, etc.), WebAssembly implementations will either want the
240 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000241 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000242 return true;
243}
244
Dan Gohman10e730a2015-06-29 23:51:55 +0000245//===----------------------------------------------------------------------===//
246// WebAssembly Lowering private implementation.
247//===----------------------------------------------------------------------===//
248
249//===----------------------------------------------------------------------===//
250// Lowering Code
251//===----------------------------------------------------------------------===//
252
JF Bastienb9073fb2015-07-22 21:28:15 +0000253static void fail(SDLoc DL, SelectionDAG &DAG, const char *msg) {
254 MachineFunction &MF = DAG.getMachineFunction();
255 DAG.getContext()->diagnose(
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000256 DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000257}
258
Dan Gohman85dbdda2015-12-04 17:16:07 +0000259// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000260static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000261 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000262 // conventions. We don't yet have a way to annotate calls with properties like
263 // "cold", and we don't have any call-clobbered registers, so these are mostly
264 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000265 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000266 CallConv == CallingConv::Cold ||
267 CallConv == CallingConv::PreserveMost ||
268 CallConv == CallingConv::PreserveAll ||
269 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000270}
271
Derek Schuff3f063292016-02-11 20:57:09 +0000272SDValue WebAssemblyTargetLowering::LowerCall(
273 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000274 SelectionDAG &DAG = CLI.DAG;
275 SDLoc DL = CLI.DL;
276 SDValue Chain = CLI.Chain;
277 SDValue Callee = CLI.Callee;
278 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000279 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000280
281 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000282 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000283 fail(DL, DAG,
284 "WebAssembly doesn't support language-specific or target-specific "
285 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000286 if (CLI.IsPatchPoint)
287 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
288
Dan Gohman9cc692b2015-10-02 20:54:23 +0000289 // WebAssembly doesn't currently support explicit tail calls. If they are
290 // required, fail. Otherwise, just disable them.
291 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
292 MF.getTarget().Options.GuaranteedTailCallOpt) ||
293 (CLI.CS && CLI.CS->isMustTailCall()))
294 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
295 CLI.IsTailCall = false;
296
JF Bastiend8a9d662015-08-24 21:59:51 +0000297 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000298 if (Ins.size() > 1)
299 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
300
Dan Gohman2d822e72015-12-04 17:12:52 +0000301 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000302 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
303 for (unsigned i = 0; i < Outs.size(); ++i) {
304 const ISD::OutputArg &Out = Outs[i];
305 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000306 if (Out.Flags.isNest())
307 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000308 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000309 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000310 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000311 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000312 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000313 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000314 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Derek Schuff4dd67782016-01-27 21:17:39 +0000315 auto *MFI = MF.getFrameInfo();
Derek Schuff4dd67782016-01-27 21:17:39 +0000316 int FI = MFI->CreateStackObject(Out.Flags.getByValSize(),
317 Out.Flags.getByValAlign(),
318 /*isSS=*/false);
319 SDValue SizeNode =
320 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000321 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000322 Chain = DAG.getMemcpy(
323 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000324 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000325 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
326 OutVal = FINode;
327 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000328 }
329
JF Bastiend8a9d662015-08-24 21:59:51 +0000330 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000331 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000332
333 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000334
JF Bastiend8a9d662015-08-24 21:59:51 +0000335 // Analyze operands of the call, assigning locations to each operand.
336 SmallVector<CCValAssign, 16> ArgLocs;
337 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000338
Dan Gohman35bfb242015-12-04 23:22:35 +0000339 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000340 // Outgoing non-fixed arguments are placed in a buffer. First
341 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000342 for (SDValue Arg :
343 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
344 EVT VT = Arg.getValueType();
345 assert(VT != MVT::iPTR && "Legalized args should be concrete");
346 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000347 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
348 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000349 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
350 Offset, VT.getSimpleVT(),
351 CCValAssign::Full));
352 }
353 }
354
355 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
356
Derek Schuff27501e22016-02-10 19:51:04 +0000357 SDValue FINode;
358 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000359 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000360 // to the stack buffer at the offsets computed above.
Derek Schuff992d83f2016-02-10 20:14:15 +0000361 int FI = MF.getFrameInfo()->CreateStackObject(NumBytes,
362 Layout.getStackAlignment(),
Derek Schuff27501e22016-02-10 19:51:04 +0000363 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000364 unsigned ValNo = 0;
365 SmallVector<SDValue, 8> Chains;
366 for (SDValue Arg :
367 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
368 assert(ArgLocs[ValNo].getValNo() == ValNo &&
369 "ArgLocs should remain in order and only hold varargs args");
370 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000371 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000372 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000373 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000374 Chains.push_back(DAG.getStore(
375 Chain, DL, Arg, Add,
376 MachinePointerInfo::getFixedStack(MF, FI, Offset), false, false, 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000377 }
378 if (!Chains.empty())
379 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000380 } else if (IsVarArg) {
381 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000382 }
383
384 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000385 SmallVector<SDValue, 16> Ops;
386 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000387 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000388
389 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
390 // isn't reliable.
391 Ops.append(OutVals.begin(),
392 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000393 // Add a pointer to the vararg buffer.
394 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000395
Derek Schuff27501e22016-02-10 19:51:04 +0000396 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000397 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000398 assert(!In.Flags.isByVal() && "byval is not valid for return values");
399 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000400 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000401 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000402 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000403 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000404 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000405 fail(DL, DAG,
406 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000407 // Ignore In.getOrigAlign() because all our arguments are passed in
408 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000409 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000410 }
Derek Schuff27501e22016-02-10 19:51:04 +0000411 InTys.push_back(MVT::Other);
412 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000413 SDValue Res =
414 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000415 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000416 if (Ins.empty()) {
417 Chain = Res;
418 } else {
419 InVals.push_back(Res);
420 Chain = Res.getValue(1);
421 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000422
JF Bastiend8a9d662015-08-24 21:59:51 +0000423 return Chain;
424}
425
JF Bastienb9073fb2015-07-22 21:28:15 +0000426bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000427 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
428 const SmallVectorImpl<ISD::OutputArg> &Outs,
429 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000430 // WebAssembly can't currently handle returning tuples.
431 return Outs.size() <= 1;
432}
433
434SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000435 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000436 const SmallVectorImpl<ISD::OutputArg> &Outs,
437 const SmallVectorImpl<SDValue> &OutVals, SDLoc DL,
438 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000439 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000440 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000441 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
442
JF Bastien600aee92015-07-31 17:53:38 +0000443 SmallVector<SDValue, 4> RetOps(1, Chain);
444 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000445 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000446
Dan Gohman754cd112015-11-11 01:33:02 +0000447 // Record the number and types of the return values.
448 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000449 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
450 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000451 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000452 if (Out.Flags.isInAlloca())
453 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000454 if (Out.Flags.isInConsecutiveRegs())
455 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
456 if (Out.Flags.isInConsecutiveRegsLast())
457 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000458 }
459
JF Bastienb9073fb2015-07-22 21:28:15 +0000460 return Chain;
461}
462
463SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000464 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
JF Bastienb9073fb2015-07-22 21:28:15 +0000465 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
466 SmallVectorImpl<SDValue> &InVals) const {
467 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff27501e22016-02-10 19:51:04 +0000468 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
JF Bastienb9073fb2015-07-22 21:28:15 +0000469
Dan Gohman85dbdda2015-12-04 17:16:07 +0000470 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000471 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000472
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000473 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
474 // of the incoming values before they're represented by virtual registers.
475 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
476
JF Bastien600aee92015-07-31 17:53:38 +0000477 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000478 if (In.Flags.isInAlloca())
479 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
480 if (In.Flags.isNest())
481 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000482 if (In.Flags.isInConsecutiveRegs())
483 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
484 if (In.Flags.isInConsecutiveRegsLast())
485 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000486 // Ignore In.getOrigAlign() because all our arguments are passed in
487 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000488 InVals.push_back(
489 In.Used
490 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000491 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000492 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000493
494 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000495 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000496 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000497
Derek Schuff27501e22016-02-10 19:51:04 +0000498 // Varargs are copied into a buffer allocated by the caller, and a pointer to
499 // the buffer is passed as an argument.
500 if (IsVarArg) {
501 MVT PtrVT = getPointerTy(MF.getDataLayout());
502 unsigned VarargVreg =
503 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
504 MFI->setVarargBufferVreg(VarargVreg);
505 Chain = DAG.getCopyToReg(
506 Chain, DL, VarargVreg,
507 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
508 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
509 MFI->addParam(PtrVT);
510 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000511
JF Bastienb9073fb2015-07-22 21:28:15 +0000512 return Chain;
513}
514
Dan Gohman10e730a2015-06-29 23:51:55 +0000515//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000516// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000517//===----------------------------------------------------------------------===//
518
JF Bastienaf111db2015-08-24 22:16:48 +0000519SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
520 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000521 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000522 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000523 default:
524 llvm_unreachable("unimplemented operation lowering");
525 return SDValue();
526 case ISD::FrameIndex:
527 return LowerFrameIndex(Op, DAG);
528 case ISD::GlobalAddress:
529 return LowerGlobalAddress(Op, DAG);
530 case ISD::ExternalSymbol:
531 return LowerExternalSymbol(Op, DAG);
532 case ISD::JumpTable:
533 return LowerJumpTable(Op, DAG);
534 case ISD::BR_JT:
535 return LowerBR_JT(Op, DAG);
536 case ISD::VASTART:
537 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000538 case ISD::BlockAddress:
539 case ISD::BRIND:
540 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
541 return SDValue();
542 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
543 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
544 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000545 case ISD::FRAMEADDR:
546 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000547 case ISD::CopyToReg:
548 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000549 }
550}
551
Derek Schuffaadc89c2016-02-16 18:18:36 +0000552SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
553 SelectionDAG &DAG) const {
554 SDValue Src = Op.getOperand(2);
555 if (isa<FrameIndexSDNode>(Src.getNode())) {
556 // CopyToReg nodes don't support FrameIndex operands. Other targets select
557 // the FI to some LEA-like instruction, but since we don't have that, we
558 // need to insert some kind of instruction that can take an FI operand and
559 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
560 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000561 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000562 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000563 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000564 EVT VT = Src.getValueType();
565 SDValue Copy(
566 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_LOCAL_I32
567 : WebAssembly::COPY_LOCAL_I64,
568 DL, VT, Src),
569 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000570 return Op.getNode()->getNumValues() == 1
571 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
572 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
573 ? Op.getOperand(3)
574 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000575 }
576 return SDValue();
577}
578
Derek Schuff9769deb2015-12-11 23:49:46 +0000579SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
580 SelectionDAG &DAG) const {
581 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
582 return DAG.getTargetFrameIndex(FI, Op.getValueType());
583}
584
Dan Gohman94c65662016-02-16 23:48:04 +0000585SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
586 SelectionDAG &DAG) const {
587 // Non-zero depths are not supported by WebAssembly currently. Use the
588 // legalizer's default expansion, which is to return 0 (what this function is
589 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000590 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000591 return SDValue();
592
593 DAG.getMachineFunction().getFrameInfo()->setFrameAddressIsTaken(true);
594 EVT VT = Op.getValueType();
595 unsigned FP =
596 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
597 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
598}
599
JF Bastienaf111db2015-08-24 22:16:48 +0000600SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
601 SelectionDAG &DAG) const {
602 SDLoc DL(Op);
603 const auto *GA = cast<GlobalAddressSDNode>(Op);
604 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000605 assert(GA->getTargetFlags() == 0 &&
606 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000607 if (GA->getAddressSpace() != 0)
608 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000609 return DAG.getNode(
610 WebAssemblyISD::Wrapper, DL, VT,
611 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000612}
613
Derek Schuff3f063292016-02-11 20:57:09 +0000614SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
615 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000616 SDLoc DL(Op);
617 const auto *ES = cast<ExternalSymbolSDNode>(Op);
618 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000619 assert(ES->getTargetFlags() == 0 &&
620 "Unexpected target flags on generic ExternalSymbolSDNode");
621 // Set the TargetFlags to 0x1 which indicates that this is a "function"
622 // symbol rather than a data symbol. We do this unconditionally even though
623 // we don't know anything about the symbol other than its name, because all
624 // external symbols used in target-independent SelectionDAG code are for
625 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000626 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000627 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
628 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000629}
630
Dan Gohman950a13c2015-09-16 16:51:30 +0000631SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
632 SelectionDAG &DAG) const {
633 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000634 // table operand into a TABLESWITCH instruction, rather than ever
635 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000636 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
637 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
638 JT->getTargetFlags());
639}
640
641SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
642 SelectionDAG &DAG) const {
643 SDLoc DL(Op);
644 SDValue Chain = Op.getOperand(0);
645 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
646 SDValue Index = Op.getOperand(2);
647 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
648
649 SmallVector<SDValue, 8> Ops;
650 Ops.push_back(Chain);
651 Ops.push_back(Index);
652
653 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
654 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
655
656 // TODO: For now, we just pick something arbitrary for a default case for now.
657 // We really want to sniff out the guard and put in the real default case (and
658 // delete the guard).
659 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
660
661 // Add an operand for each case.
Derek Schuff3f063292016-02-11 20:57:09 +0000662 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman950a13c2015-09-16 16:51:30 +0000663
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000664 return DAG.getNode(WebAssemblyISD::TABLESWITCH, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000665}
666
Dan Gohman35bfb242015-12-04 23:22:35 +0000667SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
668 SelectionDAG &DAG) const {
669 SDLoc DL(Op);
670 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
671
Derek Schuff27501e22016-02-10 19:51:04 +0000672 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000673 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000674
675 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
676 MFI->getVarargBufferVreg(), PtrVT);
677 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Dan Gohman35bfb242015-12-04 23:22:35 +0000678 MachinePointerInfo(SV), false, false, 0);
679}
680
Dan Gohman10e730a2015-06-29 23:51:55 +0000681//===----------------------------------------------------------------------===//
682// WebAssembly Optimization Hooks
683//===----------------------------------------------------------------------===//