blob: bca027f3cb81a7d3b933544405575efb59dd7da1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
12//
13//===----------------------------------------------------------------------===//
14//
15
16#include "AMDGPUMCInstLower.h"
17#include "AMDGPUAsmPrinter.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUTargetMachine.h"
Tom Stellarded699252013-10-12 05:02:51 +000019#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "R600InstrInfo.h"
Tom Stellardc721a232014-05-16 20:56:47 +000021#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Tom Stellard067c8152014-07-21 14:01:14 +000025#include "llvm/IR/GlobalVariable.h"
Tom Stellarded699252013-10-12 05:02:51 +000026#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard067c8152014-07-21 14:01:14 +000027#include "llvm/MC/MCContext.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000028#include "llvm/MC/MCExpr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000029#include "llvm/MC/MCInst.h"
Tom Stellarded699252013-10-12 05:02:51 +000030#include "llvm/MC/MCObjectStreamer.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031#include "llvm/MC/MCStreamer.h"
32#include "llvm/Support/ErrorHandling.h"
Tom Stellarded699252013-10-12 05:02:51 +000033#include "llvm/Support/Format.h"
34#include <algorithm>
Tom Stellard75aadc22012-12-11 21:25:42 +000035
36using namespace llvm;
37
Tom Stellardc721a232014-05-16 20:56:47 +000038AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st):
39 Ctx(ctx), ST(st)
Tom Stellard9e90b582012-12-17 15:14:54 +000040{ }
Tom Stellard75aadc22012-12-11 21:25:42 +000041
Tom Stellardc721a232014-05-16 20:56:47 +000042enum AMDGPUMCInstLower::SISubtarget
Aaron Ballman0dfed532014-05-19 14:29:04 +000043AMDGPUMCInstLower::AMDGPUSubtargetToSISubtarget(unsigned) const {
44 return AMDGPUMCInstLower::SI;
Tom Stellardc721a232014-05-16 20:56:47 +000045}
46
47unsigned AMDGPUMCInstLower::getMCOpcode(unsigned MIOpcode) const {
48
49 int MCOpcode = AMDGPU::getMCOpcode(MIOpcode,
50 AMDGPUSubtargetToSISubtarget(ST.getGeneration()));
51 if (MCOpcode == -1)
52 MCOpcode = MIOpcode;
53
54 return MCOpcode;
55}
56
Tom Stellard75aadc22012-12-11 21:25:42 +000057void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
Tom Stellardc721a232014-05-16 20:56:47 +000058
59 OutMI.setOpcode(getMCOpcode(MI->getOpcode()));
Tom Stellard75aadc22012-12-11 21:25:42 +000060
David Blaikie2f771122014-04-05 22:42:04 +000061 for (const MachineOperand &MO : MI->explicit_operands()) {
Tom Stellard75aadc22012-12-11 21:25:42 +000062 MCOperand MCOp;
63 switch (MO.getType()) {
64 default:
65 llvm_unreachable("unknown operand type");
66 case MachineOperand::MO_FPImmediate: {
67 const APFloat &FloatValue = MO.getFPImm()->getValueAPF();
68 assert(&FloatValue.getSemantics() == &APFloat::IEEEsingle &&
69 "Only floating point immediates are supported at the moment.");
70 MCOp = MCOperand::CreateFPImm(FloatValue.convertToFloat());
71 break;
72 }
73 case MachineOperand::MO_Immediate:
74 MCOp = MCOperand::CreateImm(MO.getImm());
75 break;
76 case MachineOperand::MO_Register:
77 MCOp = MCOperand::CreateReg(MO.getReg());
78 break;
Tom Stellard9e90b582012-12-17 15:14:54 +000079 case MachineOperand::MO_MachineBasicBlock:
80 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
81 MO.getMBB()->getSymbol(), Ctx));
Tom Stellard067c8152014-07-21 14:01:14 +000082 break;
83 case MachineOperand::MO_GlobalAddress: {
84 const GlobalValue *GV = MO.getGlobal();
85 MCSymbol *Sym = Ctx.GetOrCreateSymbol(StringRef(GV->getName()));
86 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(Sym, Ctx));
87 break;
88 }
89 case MachineOperand::MO_TargetIndex: {
90 assert(MO.getIndex() == AMDGPU::TI_CONSTDATA_START);
91 MCSymbol *Sym = Ctx.GetOrCreateSymbol(StringRef(END_OF_TEXT_LABEL_NAME));
92 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::Create(Sym, Ctx);
93 MCOp = MCOperand::CreateExpr(Expr);
94 break;
95 }
Tom Stellard75aadc22012-12-11 21:25:42 +000096 }
97 OutMI.addOperand(MCOp);
98 }
99}
100
101void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Tom Stellardc721a232014-05-16 20:56:47 +0000102 AMDGPUMCInstLower MCInstLowering(OutContext,
103 MF->getTarget().getSubtarget<AMDGPUSubtarget>());
Tom Stellard75aadc22012-12-11 21:25:42 +0000104
Tom Stellard9b9e9262014-02-28 21:36:41 +0000105#ifdef _DEBUG
106 StringRef Err;
Eric Christopherd9134482014-08-04 21:25:23 +0000107 if (!TM.getSubtargetImpl()->getInstrInfo()->verifyInstruction(MI, Err)) {
Tom Stellard9b9e9262014-02-28 21:36:41 +0000108 errs() << "Warning: Illegal instruction detected: " << Err << "\n";
109 MI->dump();
110 }
111#endif
Tom Stellard75aadc22012-12-11 21:25:42 +0000112 if (MI->isBundle()) {
113 const MachineBasicBlock *MBB = MI->getParent();
114 MachineBasicBlock::const_instr_iterator I = MI;
115 ++I;
116 while (I != MBB->end() && I->isInsideBundle()) {
Tom Stellarded699252013-10-12 05:02:51 +0000117 EmitInstruction(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000118 ++I;
119 }
120 } else {
121 MCInst TmpInst;
122 MCInstLowering.lower(MI, TmpInst);
David Woodhousee6c13e42014-01-28 23:12:42 +0000123 EmitToStreamer(OutStreamer, TmpInst);
Tom Stellarded699252013-10-12 05:02:51 +0000124
125 if (DisasmEnabled) {
126 // Disassemble instruction/operands to text.
127 DisasmLines.resize(DisasmLines.size() + 1);
128 std::string &DisasmLine = DisasmLines.back();
129 raw_string_ostream DisasmStream(DisasmLine);
130
Eric Christopherd9134482014-08-04 21:25:23 +0000131 AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
132 *TM.getSubtargetImpl()->getInstrInfo(),
133 *TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarded699252013-10-12 05:02:51 +0000134 InstPrinter.printInst(&TmpInst, DisasmStream, StringRef());
135
136 // Disassemble instruction/operands to hex representation.
137 SmallVector<MCFixup, 4> Fixups;
138 SmallVector<char, 16> CodeBytes;
139 raw_svector_ostream CodeStream(CodeBytes);
140
141 MCObjectStreamer &ObjStreamer = (MCObjectStreamer &)OutStreamer;
142 MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
David Woodhouse9784cef2014-01-28 23:13:07 +0000143 InstEmitter.EncodeInstruction(TmpInst, CodeStream, Fixups,
144 TM.getSubtarget<MCSubtargetInfo>());
Tom Stellarded699252013-10-12 05:02:51 +0000145 CodeStream.flush();
146
147 HexLines.resize(HexLines.size() + 1);
148 std::string &HexLine = HexLines.back();
149 raw_string_ostream HexStream(HexLine);
150
151 for (size_t i = 0; i < CodeBytes.size(); i += 4) {
152 unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
153 HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
154 }
155
156 DisasmStream.flush();
157 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
158 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000159 }
160}