blob: eec7f8ea78acb52472b6b3a2b82e5b6f3a2da7c9 [file] [log] [blame]
Diana Picus22274932016-11-11 08:27:37 +00001//===- ARMInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the InstructionSelector class for ARM.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstructionSelector.h"
15#include "ARMRegisterBankInfo.h"
16#include "ARMSubtarget.h"
17#include "ARMTargetMachine.h"
Diana Picus812caee2016-12-16 12:54:46 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Diana Picus22274932016-11-11 08:27:37 +000019#include "llvm/Support/Debug.h"
20
21#define DEBUG_TYPE "arm-isel"
22
23using namespace llvm;
24
25#ifndef LLVM_BUILD_GLOBAL_ISEL
26#error "You shouldn't build this"
27#endif
28
Diana Picus895c6aa2016-11-15 16:42:10 +000029ARMInstructionSelector::ARMInstructionSelector(const ARMSubtarget &STI,
Diana Picus22274932016-11-11 08:27:37 +000030 const ARMRegisterBankInfo &RBI)
Diana Picus895c6aa2016-11-15 16:42:10 +000031 : InstructionSelector(), TII(*STI.getInstrInfo()),
Diana Picus812caee2016-12-16 12:54:46 +000032 TRI(*STI.getRegisterInfo()), RBI(RBI) {}
Diana Picus22274932016-11-11 08:27:37 +000033
Diana Picus812caee2016-12-16 12:54:46 +000034static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
35 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
36 const RegisterBankInfo &RBI) {
37 unsigned DstReg = I.getOperand(0).getReg();
38 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
39 return true;
40
41 const RegisterBank *RegBank = RBI.getRegBank(DstReg, MRI, TRI);
Benjamin Kramer24bf8682016-12-16 13:13:03 +000042 (void)RegBank;
Diana Picus812caee2016-12-16 12:54:46 +000043 assert(RegBank && "Can't get reg bank for virtual register");
44
Diana Picus36aa09f2016-12-19 14:07:50 +000045 const unsigned DstSize = MRI.getType(DstReg).getSizeInBits();
Daniel Jasper24218d52016-12-19 14:24:22 +000046 (void)DstSize;
Diana Picus36aa09f2016-12-19 14:07:50 +000047 unsigned SrcReg = I.getOperand(1).getReg();
48 const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
49 (void)SrcSize;
50 assert((DstSize == SrcSize ||
51 // Copies are a means to setup initial types, the number of
52 // bits may not exactly match.
53 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
54 DstSize <= SrcSize)) &&
Benjamin Kramer24bf8682016-12-16 13:13:03 +000055 "Copy with different width?!");
Diana Picus812caee2016-12-16 12:54:46 +000056
Diana Picus4fa83c02017-02-08 13:23:04 +000057 assert((RegBank->getID() == ARM::GPRRegBankID ||
58 RegBank->getID() == ARM::FPRRegBankID) &&
59 "Unsupported reg bank");
60
Diana Picus812caee2016-12-16 12:54:46 +000061 const TargetRegisterClass *RC = &ARM::GPRRegClass;
62
Diana Picus4fa83c02017-02-08 13:23:04 +000063 if (RegBank->getID() == ARM::FPRRegBankID) {
Diana Picus6beef3c2017-02-16 12:19:52 +000064 if (DstSize == 32)
65 RC = &ARM::SPRRegClass;
66 else if (DstSize == 64)
67 RC = &ARM::DPRRegClass;
68 else
69 llvm_unreachable("Unsupported destination size");
Diana Picus4fa83c02017-02-08 13:23:04 +000070 }
71
Diana Picus812caee2016-12-16 12:54:46 +000072 // No need to constrain SrcReg. It will get constrained when
73 // we hit another of its uses or its defs.
74 // Copies do not have constraints.
75 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
76 DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
77 << " operand\n");
78 return false;
79 }
80 return true;
81}
82
Diana Picus6beef3c2017-02-16 12:19:52 +000083static bool selectFAdd(MachineInstrBuilder &MIB, const ARMBaseInstrInfo &TII,
84 MachineRegisterInfo &MRI) {
85 assert(TII.getSubtarget().hasVFP2() && "Can't select fp add without vfp");
86
87 LLT Ty = MRI.getType(MIB->getOperand(0).getReg());
88 unsigned ValSize = Ty.getSizeInBits();
89
90 if (ValSize == 32) {
91 if (TII.getSubtarget().useNEONForSinglePrecisionFP())
92 return false;
93 MIB->setDesc(TII.get(ARM::VADDS));
94 } else {
95 assert(ValSize == 64 && "Unsupported size for floating point value");
96 if (TII.getSubtarget().isFPOnlySP())
97 return false;
98 MIB->setDesc(TII.get(ARM::VADDD));
99 }
100 MIB.add(predOps(ARMCC::AL));
101
102 return true;
103}
104
Diana Picusb1701e02017-02-16 12:19:57 +0000105static bool selectSequence(MachineInstrBuilder &MIB,
106 const ARMBaseInstrInfo &TII,
107 MachineRegisterInfo &MRI,
108 const TargetRegisterInfo &TRI,
109 const RegisterBankInfo &RBI) {
110 assert(TII.getSubtarget().hasVFP2() && "Can't select sequence without VFP");
111
112 // We only support G_SEQUENCE as a way to stick together two scalar GPRs
113 // into one DPR.
114 unsigned VReg0 = MIB->getOperand(0).getReg();
115 (void)VReg0;
116 assert(MRI.getType(VReg0).getSizeInBits() == 64 &&
117 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::FPRRegBankID &&
118 "Unsupported operand for G_SEQUENCE");
119 unsigned VReg1 = MIB->getOperand(1).getReg();
120 (void)VReg1;
121 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
122 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
123 "Unsupported operand for G_SEQUENCE");
124 unsigned VReg2 = MIB->getOperand(3).getReg();
125 (void)VReg2;
126 assert(MRI.getType(VReg2).getSizeInBits() == 32 &&
127 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID &&
128 "Unsupported operand for G_SEQUENCE");
129
130 // Remove the operands corresponding to the offsets.
131 MIB->RemoveOperand(4);
132 MIB->RemoveOperand(2);
133
134 MIB->setDesc(TII.get(ARM::VMOVDRR));
135 MIB.add(predOps(ARMCC::AL));
136
137 return true;
138}
139
140static bool selectExtract(MachineInstrBuilder &MIB, const ARMBaseInstrInfo &TII,
141 MachineRegisterInfo &MRI,
142 const TargetRegisterInfo &TRI,
143 const RegisterBankInfo &RBI) {
144 assert(TII.getSubtarget().hasVFP2() && "Can't select extract without VFP");
145
146 // We only support G_EXTRACT as a way to break up one DPR into two GPRs.
147 unsigned VReg0 = MIB->getOperand(0).getReg();
148 (void)VReg0;
149 assert(MRI.getType(VReg0).getSizeInBits() == 32 &&
150 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::GPRRegBankID &&
151 "Unsupported operand for G_SEQUENCE");
152 unsigned VReg1 = MIB->getOperand(1).getReg();
153 (void)VReg1;
154 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
155 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
156 "Unsupported operand for G_SEQUENCE");
157 unsigned VReg2 = MIB->getOperand(2).getReg();
158 (void)VReg2;
159 assert(MRI.getType(VReg2).getSizeInBits() == 64 &&
160 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID &&
161 "Unsupported operand for G_SEQUENCE");
162
163 // Remove the operands corresponding to the offsets.
164 MIB->RemoveOperand(4);
165 MIB->RemoveOperand(3);
166
167 MIB->setDesc(TII.get(ARM::VMOVRRD));
168 MIB.add(predOps(ARMCC::AL));
169
170 return true;
171}
172
Diana Picus8b6c6be2017-01-25 08:10:40 +0000173/// Select the opcode for simple extensions (that translate to a single SXT/UXT
174/// instruction). Extension operations more complicated than that should not
175/// invoke this.
176static unsigned selectSimpleExtOpc(unsigned Opc, unsigned Size) {
177 using namespace TargetOpcode;
178
179 assert((Size == 8 || Size == 16) && "Unsupported size");
180
181 if (Opc == G_SEXT)
182 return Size == 8 ? ARM::SXTB : ARM::SXTH;
183
184 if (Opc == G_ZEXT)
185 return Size == 8 ? ARM::UXTB : ARM::UXTH;
186
187 llvm_unreachable("Unsupported opcode");
188}
189
Diana Picus278c7222017-01-26 09:20:47 +0000190/// Select the opcode for simple loads. For types smaller than 32 bits, the
191/// value will be zero extended.
Diana Picus1540b062017-02-16 14:10:50 +0000192static unsigned selectLoadOpCode(unsigned RegBank, unsigned Size) {
193 if (RegBank == ARM::GPRRegBankID) {
194 switch (Size) {
195 case 1:
196 case 8:
197 return ARM::LDRBi12;
198 case 16:
199 return ARM::LDRH;
200 case 32:
201 return ARM::LDRi12;
202 }
203
204 llvm_unreachable("Unsupported size");
205 }
206
207 assert(RegBank == ARM::FPRRegBankID && "Unsupported register bank");
Diana Picus278c7222017-01-26 09:20:47 +0000208 switch (Size) {
Diana Picus278c7222017-01-26 09:20:47 +0000209 case 32:
Diana Picus1540b062017-02-16 14:10:50 +0000210 return ARM::VLDRS;
211 case 64:
212 return ARM::VLDRD;
Diana Picus278c7222017-01-26 09:20:47 +0000213 }
214
215 llvm_unreachable("Unsupported size");
216}
217
Diana Picus812caee2016-12-16 12:54:46 +0000218bool ARMInstructionSelector::select(MachineInstr &I) const {
219 assert(I.getParent() && "Instruction should be in a basic block!");
220 assert(I.getParent()->getParent() && "Instruction should be in a function!");
221
222 auto &MBB = *I.getParent();
223 auto &MF = *MBB.getParent();
224 auto &MRI = MF.getRegInfo();
225
226 if (!isPreISelGenericOpcode(I.getOpcode())) {
227 if (I.isCopy())
228 return selectCopy(I, TII, MRI, TRI, RBI);
229
230 return true;
231 }
232
Diana Picus519807f2016-12-19 11:26:31 +0000233 MachineInstrBuilder MIB{MF, I};
Diana Picusd83df5d2017-01-25 08:47:40 +0000234 bool isSExt = false;
Diana Picus519807f2016-12-19 11:26:31 +0000235
236 using namespace TargetOpcode;
237 switch (I.getOpcode()) {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000238 case G_SEXT:
Diana Picusd83df5d2017-01-25 08:47:40 +0000239 isSExt = true;
240 LLVM_FALLTHROUGH;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000241 case G_ZEXT: {
242 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
243 // FIXME: Smaller destination sizes coming soon!
244 if (DstTy.getSizeInBits() != 32) {
245 DEBUG(dbgs() << "Unsupported destination size for extension");
246 return false;
247 }
248
249 LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
250 unsigned SrcSize = SrcTy.getSizeInBits();
251 switch (SrcSize) {
Diana Picusd83df5d2017-01-25 08:47:40 +0000252 case 1: {
253 // ZExt boils down to & 0x1; for SExt we also subtract that from 0
254 I.setDesc(TII.get(ARM::ANDri));
255 MIB.addImm(1).add(predOps(ARMCC::AL)).add(condCodeOp());
256
257 if (isSExt) {
258 unsigned SExtResult = I.getOperand(0).getReg();
259
260 // Use a new virtual register for the result of the AND
261 unsigned AndResult = MRI.createVirtualRegister(&ARM::GPRRegClass);
262 I.getOperand(0).setReg(AndResult);
263
264 auto InsertBefore = std::next(I.getIterator());
Martin Bohme8396e142017-01-25 14:28:19 +0000265 auto SubI =
Diana Picusd83df5d2017-01-25 08:47:40 +0000266 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(ARM::RSBri))
267 .addDef(SExtResult)
268 .addUse(AndResult)
269 .addImm(0)
270 .add(predOps(ARMCC::AL))
271 .add(condCodeOp());
272 if (!constrainSelectedInstRegOperands(*SubI, TII, TRI, RBI))
273 return false;
274 }
275 break;
276 }
Diana Picus8b6c6be2017-01-25 08:10:40 +0000277 case 8:
278 case 16: {
279 unsigned NewOpc = selectSimpleExtOpc(I.getOpcode(), SrcSize);
280 I.setDesc(TII.get(NewOpc));
281 MIB.addImm(0).add(predOps(ARMCC::AL));
282 break;
283 }
284 default:
285 DEBUG(dbgs() << "Unsupported source size for extension");
286 return false;
287 }
288 break;
289 }
Diana Picus519807f2016-12-19 11:26:31 +0000290 case G_ADD:
Diana Picus812caee2016-12-16 12:54:46 +0000291 I.setDesc(TII.get(ARM::ADDrr));
Diana Picus8a73f552017-01-13 10:18:01 +0000292 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000293 break;
Diana Picus4fa83c02017-02-08 13:23:04 +0000294 case G_FADD:
Diana Picus6beef3c2017-02-16 12:19:52 +0000295 if (!selectFAdd(MIB, TII, MRI))
Diana Picus4fa83c02017-02-08 13:23:04 +0000296 return false;
Diana Picus4fa83c02017-02-08 13:23:04 +0000297 break;
Diana Picus519807f2016-12-19 11:26:31 +0000298 case G_FRAME_INDEX:
299 // Add 0 to the given frame index and hope it will eventually be folded into
300 // the user(s).
301 I.setDesc(TII.get(ARM::ADDri));
Diana Picus8a73f552017-01-13 10:18:01 +0000302 MIB.addImm(0).add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000303 break;
Diana Picus278c7222017-01-26 09:20:47 +0000304 case G_LOAD: {
Diana Picus1540b062017-02-16 14:10:50 +0000305 unsigned Reg = I.getOperand(0).getReg();
306 unsigned RegBank = RBI.getRegBank(Reg, MRI, TRI)->getID();
307
308 LLT ValTy = MRI.getType(Reg);
Diana Picus278c7222017-01-26 09:20:47 +0000309 const auto ValSize = ValTy.getSizeInBits();
310
Diana Picus1540b062017-02-16 14:10:50 +0000311 if (ValSize != 64 && ValSize != 32 && ValSize != 16 && ValSize != 8 &&
312 ValSize != 1)
Diana Picus278c7222017-01-26 09:20:47 +0000313 return false;
314
Diana Picus1540b062017-02-16 14:10:50 +0000315 assert((ValSize != 64 || RegBank == ARM::FPRRegBankID) &&
316 "64-bit values should live in the FPR");
317 assert((ValSize != 64 || TII.getSubtarget().hasVFP2()) &&
318 "Don't know how to load 64-bit value without VFP");
319
320 const auto NewOpc = selectLoadOpCode(RegBank, ValSize);
Diana Picus278c7222017-01-26 09:20:47 +0000321 I.setDesc(TII.get(NewOpc));
322
323 if (NewOpc == ARM::LDRH)
324 // LDRH has a funny addressing mode (there's already a FIXME for it).
325 MIB.addReg(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000326 MIB.addImm(0).add(predOps(ARMCC::AL));
Diana Picus519807f2016-12-19 11:26:31 +0000327 break;
Diana Picus278c7222017-01-26 09:20:47 +0000328 }
Diana Picusb1701e02017-02-16 12:19:57 +0000329 case G_SEQUENCE: {
330 if (!selectSequence(MIB, TII, MRI, TRI, RBI))
331 return false;
332 break;
333 }
334 case G_EXTRACT: {
335 if (!selectExtract(MIB, TII, MRI, TRI, RBI))
336 return false;
337 break;
338 }
Diana Picus519807f2016-12-19 11:26:31 +0000339 default:
340 return false;
Diana Picus812caee2016-12-16 12:54:46 +0000341 }
342
Diana Picus519807f2016-12-19 11:26:31 +0000343 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Diana Picus22274932016-11-11 08:27:37 +0000344}