| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the Thumb instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // Thumb specific DAG Nodes. | 
|  | 16 | // | 
|  | 17 |  | 
|  | 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 20 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 23 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | }]>; | 
|  | 25 | def imm_comp_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 26 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | }]>; | 
|  | 28 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 30 | def imm0_7 : ImmLeaf<i32, [{ | 
|  | 31 | return Imm >= 0 && Imm < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; | 
|  | 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; | 
|  | 36 |  | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 37 | def imm0_255 : ImmLeaf<i32, [{ | 
|  | 38 | return Imm >= 0 && Imm < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; | 
|  | 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; | 
|  | 43 |  | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 44 | def imm8_255 : ImmLeaf<i32, [{ | 
|  | 45 | return Imm >= 8 && Imm < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; | 
|  | 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; | 
|  | 50 | }], imm_neg_XFORM>; | 
|  | 51 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 52 | // Break imm's up into two pieces: an immediate + a left shift. This uses | 
|  | 53 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt | 
|  | 54 | // to get the val/shift pieces. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | def thumb_immshifted : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; | 
|  | 58 |  | 
|  | 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | }]>; | 
|  | 63 |  | 
|  | 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 67 | }]>; | 
|  | 68 |  | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 69 | // ADR instruction labels. | 
|  | 70 | def t_adrlabel : Operand<i32> { | 
|  | 71 | let EncoderMethod = "getThumbAdrLabelOpValue"; | 
|  | 72 | } | 
|  | 73 |  | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 74 | // Scaled 4 immediate. | 
|  | 75 | def t_imm_s4 : Operand<i32> { | 
|  | 76 | let PrintMethod = "printThumbS4ImmOperand"; | 
|  | 77 | } | 
|  | 78 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | // Define Thumb specific addressing modes. | 
|  | 80 |  | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 81 | def t_brtarget : Operand<OtherVT> { | 
|  | 82 | let EncoderMethod = "getThumbBRTargetOpValue"; | 
|  | 83 | } | 
|  | 84 |  | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 85 | def t_bcctarget : Operand<i32> { | 
|  | 86 | let EncoderMethod = "getThumbBCCTargetOpValue"; | 
|  | 87 | } | 
|  | 88 |  | 
| Jim Grosbach | 529c7e8 | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 89 | def t_cbtarget : Operand<i32> { | 
| Jim Grosbach | 62b6811 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 90 | let EncoderMethod = "getThumbCBTargetOpValue"; | 
| Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 91 | } | 
|  | 92 |  | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 93 | def t_bltarget : Operand<i32> { | 
|  | 94 | let EncoderMethod = "getThumbBLTargetOpValue"; | 
|  | 95 | } | 
|  | 96 |  | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 97 | def t_blxtarget : Operand<i32> { | 
|  | 98 | let EncoderMethod = "getThumbBLXTargetOpValue"; | 
|  | 99 | } | 
|  | 100 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 101 | def MemModeRegThumbAsmOperand : AsmOperandClass { | 
|  | 102 | let Name = "MemModeRegThumb"; | 
|  | 103 | let SuperClasses = []; | 
|  | 104 | } | 
|  | 105 |  | 
|  | 106 | def MemModeImmThumbAsmOperand : AsmOperandClass { | 
|  | 107 | let Name = "MemModeImmThumb"; | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 108 | let SuperClasses = []; | 
|  | 109 | } | 
|  | 110 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | // t_addrmode_rr := reg + reg | 
|  | 112 | // | 
|  | 113 | def t_addrmode_rr : Operand<i32>, | 
|  | 114 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 115 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 116 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 117 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | } | 
|  | 119 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 120 | // t_addrmode_rrs := reg + reg | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | // | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 122 | def t_addrmode_rrs1 : Operand<i32>, | 
|  | 123 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { | 
|  | 124 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
|  | 125 | let PrintMethod = "printThumbAddrModeRROperand"; | 
|  | 126 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
|  | 127 | let ParserMatchClass = MemModeRegThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 128 | } | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 129 | def t_addrmode_rrs2 : Operand<i32>, | 
|  | 130 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { | 
|  | 131 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
|  | 132 | let PrintMethod = "printThumbAddrModeRROperand"; | 
|  | 133 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
|  | 134 | let ParserMatchClass = MemModeRegThumbAsmOperand; | 
|  | 135 | } | 
|  | 136 | def t_addrmode_rrs4 : Operand<i32>, | 
|  | 137 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { | 
|  | 138 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
|  | 139 | let PrintMethod = "printThumbAddrModeRROperand"; | 
|  | 140 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
|  | 141 | let ParserMatchClass = MemModeRegThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 143 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 144 | // t_addrmode_is4 := reg + imm5 * 4 | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 145 | // | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 146 | def t_addrmode_is4 : Operand<i32>, | 
|  | 147 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { | 
|  | 148 | let EncoderMethod = "getAddrModeISOpValue"; | 
|  | 149 | let PrintMethod = "printThumbAddrModeImm5S4Operand"; | 
|  | 150 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
|  | 151 | let ParserMatchClass = MemModeImmThumbAsmOperand; | 
|  | 152 | } | 
|  | 153 |  | 
|  | 154 | // t_addrmode_is2 := reg + imm5 * 2 | 
|  | 155 | // | 
|  | 156 | def t_addrmode_is2 : Operand<i32>, | 
|  | 157 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { | 
|  | 158 | let EncoderMethod = "getAddrModeISOpValue"; | 
|  | 159 | let PrintMethod = "printThumbAddrModeImm5S2Operand"; | 
|  | 160 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
|  | 161 | let ParserMatchClass = MemModeImmThumbAsmOperand; | 
|  | 162 | } | 
|  | 163 |  | 
|  | 164 | // t_addrmode_is1 := reg + imm5 | 
|  | 165 | // | 
|  | 166 | def t_addrmode_is1 : Operand<i32>, | 
|  | 167 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { | 
|  | 168 | let EncoderMethod = "getAddrModeISOpValue"; | 
|  | 169 | let PrintMethod = "printThumbAddrModeImm5S1Operand"; | 
|  | 170 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
|  | 171 | let ParserMatchClass = MemModeImmThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 172 | } | 
|  | 173 |  | 
|  | 174 | // t_addrmode_sp := sp + imm8 * 4 | 
|  | 175 | // | 
|  | 176 | def t_addrmode_sp : Operand<i32>, | 
|  | 177 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 178 | let EncoderMethod = "getAddrModeThumbSPOpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 179 | let PrintMethod = "printThumbAddrModeSPOperand"; | 
| Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 180 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 181 | let ParserMatchClass = MemModeImmThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | } | 
|  | 183 |  | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 184 | // t_addrmode_pc := <label> => pc + imm8 * 4 | 
|  | 185 | // | 
|  | 186 | def t_addrmode_pc : Operand<i32> { | 
|  | 187 | let EncoderMethod = "getAddrModePCOpValue"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 188 | let ParserMatchClass = MemModeImmThumbAsmOperand; | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 189 | } | 
|  | 190 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 191 | //===----------------------------------------------------------------------===// | 
|  | 192 | //  Miscellaneous Instructions. | 
|  | 193 | // | 
|  | 194 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 195 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 196 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 197 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 198 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 199 | def tADJCALLSTACKUP : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 200 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, | 
|  | 201 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, | 
|  | 202 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 203 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 204 | def tADJCALLSTACKDOWN : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 205 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, | 
|  | 206 | [(ARMcallseq_start imm:$amt)]>, | 
|  | 207 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 208 | } | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 209 |  | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 210 | // T1Disassembly - A simple class to make encoding some disassembly patterns | 
|  | 211 | // easier and less verbose. | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 212 | class T1Disassembly<bits<2> op1, bits<8> op2> | 
|  | 213 | : T1Encoding<0b101111> { | 
|  | 214 | let Inst{9-8} = op1; | 
|  | 215 | let Inst{7-0} = op2; | 
|  | 216 | } | 
|  | 217 |  | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 218 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", | 
|  | 219 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 220 | T1Disassembly<0b11, 0x00>; // A8.6.110 | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 221 |  | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 222 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", | 
|  | 223 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 224 | T1Disassembly<0b11, 0x10>; // A8.6.410 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 225 |  | 
|  | 226 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", | 
|  | 227 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 228 | T1Disassembly<0b11, 0x20>; // A8.6.408 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 229 |  | 
|  | 230 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", | 
|  | 231 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 232 | T1Disassembly<0b11, 0x30>; // A8.6.409 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 233 |  | 
|  | 234 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", | 
|  | 235 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 236 | T1Disassembly<0b11, 0x40>; // A8.6.157 | 
|  | 237 |  | 
|  | 238 | // The i32imm operand $val can be used by a debugger to store more information | 
|  | 239 | // about the breakpoint. | 
|  | 240 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", | 
|  | 241 | [/* For disassembly only; pattern left blank */]>, | 
|  | 242 | T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> { | 
|  | 243 | // A8.6.22 | 
|  | 244 | bits<8> val; | 
|  | 245 | let Inst{7-0} = val; | 
|  | 246 | } | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 247 |  | 
|  | 248 | def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe", | 
|  | 249 | [/* For disassembly only; pattern left blank */]>, | 
|  | 250 | T1Encoding<0b101101> { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 251 | // A8.6.156 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 252 | let Inst{9-5} = 0b10010; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 253 | let Inst{4}   = 1; | 
|  | 254 | let Inst{3}   = 1;            // Big-Endian | 
|  | 255 | let Inst{2-0} = 0b000; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 256 | } | 
|  | 257 |  | 
|  | 258 | def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle", | 
|  | 259 | [/* For disassembly only; pattern left blank */]>, | 
|  | 260 | T1Encoding<0b101101> { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 261 | // A8.6.156 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 262 | let Inst{9-5} = 0b10010; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 263 | let Inst{4}   = 1; | 
|  | 264 | let Inst{3}   = 0;            // Little-Endian | 
|  | 265 | let Inst{2-0} = 0b000; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 266 | } | 
|  | 267 |  | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 268 | // Change Processor State is a system instruction -- for disassembly only. | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 269 | def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), | 
|  | 270 | NoItinerary, "cps$imod $iflags", | 
|  | 271 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 272 | T1Misc<0b0110011> { | 
|  | 273 | // A8.6.38 & B6.1.1 | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 274 | bit imod; | 
|  | 275 | bits<3> iflags; | 
|  | 276 |  | 
|  | 277 | let Inst{4}   = imod; | 
|  | 278 | let Inst{3}   = 0; | 
|  | 279 | let Inst{2-0} = iflags; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 280 | } | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 281 |  | 
| Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 282 | // For both thumb1 and thumb2. | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 283 | let isNotDuplicable = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 284 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 285 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 286 | T1Special<{0,0,?,?}> { | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 287 | // A8.6.6 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 288 | bits<3> dst; | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 289 | let Inst{6-3} = 0b1111; // Rm = pc | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 290 | let Inst{2-0} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 291 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 292 |  | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 293 | // PC relative add (ADR). | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 294 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 295 | "add\t$dst, pc, $rhs", []>, | 
|  | 296 | T1Encoding<{1,0,1,0,0,?}> { | 
|  | 297 | // A6.2 & A8.6.10 | 
|  | 298 | bits<3> dst; | 
|  | 299 | bits<8> rhs; | 
|  | 300 | let Inst{10-8} = dst; | 
|  | 301 | let Inst{7-0}  = rhs; | 
| Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 302 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 303 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 304 | // ADD <Rd>, sp, #<imm8> | 
|  | 305 | // This is rematerializable, which is particularly useful for taking the | 
|  | 306 | // address of locals. | 
|  | 307 | let isReMaterializable = 1 in | 
|  | 308 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, | 
|  | 309 | "add\t$dst, $sp, $rhs", []>, | 
|  | 310 | T1Encoding<{1,0,1,0,1,?}> { | 
|  | 311 | // A6.2 & A8.6.8 | 
|  | 312 | bits<3> dst; | 
|  | 313 | bits<8> rhs; | 
|  | 314 | let Inst{10-8} = dst; | 
|  | 315 | let Inst{7-0}  = rhs; | 
|  | 316 | } | 
|  | 317 |  | 
|  | 318 | // ADD sp, sp, #<imm7> | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 319 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 320 | "add\t$dst, $rhs", []>, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 321 | T1Misc<{0,0,0,0,0,?,?}> { | 
|  | 322 | // A6.2.5 & A8.6.8 | 
|  | 323 | bits<7> rhs; | 
|  | 324 | let Inst{6-0} = rhs; | 
|  | 325 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 326 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 327 | // SUB sp, sp, #<imm7> | 
|  | 328 | // FIXME: The encoding and the ASM string don't match up. | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 329 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 330 | "sub\t$dst, $rhs", []>, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 331 | T1Misc<{0,0,0,0,1,?,?}> { | 
|  | 332 | // A6.2.5 & A8.6.214 | 
|  | 333 | bits<7> rhs; | 
|  | 334 | let Inst{6-0} = rhs; | 
|  | 335 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 336 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 337 | // ADD <Rm>, sp | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 338 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 339 | "add\t$dst, $rhs", []>, | 
|  | 340 | T1Special<{0,0,?,?}> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 341 | // A8.6.9 Encoding T1 | 
|  | 342 | bits<4> dst; | 
|  | 343 | let Inst{7}   = dst{3}; | 
|  | 344 | let Inst{6-3} = 0b1101; | 
|  | 345 | let Inst{2-0} = dst{2-0}; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 346 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 347 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 348 | // ADD sp, <Rm> | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 349 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 350 | "add\t$dst, $rhs", []>, | 
|  | 351 | T1Special<{0,0,?,?}> { | 
|  | 352 | // A8.6.9 Encoding T2 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 353 | bits<4> dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 354 | let Inst{7} = 1; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 355 | let Inst{6-3} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 356 | let Inst{2-0} = 0b101; | 
|  | 357 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 358 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 359 | //===----------------------------------------------------------------------===// | 
|  | 360 | //  Control Flow Instructions. | 
|  | 361 | // | 
|  | 362 |  | 
| Jim Grosbach | bcad0c8 | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 363 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 364 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", | 
|  | 365 | [(ARMretflag)]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 366 | T1Special<{1,1,0,?}> { | 
|  | 367 | // A6.2.3 & A8.6.25 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 368 | let Inst{6-3} = 0b1110; // Rm = lr | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 369 | let Inst{2-0} = 0b000; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 370 | } | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 371 |  | 
| Johnny Chen | dc8bf9e | 2011-04-11 23:33:30 +0000 | [diff] [blame] | 372 | def tBX_Rm : TI<(outs), (ins pred:$p, GPR:$Rm), IIC_Br, "bx${p}\t$Rm", | 
|  | 373 | [/* for disassembly only */]>, | 
|  | 374 | T1Special<{1,1,0,?}> { | 
|  | 375 | // A6.2.3 & A8.6.25 | 
|  | 376 | bits<4> Rm; | 
|  | 377 | let Inst{6-3} = Rm; | 
|  | 378 | let Inst{2-0} = 0b000; | 
|  | 379 | } | 
|  | 380 |  | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 381 | // Alternative return instruction used by vararg functions. | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 382 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm), | 
|  | 383 | IIC_Br, "bx\t$Rm", | 
|  | 384 | []>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 385 | T1Special<{1,1,0,?}> { | 
|  | 386 | // A6.2.3 & A8.6.25 | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 387 | bits<4> Rm; | 
|  | 388 | let Inst{6-3} = Rm; | 
|  | 389 | let Inst{2-0} = 0b000; | 
|  | 390 | } | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 391 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 392 |  | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 393 | // Indirect branches | 
|  | 394 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 395 | def tBRIND : TI<(outs), (ins GPR:$Rm), | 
|  | 396 | IIC_Br, | 
|  | 397 | "mov\tpc, $Rm", | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 398 | [(brind GPR:$Rm)]>, | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 399 | T1Special<{1,0,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 400 | // A8.6.97 | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 401 | bits<4> Rm; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 402 | let Inst{7}   = 1;          // <Rd> = Inst{7:2-0} = pc | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 403 | let Inst{6-3} = Rm; | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 404 | let Inst{2-0} = 0b111; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 405 | } | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 406 | } | 
|  | 407 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 408 | // FIXME: remove when we have a way to marking a MI with these properties. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 409 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 410 | hasExtraDefRegAllocReq = 1 in | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 411 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 412 | IIC_iPop_Br, | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 413 | "pop${p}\t$regs", []>, | 
|  | 414 | T1Misc<{1,1,0,?,?,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 415 | // A8.6.121 | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 416 | bits<16> regs; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 417 | let Inst{8}   = regs{15};     // registers = P:'0000000':register_list | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 418 | let Inst{7-0} = regs{7-0}; | 
|  | 419 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 420 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 421 | // All calls clobber the non-callee saved registers. SP is marked as a use to | 
|  | 422 | // prevent stack-pointer assignments that appear immediately before calls from | 
|  | 423 | // potentially appearing dead. | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 424 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 425 | // On non-Darwin platforms R9 is callee-saved. | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 426 | Defs = [R0,  R1,  R2,  R3,  R12, LR, | 
|  | 427 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 428 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 429 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], | 
|  | 430 | Uses = [SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 431 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 432 | def tBL  : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 433 | (outs), (ins t_bltarget:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 434 | "bl\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 435 | [(ARMtcall tglobaladdr:$func)]>, | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 436 | Requires<[IsThumb, IsNotDarwin]> { | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 437 | bits<21> func; | 
|  | 438 | let Inst{25-16} = func{20-11}; | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 439 | let Inst{13} = 1; | 
|  | 440 | let Inst{11} = 1; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 441 | let Inst{10-0} = func{10-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 442 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 443 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 444 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 445 | def tBLXi : TIx2<0b11110, 0b11, 0, | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 446 | (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 447 | "blx\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 448 | [(ARMcall tglobaladdr:$func)]>, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 449 | Requires<[IsThumb, HasV5T, IsNotDarwin]> { | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 450 | bits<21> func; | 
|  | 451 | let Inst{25-16} = func{20-11}; | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 452 | let Inst{13} = 1; | 
|  | 453 | let Inst{11} = 1; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 454 | let Inst{10-1} = func{10-1}; | 
|  | 455 | let Inst{0} = 0; // func{0} is assumed zero | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 456 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 457 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 458 | // Also used for Thumb2 | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 459 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 460 | "blx\t$func", | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 461 | [(ARMtcall GPR:$func)]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 462 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, | 
|  | 463 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 464 |  | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 465 | // ARMv4T | 
| Jim Grosbach | 6423c29 | 2010-12-03 18:37:17 +0000 | [diff] [blame] | 466 | // FIXME: Should be a pseudo. | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 467 | let isCodeGenOnly = 1 in | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 468 | def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 469 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 470 | "mov\tlr, pc\n\tbx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 471 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 472 | Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 473 | } | 
|  | 474 |  | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 475 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 476 | // On Darwin R9 is call-clobbered. | 
|  | 477 | // R7 is marked as a use to prevent frame-pointer assignments from being | 
|  | 478 | // moved above / below calls. | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 479 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, | 
|  | 480 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 481 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 482 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], | 
|  | 483 | Uses = [R7, SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 484 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 485 | def tBLr9 : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 486 | (outs), (ins pred:$p, t_bltarget:$func, variable_ops), | 
|  | 487 | IIC_Br, "bl${p}\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 488 | [(ARMtcall tglobaladdr:$func)]>, | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 489 | Requires<[IsThumb, IsDarwin]> { | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 490 | bits<21> func; | 
|  | 491 | let Inst{25-16} = func{20-11}; | 
|  | 492 | let Inst{13} = 1; | 
|  | 493 | let Inst{11} = 1; | 
|  | 494 | let Inst{10-0} = func{10-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 495 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 496 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 497 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 498 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 499 | (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 500 | IIC_Br, "blx${p}\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 501 | [(ARMcall tglobaladdr:$func)]>, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 502 | Requires<[IsThumb, HasV5T, IsDarwin]> { | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 503 | bits<21> func; | 
|  | 504 | let Inst{25-16} = func{20-11}; | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 505 | let Inst{13} = 1; | 
|  | 506 | let Inst{11} = 1; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 507 | let Inst{10-1} = func{10-1}; | 
|  | 508 | let Inst{0} = 0; // func{0} is assumed zero | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 509 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 510 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 511 | // Also used for Thumb2 | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 512 | def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br, | 
|  | 513 | "blx${p}\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 514 | [(ARMtcall GPR:$func)]>, | 
|  | 515 | Requires<[IsThumb, HasV5T, IsDarwin]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 516 | T1Special<{1,1,1,?}> { | 
|  | 517 | // A6.2.3 & A8.6.24 | 
|  | 518 | bits<4> func; | 
|  | 519 | let Inst{6-3} = func; | 
|  | 520 | let Inst{2-0} = 0b000; | 
|  | 521 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 522 |  | 
|  | 523 | // ARMv4T | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 524 | let isCodeGenOnly = 1 in | 
| Jim Grosbach | 6423c29 | 2010-12-03 18:37:17 +0000 | [diff] [blame] | 525 | // FIXME: Should be a pseudo. | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 526 | def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 527 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 528 | "mov\tlr, pc\n\tbx\t$func", | 
|  | 529 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 530 | Requires<[IsThumb, IsThumb1Only, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 531 | } | 
|  | 532 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 533 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { | 
|  | 534 | let isPredicable = 1 in | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 535 | def tB   : T1I<(outs), (ins t_brtarget:$target), IIC_Br, | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 536 | "b\t$target", [(br bb:$target)]>, | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 537 | T1Encoding<{1,1,1,0,0,?}> { | 
|  | 538 | bits<11> target; | 
|  | 539 | let Inst{10-0} = target; | 
|  | 540 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 |  | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 542 | // Far jump | 
| Jim Grosbach | b5743b9 | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 543 | // Just a pseudo for a tBL instruction. Needed to let regalloc know about | 
|  | 544 | // the clobber of LR. | 
| Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 545 | let Defs = [LR] in | 
| Jim Grosbach | b5743b9 | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 546 | def tBfar : tPseudoInst<(outs), (ins t_bltarget:$target), | 
|  | 547 | Size4Bytes, IIC_Br, []>; | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 548 |  | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 549 | def tBR_JTr : tPseudoInst<(outs), | 
|  | 550 | (ins tGPR:$target, i32imm:$jt, i32imm:$id), | 
| Bill Wendling | cdcc4fc | 2010-12-21 01:57:15 +0000 | [diff] [blame] | 551 | SizeSpecial, IIC_Br, | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 552 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> { | 
|  | 553 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 554 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 555 | } | 
|  | 556 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 557 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 558 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 559 | let isBranch = 1, isTerminator = 1 in | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 560 | def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br, | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 561 | "b${p}\t$target", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 562 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 563 | T1Encoding<{1,1,0,1,?,?}> { | 
|  | 564 | bits<4> p; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 565 | bits<8> target; | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 566 | let Inst{11-8} = p; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 567 | let Inst{7-0} = target; | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 568 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 569 |  | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 570 | // Compare and branch on zero / non-zero | 
|  | 571 | let isBranch = 1, isTerminator = 1 in { | 
| Jim Grosbach | 529c7e8 | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 572 | def tCBZ  : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br, | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 573 | "cbz\t$Rn, $target", []>, | 
|  | 574 | T1Misc<{0,0,?,1,?,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 575 | // A8.6.27 | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 576 | bits<6> target; | 
|  | 577 | bits<3> Rn; | 
|  | 578 | let Inst{9}   = target{5}; | 
|  | 579 | let Inst{7-3} = target{4-0}; | 
|  | 580 | let Inst{2-0} = Rn; | 
|  | 581 | } | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 582 |  | 
| Jim Grosbach | 529c7e8 | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 583 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 584 | "cbnz\t$cmp, $target", []>, | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 585 | T1Misc<{1,0,?,1,?,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 586 | // A8.6.27 | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 587 | bits<6> target; | 
|  | 588 | bits<3> Rn; | 
|  | 589 | let Inst{9}   = target{5}; | 
|  | 590 | let Inst{7-3} = target{4-0}; | 
|  | 591 | let Inst{2-0} = Rn; | 
|  | 592 | } | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 593 | } | 
|  | 594 |  | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 595 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only | 
|  | 596 | // A8.6.16 B: Encoding T1 | 
|  | 597 | // If Inst{11-8} == 0b1111 then SEE SVC | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 598 | let isCall = 1, Uses = [SP] in | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 599 | def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br, | 
|  | 600 | "svc", "\t$imm", []>, Encoding16 { | 
|  | 601 | bits<8> imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 602 | let Inst{15-12} = 0b1101; | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 603 | let Inst{11-8}  = 0b1111; | 
|  | 604 | let Inst{7-0}   = imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 605 | } | 
|  | 606 |  | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 607 | // The assembler uses 0xDEFE for a trap instruction. | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 608 | let isBarrier = 1, isTerminator = 1 in | 
| Anton Korobeynikov | 2b7aace | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 609 | def tTRAP : TI<(outs), (ins), IIC_Br, | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 610 | "trap", [(trap)]>, Encoding16 { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 611 | let Inst = 0xdefe; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 612 | } | 
|  | 613 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 614 | //===----------------------------------------------------------------------===// | 
|  | 615 | //  Load Store Instructions. | 
|  | 616 | // | 
|  | 617 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 618 | // Loads: reg/reg and reg/imm5 | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 619 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 620 | multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, | 
|  | 621 | Operand AddrMode_r, Operand AddrMode_i, | 
|  | 622 | AddrMode am, InstrItinClass itin_r, | 
|  | 623 | InstrItinClass itin_i, string asm, | 
|  | 624 | PatFrag opnode> { | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 625 | def r : // reg/reg | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 626 | T1pILdStEncode<reg_opc, | 
|  | 627 | (outs tGPR:$Rt), (ins AddrMode_r:$addr), | 
|  | 628 | am, itin_r, asm, "\t$Rt, $addr", | 
|  | 629 | [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 630 | def i : // reg/imm5 | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 631 | T1pILdStEncodeImm<imm_opc, 1 /* Load */, | 
|  | 632 | (outs tGPR:$Rt), (ins AddrMode_i:$addr), | 
|  | 633 | am, itin_i, asm, "\t$Rt, $addr", | 
|  | 634 | [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; | 
|  | 635 | } | 
|  | 636 | // Stores: reg/reg and reg/imm5 | 
|  | 637 | multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, | 
|  | 638 | Operand AddrMode_r, Operand AddrMode_i, | 
|  | 639 | AddrMode am, InstrItinClass itin_r, | 
|  | 640 | InstrItinClass itin_i, string asm, | 
|  | 641 | PatFrag opnode> { | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 642 | def r : // reg/reg | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 643 | T1pILdStEncode<reg_opc, | 
|  | 644 | (outs), (ins tGPR:$Rt, AddrMode_r:$addr), | 
|  | 645 | am, itin_r, asm, "\t$Rt, $addr", | 
|  | 646 | [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 647 | def i : // reg/imm5 | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 648 | T1pILdStEncodeImm<imm_opc, 0 /* Store */, | 
|  | 649 | (outs), (ins tGPR:$Rt, AddrMode_i:$addr), | 
|  | 650 | am, itin_i, asm, "\t$Rt, $addr", | 
|  | 651 | [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; | 
|  | 652 | } | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 653 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 654 | // A8.6.57 & A8.6.60 | 
|  | 655 | defm tLDR  : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4, | 
|  | 656 | t_addrmode_is4, AddrModeT1_4, | 
|  | 657 | IIC_iLoad_r, IIC_iLoad_i, "ldr", | 
|  | 658 | UnOpFrag<(load node:$Src)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 659 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 660 | // A8.6.64 & A8.6.61 | 
|  | 661 | defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1, | 
|  | 662 | t_addrmode_is1, AddrModeT1_1, | 
|  | 663 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", | 
|  | 664 | UnOpFrag<(zextloadi8 node:$Src)>>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 665 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 666 | // A8.6.76 & A8.6.73 | 
|  | 667 | defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2, | 
|  | 668 | t_addrmode_is2, AddrModeT1_2, | 
|  | 669 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", | 
|  | 670 | UnOpFrag<(zextloadi16 node:$Src)>>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 671 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 672 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 673 | def tLDRSB :                    // A8.6.80 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 674 | T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), | 
|  | 675 | AddrModeT1_1, IIC_iLoad_bh_r, | 
|  | 676 | "ldrsb", "\t$dst, $addr", | 
|  | 677 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 678 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 679 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 680 | def tLDRSH :                    // A8.6.84 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 681 | T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), | 
|  | 682 | AddrModeT1_2, IIC_iLoad_bh_r, | 
|  | 683 | "ldrsh", "\t$dst, $addr", | 
|  | 684 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 685 |  | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 686 | let canFoldAsLoad = 1 in | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 687 | def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Bill Wendling | 6217ecd | 2010-12-15 23:31:24 +0000 | [diff] [blame] | 688 | "ldr", "\t$Rt, $addr", | 
|  | 689 | [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 690 | T1LdStSP<{1,?,?}> { | 
|  | 691 | bits<3> Rt; | 
|  | 692 | bits<8> addr; | 
|  | 693 | let Inst{10-8} = Rt; | 
|  | 694 | let Inst{7-0} = addr; | 
|  | 695 | } | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 696 |  | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 697 | // Special instruction for restore. It cannot clobber condition register | 
|  | 698 | // when it's expanded by eliminateCallFramePseudoInstr(). | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 699 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 700 | // FIXME: Pseudo for tLDRspi | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 701 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Bill Wendling | 6217ecd | 2010-12-15 23:31:24 +0000 | [diff] [blame] | 702 | "ldr", "\t$dst, $addr", []>, | 
| Bill Wendling | f5b17c3 | 2010-12-16 00:38:41 +0000 | [diff] [blame] | 703 | T1LdStSP<{1,?,?}> { | 
|  | 704 | bits<3> Rt; | 
|  | 705 | bits<8> addr; | 
|  | 706 | let Inst{10-8} = Rt; | 
|  | 707 | let Inst{7-0} = addr; | 
|  | 708 | } | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 709 |  | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 710 | // Load tconstpool | 
| Evan Cheng | 3f1a924 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 711 | // FIXME: Use ldr.n to work around a Darwin assembler bug. | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 712 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 713 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 714 | "ldr", ".n\t$Rt, $addr", | 
|  | 715 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, | 
|  | 716 | T1Encoding<{0,1,0,0,1,?}> { | 
|  | 717 | // A6.2 & A8.6.59 | 
|  | 718 | bits<3> Rt; | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 719 | bits<8> addr; | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 720 | let Inst{10-8} = Rt; | 
| Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 721 | let Inst{7-0}  = addr; | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 722 | } | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 723 |  | 
| Johnny Chen | 57c8928 | 2011-04-22 19:12:43 +0000 | [diff] [blame] | 724 | // FIXME: Remove this entry when the above ldr.n workaround is fixed. | 
|  | 725 | // For disassembly use only. | 
|  | 726 | def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, | 
|  | 727 | "ldr", "\t$Rt, $addr", | 
|  | 728 | [/* disassembly only */]>, | 
|  | 729 | T1Encoding<{0,1,0,0,1,?}> { | 
|  | 730 | // A6.2 & A8.6.59 | 
|  | 731 | bits<3> Rt; | 
|  | 732 | bits<8> addr; | 
|  | 733 | let Inst{10-8} = Rt; | 
|  | 734 | let Inst{7-0}  = addr; | 
|  | 735 | } | 
|  | 736 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 737 | // A8.6.194 & A8.6.192 | 
|  | 738 | defm tSTR  : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4, | 
|  | 739 | t_addrmode_is4, AddrModeT1_4, | 
|  | 740 | IIC_iStore_r, IIC_iStore_i, "str", | 
|  | 741 | BinOpFrag<(store node:$LHS, node:$RHS)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 742 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 743 | // A8.6.197 & A8.6.195 | 
|  | 744 | defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1, | 
|  | 745 | t_addrmode_is1, AddrModeT1_1, | 
|  | 746 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", | 
|  | 747 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 748 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 749 | // A8.6.207 & A8.6.205 | 
|  | 750 | defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2, | 
|  | 751 | t_addrmode_is2, AddrModeT1_2, | 
|  | 752 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", | 
|  | 753 | BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 754 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 755 |  | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 756 | def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 757 | "str", "\t$Rt, $addr", | 
|  | 758 | [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 759 | T1LdStSP<{0,?,?}> { | 
|  | 760 | bits<3> Rt; | 
|  | 761 | bits<8> addr; | 
|  | 762 | let Inst{10-8} = Rt; | 
|  | 763 | let Inst{7-0} = addr; | 
|  | 764 | } | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 765 |  | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 766 | let mayStore = 1, neverHasSideEffects = 1 in | 
|  | 767 | // Special instruction for spill. It cannot clobber condition register when it's | 
|  | 768 | // expanded by eliminateCallFramePseudoInstr(). | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 769 | // FIXME: Pseudo for tSTRspi | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 770 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 771 | "str", "\t$src, $addr", []>, | 
| Bill Wendling | f5b17c3 | 2010-12-16 00:38:41 +0000 | [diff] [blame] | 772 | T1LdStSP<{0,?,?}> { | 
|  | 773 | bits<3> Rt; | 
|  | 774 | bits<8> addr; | 
|  | 775 | let Inst{10-8} = Rt; | 
|  | 776 | let Inst{7-0} = addr; | 
|  | 777 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 778 |  | 
|  | 779 | //===----------------------------------------------------------------------===// | 
|  | 780 | //  Load / store multiple Instructions. | 
|  | 781 | // | 
|  | 782 |  | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 783 | multiclass thumb_ldst_mult<string asm, InstrItinClass itin, | 
|  | 784 | InstrItinClass itin_upd, bits<6> T1Enc, | 
|  | 785 | bit L_bit> { | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 786 | def IA : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 787 | T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 788 | itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 789 | T1Encoding<T1Enc> { | 
|  | 790 | bits<3> Rn; | 
|  | 791 | bits<8> regs; | 
|  | 792 | let Inst{10-8} = Rn; | 
|  | 793 | let Inst{7-0}  = regs; | 
|  | 794 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 795 | def IA_UPD : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 796 | T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 797 | itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 798 | T1Encoding<T1Enc> { | 
|  | 799 | bits<3> Rn; | 
|  | 800 | bits<8> regs; | 
|  | 801 | let Inst{10-8} = Rn; | 
|  | 802 | let Inst{7-0}  = regs; | 
|  | 803 | } | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 804 | } | 
|  | 805 |  | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 806 | // These require base address to be written back or one of the loaded regs. | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 807 | let neverHasSideEffects = 1 in { | 
|  | 808 |  | 
|  | 809 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
|  | 810 | defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, | 
|  | 811 | {1,1,0,0,1,?}, 1>; | 
|  | 812 |  | 
|  | 813 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
|  | 814 | defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, | 
|  | 815 | {1,1,0,0,0,?}, 0>; | 
|  | 816 |  | 
|  | 817 | } // neverHasSideEffects | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 818 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 819 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 820 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 821 | IIC_iPop, | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 822 | "pop${p}\t$regs", []>, | 
|  | 823 | T1Misc<{1,1,0,?,?,?,?}> { | 
|  | 824 | bits<16> regs; | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 825 | let Inst{8}   = regs{15}; | 
|  | 826 | let Inst{7-0} = regs{7-0}; | 
|  | 827 | } | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 828 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 829 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 830 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 831 | IIC_iStore_m, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 832 | "push${p}\t$regs", []>, | 
|  | 833 | T1Misc<{0,1,0,?,?,?,?}> { | 
|  | 834 | bits<16> regs; | 
|  | 835 | let Inst{8}   = regs{14}; | 
|  | 836 | let Inst{7-0} = regs{7-0}; | 
|  | 837 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 838 |  | 
|  | 839 | //===----------------------------------------------------------------------===// | 
|  | 840 | //  Arithmetic Instructions. | 
|  | 841 | // | 
|  | 842 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 843 | // Helper classes for encoding T1pI patterns: | 
|  | 844 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 845 | string opc, string asm, list<dag> pattern> | 
|  | 846 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 847 | T1DataProcessing<opA> { | 
|  | 848 | bits<3> Rm; | 
|  | 849 | bits<3> Rn; | 
|  | 850 | let Inst{5-3} = Rm; | 
|  | 851 | let Inst{2-0} = Rn; | 
|  | 852 | } | 
|  | 853 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 854 | string opc, string asm, list<dag> pattern> | 
|  | 855 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 856 | T1Misc<opA> { | 
|  | 857 | bits<3> Rm; | 
|  | 858 | bits<3> Rd; | 
|  | 859 | let Inst{5-3} = Rm; | 
|  | 860 | let Inst{2-0} = Rd; | 
|  | 861 | } | 
|  | 862 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 863 | // Helper classes for encoding T1sI patterns: | 
|  | 864 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 865 | string opc, string asm, list<dag> pattern> | 
|  | 866 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 867 | T1DataProcessing<opA> { | 
|  | 868 | bits<3> Rd; | 
|  | 869 | bits<3> Rn; | 
|  | 870 | let Inst{5-3} = Rn; | 
|  | 871 | let Inst{2-0} = Rd; | 
|  | 872 | } | 
|  | 873 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 874 | string opc, string asm, list<dag> pattern> | 
|  | 875 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 876 | T1General<opA> { | 
|  | 877 | bits<3> Rm; | 
|  | 878 | bits<3> Rn; | 
|  | 879 | bits<3> Rd; | 
|  | 880 | let Inst{8-6} = Rm; | 
|  | 881 | let Inst{5-3} = Rn; | 
|  | 882 | let Inst{2-0} = Rd; | 
|  | 883 | } | 
|  | 884 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 885 | string opc, string asm, list<dag> pattern> | 
|  | 886 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 887 | T1General<opA> { | 
|  | 888 | bits<3> Rd; | 
|  | 889 | bits<3> Rm; | 
|  | 890 | let Inst{5-3} = Rm; | 
|  | 891 | let Inst{2-0} = Rd; | 
|  | 892 | } | 
|  | 893 |  | 
|  | 894 | // Helper classes for encoding T1sIt patterns: | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 895 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 896 | string opc, string asm, list<dag> pattern> | 
|  | 897 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 898 | T1DataProcessing<opA> { | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 899 | bits<3> Rdn; | 
|  | 900 | bits<3> Rm; | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 901 | let Inst{5-3} = Rm; | 
|  | 902 | let Inst{2-0} = Rdn; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 903 | } | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 904 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 905 | string opc, string asm, list<dag> pattern> | 
|  | 906 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 907 | T1General<opA> { | 
|  | 908 | bits<3> Rdn; | 
|  | 909 | bits<8> imm8; | 
|  | 910 | let Inst{10-8} = Rdn; | 
|  | 911 | let Inst{7-0}  = imm8; | 
|  | 912 | } | 
|  | 913 |  | 
|  | 914 | // Add with carry register | 
|  | 915 | let isCommutable = 1, Uses = [CPSR] in | 
|  | 916 | def tADC :                      // A8.6.2 | 
|  | 917 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, | 
|  | 918 | "adc", "\t$Rdn, $Rm", | 
|  | 919 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 920 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 921 | // Add immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 922 | def tADDi3 :                    // A8.6.4 T1 | 
|  | 923 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi, | 
|  | 924 | "add", "\t$Rd, $Rm, $imm3", | 
|  | 925 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> { | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 926 | bits<3> imm3; | 
|  | 927 | let Inst{8-6} = imm3; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 928 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 929 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 930 | def tADDi8 :                    // A8.6.4 T2 | 
|  | 931 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), | 
|  | 932 | IIC_iALUi, | 
|  | 933 | "add", "\t$Rdn, $imm8", | 
|  | 934 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 935 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 936 | // Add register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 937 | let isCommutable = 1 in | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 938 | def tADDrr :                    // A8.6.6 T1 | 
|  | 939 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 940 | IIC_iALUr, | 
|  | 941 | "add", "\t$Rd, $Rn, $Rm", | 
|  | 942 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 943 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 944 | let neverHasSideEffects = 1 in | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 945 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, | 
|  | 946 | "add", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 947 | T1Special<{0,0,?,?}> { | 
|  | 948 | // A8.6.6 T2 | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 949 | bits<4> Rdn; | 
|  | 950 | bits<4> Rm; | 
|  | 951 | let Inst{7}   = Rdn{3}; | 
|  | 952 | let Inst{6-3} = Rm; | 
|  | 953 | let Inst{2-0} = Rdn{2-0}; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 954 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 955 |  | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 956 | // AND register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 957 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 958 | def tAND :                      // A8.6.12 | 
|  | 959 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 960 | IIC_iBITr, | 
|  | 961 | "and", "\t$Rdn, $Rm", | 
|  | 962 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 963 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 964 | // ASR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 965 | def tASRri :                    // A8.6.14 | 
|  | 966 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 967 | IIC_iMOVsi, | 
|  | 968 | "asr", "\t$Rd, $Rm, $imm5", | 
|  | 969 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 970 | bits<5> imm5; | 
|  | 971 | let Inst{10-6} = imm5; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 972 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 973 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 974 | // ASR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 975 | def tASRrr :                    // A8.6.15 | 
|  | 976 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 977 | IIC_iMOVsr, | 
|  | 978 | "asr", "\t$Rdn, $Rm", | 
|  | 979 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 980 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 981 | // BIC register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 982 | def tBIC :                      // A8.6.20 | 
|  | 983 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 984 | IIC_iBITr, | 
|  | 985 | "bic", "\t$Rdn, $Rm", | 
|  | 986 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 987 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 988 | // CMN register | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 989 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 990 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 991 | //       Compare-to-zero still works out, just not the relationals | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 992 | //def tCMN :                     // A8.6.33 | 
|  | 993 | //  T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), | 
|  | 994 | //               IIC_iCMPr, | 
|  | 995 | //               "cmn", "\t$lhs, $rhs", | 
|  | 996 | //               [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 997 |  | 
|  | 998 | def tCMNz :                     // A8.6.33 | 
|  | 999 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1000 | IIC_iCMPr, | 
|  | 1001 | "cmn", "\t$Rn, $Rm", | 
|  | 1002 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>; | 
|  | 1003 |  | 
|  | 1004 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1005 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1006 | // CMP immediate | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 1007 | let isCompare = 1, Defs = [CPSR] in { | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1008 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi, | 
|  | 1009 | "cmp", "\t$Rn, $imm8", | 
|  | 1010 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, | 
|  | 1011 | T1General<{1,0,1,?,?}> { | 
|  | 1012 | // A8.6.35 | 
|  | 1013 | bits<3> Rn; | 
|  | 1014 | bits<8> imm8; | 
|  | 1015 | let Inst{10-8} = Rn; | 
|  | 1016 | let Inst{7-0}  = imm8; | 
|  | 1017 | } | 
|  | 1018 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1019 | // CMP register | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1020 | def tCMPr :                     // A8.6.36 T1 | 
|  | 1021 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1022 | IIC_iCMPr, | 
|  | 1023 | "cmp", "\t$Rn, $Rm", | 
|  | 1024 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>; | 
|  | 1025 |  | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 1026 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, | 
|  | 1027 | "cmp", "\t$Rn, $Rm", []>, | 
|  | 1028 | T1Special<{0,1,?,?}> { | 
|  | 1029 | // A8.6.36 T2 | 
|  | 1030 | bits<4> Rm; | 
|  | 1031 | bits<4> Rn; | 
|  | 1032 | let Inst{7}   = Rn{3}; | 
|  | 1033 | let Inst{6-3} = Rm; | 
|  | 1034 | let Inst{2-0} = Rn{2-0}; | 
|  | 1035 | } | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1036 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1037 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1038 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1039 | // XOR register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1040 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1041 | def tEOR :                      // A8.6.45 | 
|  | 1042 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1043 | IIC_iBITr, | 
|  | 1044 | "eor", "\t$Rdn, $Rm", | 
|  | 1045 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1046 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1047 | // LSL immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1048 | def tLSLri :                    // A8.6.88 | 
|  | 1049 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 1050 | IIC_iMOVsi, | 
|  | 1051 | "lsl", "\t$Rd, $Rm, $imm5", | 
|  | 1052 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1053 | bits<5> imm5; | 
|  | 1054 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1055 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1056 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1057 | // LSL register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1058 | def tLSLrr :                    // A8.6.89 | 
|  | 1059 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1060 | IIC_iMOVsr, | 
|  | 1061 | "lsl", "\t$Rdn, $Rm", | 
|  | 1062 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1063 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1064 | // LSR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1065 | def tLSRri :                    // A8.6.90 | 
|  | 1066 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 1067 | IIC_iMOVsi, | 
|  | 1068 | "lsr", "\t$Rd, $Rm, $imm5", | 
|  | 1069 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1070 | bits<5> imm5; | 
|  | 1071 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1072 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1073 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1074 | // LSR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1075 | def tLSRrr :                    // A8.6.91 | 
|  | 1076 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1077 | IIC_iMOVsr, | 
|  | 1078 | "lsr", "\t$Rdn, $Rm", | 
|  | 1079 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1080 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1081 | // Move register | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1082 | let isMoveImm = 1 in | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1083 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi, | 
|  | 1084 | "mov", "\t$Rd, $imm8", | 
|  | 1085 | [(set tGPR:$Rd, imm0_255:$imm8)]>, | 
|  | 1086 | T1General<{1,0,0,?,?}> { | 
|  | 1087 | // A8.6.96 | 
|  | 1088 | bits<3> Rd; | 
|  | 1089 | bits<8> imm8; | 
|  | 1090 | let Inst{10-8} = Rd; | 
|  | 1091 | let Inst{7-0}  = imm8; | 
|  | 1092 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1093 |  | 
|  | 1094 | // TODO: A7-73: MOV(2) - mov setting flag. | 
|  | 1095 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1096 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1097 | // FIXME: Make this predicable. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1098 | def tMOVr       : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1099 | "mov\t$Rd, $Rm", []>, | 
|  | 1100 | T1Special<0b1000> { | 
|  | 1101 | // A8.6.97 | 
|  | 1102 | bits<4> Rd; | 
|  | 1103 | bits<4> Rm; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1104 | // Bits {7-6} are encoded by the T1Special value. | 
|  | 1105 | let Inst{5-3} = Rm{2-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1106 | let Inst{2-0} = Rd{2-0}; | 
|  | 1107 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1108 | let Defs = [CPSR] in | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1109 | def tMOVSr      : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1110 | "movs\t$Rd, $Rm", []>, Encoding16 { | 
|  | 1111 | // A8.6.97 | 
|  | 1112 | bits<3> Rd; | 
|  | 1113 | bits<3> Rm; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1114 | let Inst{15-6} = 0b0000000000; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1115 | let Inst{5-3}  = Rm; | 
|  | 1116 | let Inst{2-0}  = Rd; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1117 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1118 |  | 
|  | 1119 | // FIXME: Make these predicable. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1120 | def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, | 
|  | 1121 | "mov\t$Rd, $Rm", []>, | 
|  | 1122 | T1Special<{1,0,0,?}> { | 
|  | 1123 | // A8.6.97 | 
|  | 1124 | bits<4> Rd; | 
|  | 1125 | bits<4> Rm; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1126 | // Bit {7} is encoded by the T1Special value. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1127 | let Inst{6-3} = Rm; | 
|  | 1128 | let Inst{2-0} = Rd{2-0}; | 
|  | 1129 | } | 
|  | 1130 | def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1131 | "mov\t$Rd, $Rm", []>, | 
|  | 1132 | T1Special<{1,0,?,0}> { | 
|  | 1133 | // A8.6.97 | 
|  | 1134 | bits<4> Rd; | 
|  | 1135 | bits<4> Rm; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1136 | // Bit {6} is encoded by the T1Special value. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1137 | let Inst{7}   = Rd{3}; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1138 | let Inst{5-3} = Rm{2-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1139 | let Inst{2-0} = Rd{2-0}; | 
|  | 1140 | } | 
|  | 1141 | def tMOVgpr2gpr  : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, | 
|  | 1142 | "mov\t$Rd, $Rm", []>, | 
|  | 1143 | T1Special<{1,0,?,?}> { | 
|  | 1144 | // A8.6.97 | 
|  | 1145 | bits<4> Rd; | 
|  | 1146 | bits<4> Rm; | 
|  | 1147 | let Inst{7}   = Rd{3}; | 
|  | 1148 | let Inst{6-3} = Rm; | 
|  | 1149 | let Inst{2-0} = Rd{2-0}; | 
|  | 1150 | } | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1151 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1152 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1153 | // Multiply register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1154 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1155 | def tMUL :                      // A8.6.105 T1 | 
|  | 1156 | T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1157 | IIC_iMUL32, | 
|  | 1158 | "mul", "\t$Rdn, $Rm, $Rdn", | 
|  | 1159 | [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1160 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1161 | // Move inverse register | 
|  | 1162 | def tMVN :                      // A8.6.107 | 
|  | 1163 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, | 
|  | 1164 | "mvn", "\t$Rd, $Rn", | 
|  | 1165 | [(set tGPR:$Rd, (not tGPR:$Rn))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1166 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1167 | // Bitwise or register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1168 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1169 | def tORR :                      // A8.6.114 | 
|  | 1170 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1171 | IIC_iBITr, | 
|  | 1172 | "orr", "\t$Rdn, $Rm", | 
|  | 1173 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1174 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1175 | // Swaps | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1176 | def tREV :                      // A8.6.134 | 
|  | 1177 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1178 | IIC_iUNAr, | 
|  | 1179 | "rev", "\t$Rd, $Rm", | 
|  | 1180 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, | 
|  | 1181 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1182 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1183 | def tREV16 :                    // A8.6.135 | 
|  | 1184 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1185 | IIC_iUNAr, | 
|  | 1186 | "rev16", "\t$Rd, $Rm", | 
| Bill Wendling | 9600e97 | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1187 | [(set tGPR:$Rd, | 
|  | 1188 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF), | 
|  | 1189 | (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00), | 
|  | 1190 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000), | 
|  | 1191 | (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>, | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1192 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1193 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1194 | def tREVSH :                    // A8.6.136 | 
|  | 1195 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1196 | IIC_iUNAr, | 
|  | 1197 | "revsh", "\t$Rd, $Rm", | 
|  | 1198 | [(set tGPR:$Rd, | 
|  | 1199 | (sext_inreg | 
| Evan Cheng | 44887f9 | 2011-04-14 23:27:44 +0000 | [diff] [blame] | 1200 | (or (srl tGPR:$Rm, (i32 8)), | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1201 | (shl tGPR:$Rm, (i32 8))), i16))]>, | 
|  | 1202 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1203 |  | 
| Evan Cheng | 44887f9 | 2011-04-14 23:27:44 +0000 | [diff] [blame] | 1204 | def : T1Pat<(sext_inreg (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)), | 
|  | 1205 | (shl tGPR:$Rm, (i32 8))), i16), | 
|  | 1206 | (tREVSH tGPR:$Rm)>, | 
|  | 1207 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
|  | 1208 |  | 
|  | 1209 | def : T1Pat<(sra (bswap tGPR:$Rm), (i32 16)), (tREVSH tGPR:$Rm)>, | 
|  | 1210 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
|  | 1211 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1212 | // Rotate right register | 
|  | 1213 | def tROR :                      // A8.6.139 | 
|  | 1214 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1215 | IIC_iMOVsr, | 
|  | 1216 | "ror", "\t$Rdn, $Rm", | 
|  | 1217 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1218 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1219 | // Negate register | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1220 | def tRSB :                      // A8.6.141 | 
|  | 1221 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), | 
|  | 1222 | IIC_iALUi, | 
|  | 1223 | "rsb", "\t$Rd, $Rn, #0", | 
|  | 1224 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1225 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1226 | // Subtract with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1227 | let Uses = [CPSR] in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1228 | def tSBC :                      // A8.6.151 | 
|  | 1229 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1230 | IIC_iALUr, | 
|  | 1231 | "sbc", "\t$Rdn, $Rm", | 
|  | 1232 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1233 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1234 | // Subtract immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1235 | def tSUBi3 :                    // A8.6.210 T1 | 
|  | 1236 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), | 
|  | 1237 | IIC_iALUi, | 
|  | 1238 | "sub", "\t$Rd, $Rm, $imm3", | 
|  | 1239 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> { | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1240 | bits<3> imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1241 | let Inst{8-6} = imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1242 | } | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1243 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1244 | def tSUBi8 :                    // A8.6.210 T2 | 
|  | 1245 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), | 
|  | 1246 | IIC_iALUi, | 
|  | 1247 | "sub", "\t$Rdn, $imm8", | 
|  | 1248 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1249 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1250 | // Subtract register | 
|  | 1251 | def tSUBrr :                    // A8.6.212 | 
|  | 1252 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1253 | IIC_iALUr, | 
|  | 1254 | "sub", "\t$Rd, $Rn, $Rm", | 
|  | 1255 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1256 |  | 
|  | 1257 | // TODO: A7-96: STMIA - store multiple. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1258 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1259 | // Sign-extend byte | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1260 | def tSXTB :                     // A8.6.222 | 
|  | 1261 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1262 | IIC_iUNAr, | 
|  | 1263 | "sxtb", "\t$Rd, $Rm", | 
|  | 1264 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, | 
|  | 1265 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1266 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1267 | // Sign-extend short | 
|  | 1268 | def tSXTH :                     // A8.6.224 | 
|  | 1269 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1270 | IIC_iUNAr, | 
|  | 1271 | "sxth", "\t$Rd, $Rm", | 
|  | 1272 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, | 
|  | 1273 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1274 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1275 | // Test | 
| Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1276 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1277 | def tTST :                      // A8.6.230 | 
|  | 1278 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, | 
|  | 1279 | "tst", "\t$Rn, $Rm", | 
|  | 1280 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1281 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1282 | // Zero-extend byte | 
|  | 1283 | def tUXTB :                     // A8.6.262 | 
|  | 1284 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1285 | IIC_iUNAr, | 
|  | 1286 | "uxtb", "\t$Rd, $Rm", | 
|  | 1287 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, | 
|  | 1288 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1289 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1290 | // Zero-extend short | 
|  | 1291 | def tUXTH :                     // A8.6.264 | 
|  | 1292 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1293 | IIC_iUNAr, | 
|  | 1294 | "uxth", "\t$Rd, $Rm", | 
|  | 1295 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, | 
|  | 1296 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1297 |  | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1298 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1299 | // Expanded after instruction selection into a branch sequence. | 
|  | 1300 | let usesCustomInserter = 1 in  // Expanded after instruction selection. | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1301 | def tMOVCCr_pseudo : | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1302 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1303 | NoItinerary, | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1304 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1305 |  | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1306 |  | 
|  | 1307 | // 16-bit movcc in IT blocks for Thumb2. | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1308 | let neverHasSideEffects = 1 in { | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1309 | def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr, | 
|  | 1310 | "mov", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1311 | T1Special<{1,0,?,?}> { | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1312 | bits<4> Rdn; | 
|  | 1313 | bits<4> Rm; | 
|  | 1314 | let Inst{7}   = Rdn{3}; | 
|  | 1315 | let Inst{6-3} = Rm; | 
|  | 1316 | let Inst{2-0} = Rdn{2-0}; | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1317 | } | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1318 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1319 | let isMoveImm = 1 in | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1320 | def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi, | 
|  | 1321 | "mov", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1322 | T1General<{1,0,0,?,?}> { | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1323 | bits<3> Rdn; | 
|  | 1324 | bits<8> Rm; | 
|  | 1325 | let Inst{10-8} = Rdn; | 
|  | 1326 | let Inst{7-0}  = Rm; | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1327 | } | 
|  | 1328 |  | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1329 | } // neverHasSideEffects | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1330 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1331 | // tLEApcrel - Load a pc-relative address into a register without offending the | 
|  | 1332 | // assembler. | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1333 |  | 
|  | 1334 | def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), | 
|  | 1335 | IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>, | 
|  | 1336 | T1Encoding<{1,0,1,0,0,?}> { | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1337 | bits<3> Rd; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1338 | bits<8> addr; | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1339 | let Inst{10-8} = Rd; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1340 | let Inst{7-0} = addr; | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1341 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1342 |  | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1343 | let neverHasSideEffects = 1, isReMaterializable = 1 in | 
|  | 1344 | def tLEApcrel   : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), | 
|  | 1345 | Size2Bytes, IIC_iALUi, []>; | 
|  | 1346 |  | 
|  | 1347 | def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), | 
|  | 1348 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
|  | 1349 | Size2Bytes, IIC_iALUi, []>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1350 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1351 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | cf99dc7 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1352 | // Move between coprocessor and ARM core register -- for disassembly only | 
|  | 1353 | // | 
|  | 1354 |  | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 1355 | class tMovRCopro<string opc, bit direction, dag oops, dag iops> | 
|  | 1356 | : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), | 
| Bruno Cardoso Lopes | cf99dc7 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1357 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1358 | let Inst{27-24} = 0b1110; | 
|  | 1359 | let Inst{20} = direction; | 
|  | 1360 | let Inst{4} = 1; | 
|  | 1361 |  | 
|  | 1362 | bits<4> Rt; | 
|  | 1363 | bits<4> cop; | 
|  | 1364 | bits<3> opc1; | 
|  | 1365 | bits<3> opc2; | 
|  | 1366 | bits<4> CRm; | 
|  | 1367 | bits<4> CRn; | 
|  | 1368 |  | 
|  | 1369 | let Inst{15-12} = Rt; | 
|  | 1370 | let Inst{11-8}  = cop; | 
|  | 1371 | let Inst{23-21} = opc1; | 
|  | 1372 | let Inst{7-5}   = opc2; | 
|  | 1373 | let Inst{3-0}   = CRm; | 
|  | 1374 | let Inst{19-16} = CRn; | 
|  | 1375 | } | 
|  | 1376 |  | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 1377 | def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, | 
|  | 1378 | (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn, | 
|  | 1379 | c_imm:$CRm, i32imm:$opc2)>; | 
|  | 1380 | def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, | 
|  | 1381 | (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, | 
|  | 1382 | c_imm:$CRm, i32imm:$opc2)>; | 
| Bruno Cardoso Lopes | cf99dc7 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1383 |  | 
|  | 1384 | class tMovRRCopro<string opc, bit direction> | 
|  | 1385 | : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm), | 
|  | 1386 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), | 
|  | 1387 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1388 | let Inst{27-24} = 0b1100; | 
|  | 1389 | let Inst{23-21} = 0b010; | 
|  | 1390 | let Inst{20} = direction; | 
|  | 1391 |  | 
|  | 1392 | bits<4> Rt; | 
|  | 1393 | bits<4> Rt2; | 
|  | 1394 | bits<4> cop; | 
|  | 1395 | bits<4> opc1; | 
|  | 1396 | bits<4> CRm; | 
|  | 1397 |  | 
|  | 1398 | let Inst{15-12} = Rt; | 
|  | 1399 | let Inst{19-16} = Rt2; | 
|  | 1400 | let Inst{11-8}  = cop; | 
|  | 1401 | let Inst{7-4}   = opc1; | 
|  | 1402 | let Inst{3-0}   = CRm; | 
|  | 1403 | } | 
|  | 1404 |  | 
|  | 1405 | def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>; | 
|  | 1406 | def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; | 
|  | 1407 |  | 
|  | 1408 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | d8f9b37 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 1409 | // Other Coprocessor Instructions.  For disassembly only. | 
|  | 1410 | // | 
|  | 1411 | def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, | 
|  | 1412 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), | 
|  | 1413 | "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", | 
|  | 1414 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1415 | let Inst{27-24} = 0b1110; | 
|  | 1416 |  | 
|  | 1417 | bits<4> opc1; | 
|  | 1418 | bits<4> CRn; | 
|  | 1419 | bits<4> CRd; | 
|  | 1420 | bits<4> cop; | 
|  | 1421 | bits<3> opc2; | 
|  | 1422 | bits<4> CRm; | 
|  | 1423 |  | 
|  | 1424 | let Inst{3-0}   = CRm; | 
|  | 1425 | let Inst{4}     = 0; | 
|  | 1426 | let Inst{7-5}   = opc2; | 
|  | 1427 | let Inst{11-8}  = cop; | 
|  | 1428 | let Inst{15-12} = CRd; | 
|  | 1429 | let Inst{19-16} = CRn; | 
|  | 1430 | let Inst{23-20} = opc1; | 
|  | 1431 | } | 
|  | 1432 |  | 
|  | 1433 | //===----------------------------------------------------------------------===// | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1434 | // TLS Instructions | 
|  | 1435 | // | 
|  | 1436 |  | 
|  | 1437 | // __aeabi_read_tp preserves the registers r1-r3. | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1438 | let isCall = 1, Defs = [R0, LR], Uses = [SP] in | 
|  | 1439 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, | 
|  | 1440 | "bl\t__aeabi_read_tp", | 
|  | 1441 | [(set R0, ARMthread_pointer)]> { | 
|  | 1442 | // Encoding is 0xf7fffffe. | 
|  | 1443 | let Inst = 0xf7fffffe; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1444 | } | 
|  | 1445 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1446 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1447 | // SJLJ Exception handling intrinsics | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1448 | // | 
|  | 1449 |  | 
|  | 1450 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and | 
|  | 1451 | // save #0 in R0 for the non-longjmp case.  Since by its nature we may be coming | 
|  | 1452 | // from some other function to get here, and we're using the stack frame for the | 
|  | 1453 | // containing function to save/restore registers, we can't keep anything live in | 
|  | 1454 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been | 
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1455 | // tromped upon when we get here from a longjmp(). We force everything out of | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1456 | // registers except for our own input by listing the relevant registers in | 
|  | 1457 | // Defs. By doing so, we also cause the prologue/epilogue code to actively | 
|  | 1458 | // preserve all of the callee-saved resgisters, which is exactly what we want. | 
|  | 1459 | // $val is a scratch register for our use. | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1460 | let Defs = [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7, R12 ], | 
|  | 1461 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in | 
|  | 1462 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), | 
|  | 1463 | AddrModeNone, SizeSpecial, NoItinerary, "","", | 
|  | 1464 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1465 |  | 
|  | 1466 | // FIXME: Non-Darwin version(s) | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1467 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1468 | Defs = [ R7, LR, SP ] in | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1469 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1470 | AddrModeNone, SizeSpecial, IndexModeNone, | 
|  | 1471 | Pseudo, NoItinerary, "", "", | 
|  | 1472 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, | 
|  | 1473 | Requires<[IsThumb, IsDarwin]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1474 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1475 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1476 | // Non-Instruction Patterns | 
|  | 1477 | // | 
|  | 1478 |  | 
| Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 1479 | // Comparisons | 
|  | 1480 | def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), | 
|  | 1481 | (tCMPi8  tGPR:$Rn, imm0_255:$imm8)>; | 
|  | 1482 | def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), | 
|  | 1483 | (tCMPr   tGPR:$Rn, tGPR:$Rm)>; | 
|  | 1484 |  | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1485 | // Add with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1486 | def : T1Pat<(addc   tGPR:$lhs, imm0_7:$rhs), | 
|  | 1487 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; | 
|  | 1488 | def : T1Pat<(addc   tGPR:$lhs, imm8_255:$rhs), | 
| Evan Cheng | 01de985 | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1489 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1490 | def : T1Pat<(addc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1491 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1492 |  | 
|  | 1493 | // Subtract with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1494 | def : T1Pat<(addc   tGPR:$lhs, imm0_7_neg:$rhs), | 
|  | 1495 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; | 
|  | 1496 | def : T1Pat<(addc   tGPR:$lhs, imm8_255_neg:$rhs), | 
|  | 1497 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; | 
|  | 1498 | def : T1Pat<(subc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1499 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1500 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1501 | // ConstantPool, GlobalAddress | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1502 | def : T1Pat<(ARMWrapper  tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; | 
|  | 1503 | def : T1Pat<(ARMWrapper  tconstpool  :$dst), (tLEApcrel tconstpool  :$dst)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1504 |  | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1505 | // JumpTable | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1506 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 1507 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1508 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1509 | // Direct calls | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1510 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1511 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1512 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1513 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1514 |  | 
|  | 1515 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1516 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1517 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1518 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1519 |  | 
|  | 1520 | // Indirect calls to ARM routines | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1521 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, | 
|  | 1522 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
|  | 1523 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, | 
|  | 1524 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1525 |  | 
|  | 1526 | // zextload i1 -> zextload i8 | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1527 | def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr), | 
|  | 1528 | (tLDRBr t_addrmode_rrs1:$addr)>; | 
|  | 1529 | def : T1Pat<(zextloadi1 t_addrmode_is1:$addr), | 
|  | 1530 | (tLDRBi t_addrmode_is1:$addr)>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1531 |  | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1532 | // extload -> zextload | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1533 | def : T1Pat<(extloadi1  t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; | 
|  | 1534 | def : T1Pat<(extloadi1  t_addrmode_is1:$addr),  (tLDRBi t_addrmode_is1:$addr)>; | 
|  | 1535 | def : T1Pat<(extloadi8  t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; | 
|  | 1536 | def : T1Pat<(extloadi8  t_addrmode_is1:$addr),  (tLDRBi t_addrmode_is1:$addr)>; | 
|  | 1537 | def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>; | 
|  | 1538 | def : T1Pat<(extloadi16 t_addrmode_is2:$addr),  (tLDRHi t_addrmode_is2:$addr)>; | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1539 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1540 | // If it's impossible to use [r,r] address mode for sextload, select to | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1541 | // ldr{b|h} + sxt{b|h} instead. | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1542 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), | 
|  | 1543 | (tSXTB (tLDRBi t_addrmode_is1:$addr))>, | 
|  | 1544 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1545 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), | 
|  | 1546 | (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1547 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1548 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), | 
|  | 1549 | (tSXTH (tLDRHi t_addrmode_is2:$addr))>, | 
|  | 1550 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1551 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), | 
|  | 1552 | (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1553 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1554 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1555 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), | 
|  | 1556 | (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>; | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1557 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), | 
|  | 1558 | (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; | 
|  | 1559 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), | 
|  | 1560 | (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>; | 
|  | 1561 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), | 
|  | 1562 | (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1563 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1564 | // Large immediate handling. | 
|  | 1565 |  | 
|  | 1566 | // Two piece imms. | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1567 | def : T1Pat<(i32 thumb_immshifted:$src), | 
|  | 1568 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), | 
|  | 1569 | (thumb_immshifted_shamt imm:$src))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1570 |  | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1571 | def : T1Pat<(i32 imm0_255_comp:$src), | 
|  | 1572 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1573 |  | 
|  | 1574 | // Pseudo instruction that combines ldr from constpool and add pc. This should | 
|  | 1575 | // be expanded into two instructions late to allow if-conversion and | 
|  | 1576 | // scheduling. | 
|  | 1577 | let isReMaterializable = 1 in | 
|  | 1578 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1579 | NoItinerary, | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1580 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), | 
|  | 1581 | imm:$cp))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1582 | Requires<[IsThumb, IsThumb1Only]>; |