| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the Thumb instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // Thumb specific DAG Nodes. | 
|  | 16 | // | 
|  | 17 |  | 
|  | 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, | 
|  | 20 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 23 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | }]>; | 
|  | 25 | def imm_comp_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 26 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | }]>; | 
|  | 28 |  | 
|  | 29 |  | 
|  | 30 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. | 
|  | 31 | def imm0_7 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 32 | return (uint32_t)N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | }]>; | 
|  | 34 | def imm0_7_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 35 | return (uint32_t)-N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 36 | }], imm_neg_XFORM>; | 
|  | 37 |  | 
|  | 38 | def imm0_255 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 39 | return (uint32_t)N->getZExtValue() < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | }]>; | 
|  | 41 | def imm0_255_comp : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 42 | return ~((uint32_t)N->getZExtValue()) < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | }]>; | 
|  | 44 |  | 
|  | 45 | def imm8_255 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 46 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | }]>; | 
|  | 48 | def imm8_255_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 49 | unsigned Val = -N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 50 | return Val >= 8 && Val < 256; | 
|  | 51 | }], imm_neg_XFORM>; | 
|  | 52 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 53 | // Break imm's up into two pieces: an immediate + a left shift. This uses | 
|  | 54 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt | 
|  | 55 | // to get the val/shift pieces. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 56 | def thumb_immshifted : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 57 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 58 | }]>; | 
|  | 59 |  | 
|  | 60 | def thumb_immshifted_val : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 61 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 62 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | }]>; | 
|  | 64 |  | 
|  | 65 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | }]>; | 
|  | 69 |  | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 70 | // Scaled 4 immediate. | 
|  | 71 | def t_imm_s4 : Operand<i32> { | 
|  | 72 | let PrintMethod = "printThumbS4ImmOperand"; | 
|  | 73 | } | 
|  | 74 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | // Define Thumb specific addressing modes. | 
|  | 76 |  | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 77 | def MemModeThumbAsmOperand : AsmOperandClass { | 
|  | 78 | let Name = "MemModeThumb"; | 
|  | 79 | let SuperClasses = []; | 
|  | 80 | } | 
|  | 81 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | // t_addrmode_rr := reg + reg | 
|  | 83 | // | 
|  | 84 | def t_addrmode_rr : Operand<i32>, | 
|  | 85 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { | 
|  | 86 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 87 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | } | 
|  | 89 |  | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 90 | // t_addrmode_s4 := reg + reg | 
|  | 91 | //                  reg + imm5 * 4 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 92 | // | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 93 | def t_addrmode_s4 : Operand<i32>, | 
|  | 94 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { | 
| Jim Grosbach | f799579 | 2010-12-03 19:31:00 +0000 | [diff] [blame] | 95 | let EncoderMethod = "getAddrModeS4OpValue"; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 96 | let PrintMethod = "printThumbAddrModeS4Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 97 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 98 | let ParserMatchClass = MemModeThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 100 |  | 
|  | 101 | // t_addrmode_s2 := reg + reg | 
|  | 102 | //                  reg + imm5 * 2 | 
|  | 103 | // | 
|  | 104 | def t_addrmode_s2 : Operand<i32>, | 
|  | 105 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { | 
| Jim Grosbach | f799579 | 2010-12-03 19:31:00 +0000 | [diff] [blame] | 106 | let EncoderMethod = "getAddrModeS2OpValue"; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 107 | let PrintMethod = "printThumbAddrModeS2Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 108 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 109 | let ParserMatchClass = MemModeThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 111 |  | 
|  | 112 | // t_addrmode_s1 := reg + reg | 
|  | 113 | //                  reg + imm5 | 
|  | 114 | // | 
|  | 115 | def t_addrmode_s1 : Operand<i32>, | 
|  | 116 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { | 
| Jim Grosbach | f799579 | 2010-12-03 19:31:00 +0000 | [diff] [blame] | 117 | let EncoderMethod = "getAddrModeS1OpValue"; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 118 | let PrintMethod = "printThumbAddrModeS1Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 119 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 120 | let ParserMatchClass = MemModeThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | } | 
|  | 122 |  | 
|  | 123 | // t_addrmode_sp := sp + imm8 * 4 | 
|  | 124 | // | 
|  | 125 | def t_addrmode_sp : Operand<i32>, | 
|  | 126 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { | 
|  | 127 | let PrintMethod = "printThumbAddrModeSPOperand"; | 
| Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 128 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 129 | let ParserMatchClass = MemModeThumbAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | } | 
|  | 131 |  | 
|  | 132 | //===----------------------------------------------------------------------===// | 
|  | 133 | //  Miscellaneous Instructions. | 
|  | 134 | // | 
|  | 135 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 136 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 137 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 138 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 139 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 140 | def tADJCALLSTACKUP : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 141 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, | 
|  | 142 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, | 
|  | 143 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 144 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 145 | def tADJCALLSTACKDOWN : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 146 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, | 
|  | 147 | [(ARMcallseq_start imm:$amt)]>, | 
|  | 148 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 149 | } | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 150 |  | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 151 | // T1Disassembly - A simple class to make encoding some disassembly patterns | 
|  | 152 | // easier and less verbose. | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 153 | class T1Disassembly<bits<2> op1, bits<8> op2> | 
|  | 154 | : T1Encoding<0b101111> { | 
|  | 155 | let Inst{9-8} = op1; | 
|  | 156 | let Inst{7-0} = op2; | 
|  | 157 | } | 
|  | 158 |  | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 159 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", | 
|  | 160 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 161 | T1Disassembly<0b11, 0x00>; // A8.6.110 | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 162 |  | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 163 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", | 
|  | 164 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 165 | T1Disassembly<0b11, 0x10>; // A8.6.410 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 166 |  | 
|  | 167 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", | 
|  | 168 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 169 | T1Disassembly<0b11, 0x20>; // A8.6.408 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 170 |  | 
|  | 171 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", | 
|  | 172 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 173 | T1Disassembly<0b11, 0x30>; // A8.6.409 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 174 |  | 
|  | 175 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", | 
|  | 176 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 177 | T1Disassembly<0b11, 0x40>; // A8.6.157 | 
|  | 178 |  | 
|  | 179 | // The i32imm operand $val can be used by a debugger to store more information | 
|  | 180 | // about the breakpoint. | 
|  | 181 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", | 
|  | 182 | [/* For disassembly only; pattern left blank */]>, | 
|  | 183 | T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> { | 
|  | 184 | // A8.6.22 | 
|  | 185 | bits<8> val; | 
|  | 186 | let Inst{7-0} = val; | 
|  | 187 | } | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 188 |  | 
|  | 189 | def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe", | 
|  | 190 | [/* For disassembly only; pattern left blank */]>, | 
|  | 191 | T1Encoding<0b101101> { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 192 | // A8.6.156 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 193 | let Inst{9-5} = 0b10010; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 194 | let Inst{4}   = 1; | 
|  | 195 | let Inst{3}   = 1;            // Big-Endian | 
|  | 196 | let Inst{2-0} = 0b000; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 197 | } | 
|  | 198 |  | 
|  | 199 | def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle", | 
|  | 200 | [/* For disassembly only; pattern left blank */]>, | 
|  | 201 | T1Encoding<0b101101> { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 202 | // A8.6.156 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 203 | let Inst{9-5} = 0b10010; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 204 | let Inst{4}   = 1; | 
|  | 205 | let Inst{3}   = 0;            // Little-Endian | 
|  | 206 | let Inst{2-0} = 0b000; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 207 | } | 
|  | 208 |  | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 209 | // Change Processor State is a system instruction -- for disassembly only. | 
|  | 210 | // The singleton $opt operand contains the following information: | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 211 | // | 
|  | 212 | //   opt{4-0} = mode ==> don't care | 
|  | 213 | //   opt{5} = changemode ==> 0 (false for 16-bit Thumb instr) | 
|  | 214 | //   opt{8-6} = AIF from Inst{2-0} | 
|  | 215 | //   opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 216 | // | 
|  | 217 | // The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM | 
|  | 218 | // CPS which has more options. | 
| Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 219 | def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt", | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 220 | [/* For disassembly only; pattern left blank */]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 221 | T1Misc<0b0110011> { | 
|  | 222 | // A8.6.38 & B6.1.1 | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 223 | let Inst{3} = 0; | 
|  | 224 | // FIXME: Finish encoding. | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 225 | } | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 226 |  | 
| Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 227 | // For both thumb1 and thumb2. | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 228 | let isNotDuplicable = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 229 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 230 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 231 | T1Special<{0,0,?,?}> { | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 232 | // A8.6.6 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 233 | bits<3> dst; | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 234 | let Inst{6-3} = 0b1111; // Rm = pc | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 235 | let Inst{2-0} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 236 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 |  | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 238 | // PC relative add (ADR). | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 239 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 240 | "add\t$dst, pc, $rhs", []>, | 
|  | 241 | T1Encoding<{1,0,1,0,0,?}> { | 
|  | 242 | // A6.2 & A8.6.10 | 
|  | 243 | bits<3> dst; | 
|  | 244 | bits<8> rhs; | 
|  | 245 | let Inst{10-8} = dst; | 
|  | 246 | let Inst{7-0}  = rhs; | 
| Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 247 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 248 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 249 | // ADD <Rd>, sp, #<imm8> | 
|  | 250 | // This is rematerializable, which is particularly useful for taking the | 
|  | 251 | // address of locals. | 
|  | 252 | let isReMaterializable = 1 in | 
|  | 253 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, | 
|  | 254 | "add\t$dst, $sp, $rhs", []>, | 
|  | 255 | T1Encoding<{1,0,1,0,1,?}> { | 
|  | 256 | // A6.2 & A8.6.8 | 
|  | 257 | bits<3> dst; | 
|  | 258 | bits<8> rhs; | 
|  | 259 | let Inst{10-8} = dst; | 
|  | 260 | let Inst{7-0}  = rhs; | 
|  | 261 | } | 
|  | 262 |  | 
|  | 263 | // ADD sp, sp, #<imm7> | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 264 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 265 | "add\t$dst, $rhs", []>, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 266 | T1Misc<{0,0,0,0,0,?,?}> { | 
|  | 267 | // A6.2.5 & A8.6.8 | 
|  | 268 | bits<7> rhs; | 
|  | 269 | let Inst{6-0} = rhs; | 
|  | 270 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 271 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 272 | // SUB sp, sp, #<imm7> | 
|  | 273 | // FIXME: The encoding and the ASM string don't match up. | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 274 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 275 | "sub\t$dst, $rhs", []>, | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 276 | T1Misc<{0,0,0,0,1,?,?}> { | 
|  | 277 | // A6.2.5 & A8.6.214 | 
|  | 278 | bits<7> rhs; | 
|  | 279 | let Inst{6-0} = rhs; | 
|  | 280 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 281 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 282 | // ADD <Rm>, sp | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 283 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 284 | "add\t$dst, $rhs", []>, | 
|  | 285 | T1Special<{0,0,?,?}> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 286 | // A8.6.9 Encoding T1 | 
|  | 287 | bits<4> dst; | 
|  | 288 | let Inst{7}   = dst{3}; | 
|  | 289 | let Inst{6-3} = 0b1101; | 
|  | 290 | let Inst{2-0} = dst{2-0}; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 291 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 292 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 293 | // ADD sp, <Rm> | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 294 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 295 | "add\t$dst, $rhs", []>, | 
|  | 296 | T1Special<{0,0,?,?}> { | 
|  | 297 | // A8.6.9 Encoding T2 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 298 | bits<4> dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 299 | let Inst{7} = 1; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 300 | let Inst{6-3} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 301 | let Inst{2-0} = 0b101; | 
|  | 302 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 303 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 304 | //===----------------------------------------------------------------------===// | 
|  | 305 | //  Control Flow Instructions. | 
|  | 306 | // | 
|  | 307 |  | 
| Jim Grosbach | bcad0c8 | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 308 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 309 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", | 
|  | 310 | [(ARMretflag)]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 311 | T1Special<{1,1,0,?}> { | 
|  | 312 | // A6.2.3 & A8.6.25 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 313 | let Inst{6-3} = 0b1110; // Rm = lr | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 314 | let Inst{2-0} = 0b000; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 315 | } | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 316 |  | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 317 | // Alternative return instruction used by vararg functions. | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 318 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm), | 
|  | 319 | IIC_Br, "bx\t$Rm", | 
|  | 320 | []>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 321 | T1Special<{1,1,0,?}> { | 
|  | 322 | // A6.2.3 & A8.6.25 | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 323 | bits<4> Rm; | 
|  | 324 | let Inst{6-3} = Rm; | 
|  | 325 | let Inst{2-0} = 0b000; | 
|  | 326 | } | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 327 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 |  | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 329 | // Indirect branches | 
|  | 330 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 331 | def tBRIND : TI<(outs), (ins GPR:$Rm), | 
|  | 332 | IIC_Br, | 
|  | 333 | "mov\tpc, $Rm", | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 334 | [(brind GPR:$Rm)]>, | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 335 | T1Special<{1,0,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 336 | // A8.6.97 | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 337 | bits<4> Rm; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 338 | let Inst{7}   = 1;          // <Rd> = Inst{7:2-0} = pc | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 339 | let Inst{6-3} = Rm; | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 340 | let Inst{2-0} = 0b111; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 341 | } | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 342 | } | 
|  | 343 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 344 | // FIXME: remove when we have a way to marking a MI with these properties. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 345 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 346 | hasExtraDefRegAllocReq = 1 in | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 347 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 348 | IIC_iPop_Br, | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 349 | "pop${p}\t$regs", []>, | 
|  | 350 | T1Misc<{1,1,0,?,?,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 351 | // A8.6.121 | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 352 | bits<16> regs; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 353 | let Inst{8}   = regs{15};     // registers = P:'0000000':register_list | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 354 | let Inst{7-0} = regs{7-0}; | 
|  | 355 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 356 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 357 | // All calls clobber the non-callee saved registers. SP is marked as a use to | 
|  | 358 | // prevent stack-pointer assignments that appear immediately before calls from | 
|  | 359 | // potentially appearing dead. | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 360 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 361 | // On non-Darwin platforms R9 is callee-saved. | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 362 | Defs = [R0,  R1,  R2,  R3,  R12, LR, | 
|  | 363 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 364 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 365 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], | 
|  | 366 | Uses = [SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 367 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 368 | def tBL  : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 369 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 370 | "bl\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 371 | [(ARMtcall tglobaladdr:$func)]>, | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 372 | Requires<[IsThumb, IsNotDarwin]> { | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 373 | let Inst{13} = 1; | 
|  | 374 | let Inst{11} = 1; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 375 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 376 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 377 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 378 | def tBLXi : TIx2<0b11110, 0b11, 0, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 379 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 380 | "blx\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 381 | [(ARMcall tglobaladdr:$func)]>, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 382 | Requires<[IsThumb, HasV5T, IsNotDarwin]> { | 
|  | 383 | let Inst{13} = 1; | 
|  | 384 | let Inst{11} = 1; | 
|  | 385 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 386 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 387 | // Also used for Thumb2 | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 388 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 389 | "blx\t$func", | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 390 | [(ARMtcall GPR:$func)]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 391 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, | 
|  | 392 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 393 |  | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 394 | // ARMv4T | 
| Jim Grosbach | 6423c29 | 2010-12-03 18:37:17 +0000 | [diff] [blame] | 395 | // FIXME: Should be a pseudo. | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 396 | let isCodeGenOnly = 1 in | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 397 | def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 398 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 399 | "mov\tlr, pc\n\tbx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 400 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 401 | Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 402 | } | 
|  | 403 |  | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 404 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 405 | // On Darwin R9 is call-clobbered. | 
|  | 406 | // R7 is marked as a use to prevent frame-pointer assignments from being | 
|  | 407 | // moved above / below calls. | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 408 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, | 
|  | 409 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 410 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 411 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], | 
|  | 412 | Uses = [R7, SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 413 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 414 | def tBLr9 : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 415 | (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 416 | "bl${p}\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 417 | [(ARMtcall tglobaladdr:$func)]>, | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 418 | Requires<[IsThumb, IsDarwin]> { | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 419 | let Inst{13}    = 1; | 
|  | 420 | let Inst{11}    = 1; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 421 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 422 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 423 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 424 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 425 | (outs), (ins pred:$p, i32imm:$func, variable_ops), | 
|  | 426 | IIC_Br, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 427 | "blx${p}\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 428 | [(ARMcall tglobaladdr:$func)]>, | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 429 | Requires<[IsThumb, HasV5T, IsDarwin]> { | 
|  | 430 | let Inst{13} = 1; | 
|  | 431 | let Inst{11} = 1; | 
|  | 432 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 433 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 434 | // Also used for Thumb2 | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 435 | def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br, | 
|  | 436 | "blx${p}\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 437 | [(ARMtcall GPR:$func)]>, | 
|  | 438 | Requires<[IsThumb, HasV5T, IsDarwin]>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 439 | T1Special<{1,1,1,?}> { | 
|  | 440 | // A6.2.3 & A8.6.24 | 
|  | 441 | bits<4> func; | 
|  | 442 | let Inst{6-3} = func; | 
|  | 443 | let Inst{2-0} = 0b000; | 
|  | 444 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 445 |  | 
|  | 446 | // ARMv4T | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 447 | let isCodeGenOnly = 1 in | 
| Jim Grosbach | 6423c29 | 2010-12-03 18:37:17 +0000 | [diff] [blame] | 448 | // FIXME: Should be a pseudo. | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 449 | def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 450 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 451 | "mov\tlr, pc\n\tbx\t$func", | 
|  | 452 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 453 | Requires<[IsThumb, IsThumb1Only, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 454 | } | 
|  | 455 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 456 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { | 
|  | 457 | let isPredicable = 1 in | 
|  | 458 | def tB   : T1I<(outs), (ins brtarget:$target), IIC_Br, | 
|  | 459 | "b\t$target", [(br bb:$target)]>, | 
|  | 460 | T1Encoding<{1,1,1,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 461 |  | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 462 | // Far jump | 
| Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 463 | let Defs = [LR] in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 464 | def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br, | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 465 | "bl\t$target",[]>; | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 466 |  | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 467 | def tBR_JTr : tPseudoInst<(outs), | 
|  | 468 | (ins tGPR:$target, i32imm:$jt, i32imm:$id), | 
|  | 469 | Size2Bytes, IIC_Br, | 
|  | 470 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> { | 
|  | 471 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 472 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 473 | } | 
|  | 474 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 475 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 476 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 477 | let isBranch = 1, isTerminator = 1 in | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame^] | 478 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$p), IIC_Br, | 
|  | 479 | "b${p}\t$target", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 480 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame^] | 481 | T1Encoding<{1,1,0,1,?,?}> { | 
|  | 482 | bits<4> p; | 
|  | 483 | let Inst{11-8} = p; | 
|  | 484 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 485 |  | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 486 | // Compare and branch on zero / non-zero | 
|  | 487 | let isBranch = 1, isTerminator = 1 in { | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 488 | def tCBZ  : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br, | 
|  | 489 | "cbz\t$Rn, $target", []>, | 
|  | 490 | T1Misc<{0,0,?,1,?,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 491 | // A8.6.27 | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 492 | bits<6> target; | 
|  | 493 | bits<3> Rn; | 
|  | 494 | let Inst{9}   = target{5}; | 
|  | 495 | let Inst{7-3} = target{4-0}; | 
|  | 496 | let Inst{2-0} = Rn; | 
|  | 497 | } | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 498 |  | 
|  | 499 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 500 | "cbnz\t$cmp, $target", []>, | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 501 | T1Misc<{1,0,?,1,?,?,?}> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 502 | // A8.6.27 | 
| Bill Wendling | 1825cc7 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 503 | bits<6> target; | 
|  | 504 | bits<3> Rn; | 
|  | 505 | let Inst{9}   = target{5}; | 
|  | 506 | let Inst{7-3} = target{4-0}; | 
|  | 507 | let Inst{2-0} = Rn; | 
|  | 508 | } | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 509 | } | 
|  | 510 |  | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 511 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only | 
|  | 512 | // A8.6.16 B: Encoding T1 | 
|  | 513 | // If Inst{11-8} == 0b1111 then SEE SVC | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 514 | let isCall = 1, Uses = [SP] in | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 515 | def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br, | 
|  | 516 | "svc", "\t$imm", []>, Encoding16 { | 
|  | 517 | bits<8> imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 518 | let Inst{15-12} = 0b1101; | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 519 | let Inst{11-8}  = 0b1111; | 
|  | 520 | let Inst{7-0}   = imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 521 | } | 
|  | 522 |  | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 523 | // The assembler uses 0xDEFE for a trap instruction. | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 524 | let isBarrier = 1, isTerminator = 1 in | 
| Anton Korobeynikov | 2b7aace | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 525 | def tTRAP : TI<(outs), (ins), IIC_Br, | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 526 | "trap", [(trap)]>, Encoding16 { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 527 | let Inst = 0xdefe; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 528 | } | 
|  | 529 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 530 | //===----------------------------------------------------------------------===// | 
|  | 531 | //  Load Store Instructions. | 
|  | 532 | // | 
|  | 533 |  | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 534 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 535 | def tLDR :                      // A8.6.60 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 536 | T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr), | 
|  | 537 | AddrModeT1_4, IIC_iLoad_r, | 
|  | 538 | "ldr", "\t$Rt, $addr", | 
|  | 539 | [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>; | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 540 |  | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 541 | def tLDRi:                      // A8.6.57 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 542 | T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr), | 
|  | 543 | AddrModeT1_4, IIC_iLoad_r, | 
|  | 544 | "ldr", "\t$Rt, $addr", | 
|  | 545 | []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 546 |  | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 547 | def tLDRB :                     // A8.6.64 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 548 | T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr), | 
|  | 549 | AddrModeT1_1, IIC_iLoad_bh_r, | 
|  | 550 | "ldrb", "\t$Rt, $addr", | 
|  | 551 | [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 552 |  | 
|  | 553 | def tLDRBi :                    // A8.6.61 | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 554 | T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 555 | AddrModeT1_1, IIC_iLoad_bh_r, | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 556 | "ldrb", "\t$Rt, $addr", | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 557 | []>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 558 |  | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 559 | def tLDRH :                     // A8.6.76 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 560 | T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr), | 
|  | 561 | AddrModeT1_2, IIC_iLoad_bh_r, | 
|  | 562 | "ldrh", "\t$dst, $addr", | 
|  | 563 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 564 |  | 
|  | 565 | def tLDRHi:                     // A8.6.73 | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 566 | T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 567 | AddrModeT1_2, IIC_iLoad_bh_r, | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 568 | "ldrh", "\t$Rt, $addr", | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 569 | []>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 570 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 571 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 572 | def tLDRSB :                    // A8.6.80 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 573 | T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), | 
|  | 574 | AddrModeT1_1, IIC_iLoad_bh_r, | 
|  | 575 | "ldrsb", "\t$dst, $addr", | 
|  | 576 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 577 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 578 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 579 | def tLDRSH :                    // A8.6.84 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 580 | T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), | 
|  | 581 | AddrModeT1_2, IIC_iLoad_bh_r, | 
|  | 582 | "ldrsh", "\t$dst, $addr", | 
|  | 583 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 584 |  | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 585 | let canFoldAsLoad = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 586 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 587 | "ldr", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 588 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>, | 
|  | 589 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 590 |  | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 591 | // Special instruction for restore. It cannot clobber condition register | 
|  | 592 | // when it's expanded by eliminateCallFramePseudoInstr(). | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 593 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 594 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 595 | "ldr", "\t$dst, $addr", []>, | 
|  | 596 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 597 |  | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 598 | // Load tconstpool | 
| Evan Cheng | 3f1a924 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 599 | // FIXME: Use ldr.n to work around a Darwin assembler bug. | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 600 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 601 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i, | 
|  | 602 | "ldr", ".n\t$Rt, $addr", | 
|  | 603 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, | 
|  | 604 | T1Encoding<{0,1,0,0,1,?}> { | 
|  | 605 | // A6.2 & A8.6.59 | 
|  | 606 | bits<3> Rt; | 
|  | 607 | let Inst{10-8} = Rt; | 
|  | 608 | // FIXME: Finish for the addr. | 
|  | 609 | } | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 610 |  | 
|  | 611 | // Special LDR for loads from non-pc-relative constpools. | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 612 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, | 
|  | 613 | isReMaterializable = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 614 | def tLDRcp  : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 615 | "ldr", "\t$dst, $addr", []>, | 
|  | 616 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 617 |  | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 618 | def tSTR :                      // A8.6.194 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 619 | T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr), | 
|  | 620 | AddrModeT1_4, IIC_iStore_r, | 
|  | 621 | "str", "\t$src, $addr", | 
|  | 622 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 623 |  | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 624 | def tSTRi :                     // A8.6.192 | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 625 | T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 626 | AddrModeT1_4, IIC_iStore_r, | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 627 | "str", "\t$Rt, $addr", | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 628 | []>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 629 |  | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 630 | def tSTRB :                     // A8.6.197 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 631 | T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr), | 
|  | 632 | AddrModeT1_1, IIC_iStore_bh_r, | 
|  | 633 | "strb", "\t$src, $addr", | 
|  | 634 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 635 |  | 
|  | 636 | def tSTRBi :                    // A8.6.195 | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 637 | T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 638 | AddrModeT1_1, IIC_iStore_bh_r, | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 639 | "strb", "\t$Rt, $addr", | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 640 | []>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 641 |  | 
|  | 642 | def tSTRH :                     // A8.6.207 | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 643 | T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr), | 
|  | 644 | AddrModeT1_2, IIC_iStore_bh_r, | 
|  | 645 | "strh", "\t$src, $addr", | 
|  | 646 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 647 |  | 
|  | 648 | def tSTRHi :                    // A8.6.205 | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 649 | T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 650 | AddrModeT1_2, IIC_iStore_bh_r, | 
| Bill Wendling | 127d748 | 2010-12-03 23:44:24 +0000 | [diff] [blame] | 651 | "strh", "\t$Rt, $addr", | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 652 | []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 653 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 654 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 655 | "str", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 656 | [(store tGPR:$src, t_addrmode_sp:$addr)]>, | 
|  | 657 | T1LdStSP<{0,?,?}>; | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 658 |  | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 659 | let mayStore = 1, neverHasSideEffects = 1 in | 
|  | 660 | // Special instruction for spill. It cannot clobber condition register when it's | 
|  | 661 | // expanded by eliminateCallFramePseudoInstr(). | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 662 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 663 | "str", "\t$src, $addr", []>, | 
|  | 664 | T1LdStSP<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 665 |  | 
|  | 666 | //===----------------------------------------------------------------------===// | 
|  | 667 | //  Load / store multiple Instructions. | 
|  | 668 | // | 
|  | 669 |  | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 670 | multiclass thumb_ldst_mult<string asm, InstrItinClass itin, | 
|  | 671 | InstrItinClass itin_upd, bits<6> T1Enc, | 
|  | 672 | bit L_bit> { | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 673 | def IA : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 674 | T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 675 | itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 676 | T1Encoding<T1Enc> { | 
|  | 677 | bits<3> Rn; | 
|  | 678 | bits<8> regs; | 
|  | 679 | let Inst{10-8} = Rn; | 
|  | 680 | let Inst{7-0}  = regs; | 
|  | 681 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 682 | def IA_UPD : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 683 | T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 684 | itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 685 | T1Encoding<T1Enc> { | 
|  | 686 | bits<3> Rn; | 
|  | 687 | bits<8> regs; | 
|  | 688 | let Inst{10-8} = Rn; | 
|  | 689 | let Inst{7-0}  = regs; | 
|  | 690 | } | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 691 | } | 
|  | 692 |  | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 693 | // These require base address to be written back or one of the loaded regs. | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 694 | let neverHasSideEffects = 1 in { | 
|  | 695 |  | 
|  | 696 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
|  | 697 | defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, | 
|  | 698 | {1,1,0,0,1,?}, 1>; | 
|  | 699 |  | 
|  | 700 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
|  | 701 | defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, | 
|  | 702 | {1,1,0,0,0,?}, 0>; | 
|  | 703 |  | 
|  | 704 | } // neverHasSideEffects | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 705 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 706 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 707 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 708 | IIC_iPop, | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 709 | "pop${p}\t$regs", []>, | 
|  | 710 | T1Misc<{1,1,0,?,?,?,?}> { | 
|  | 711 | bits<16> regs; | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 712 | let Inst{8}   = regs{15}; | 
|  | 713 | let Inst{7-0} = regs{7-0}; | 
|  | 714 | } | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 715 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 716 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 717 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 718 | IIC_iStore_m, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 719 | "push${p}\t$regs", []>, | 
|  | 720 | T1Misc<{0,1,0,?,?,?,?}> { | 
|  | 721 | bits<16> regs; | 
|  | 722 | let Inst{8}   = regs{14}; | 
|  | 723 | let Inst{7-0} = regs{7-0}; | 
|  | 724 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 725 |  | 
|  | 726 | //===----------------------------------------------------------------------===// | 
|  | 727 | //  Arithmetic Instructions. | 
|  | 728 | // | 
|  | 729 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 730 | // Helper classes for encoding T1pI patterns: | 
|  | 731 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 732 | string opc, string asm, list<dag> pattern> | 
|  | 733 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 734 | T1DataProcessing<opA> { | 
|  | 735 | bits<3> Rm; | 
|  | 736 | bits<3> Rn; | 
|  | 737 | let Inst{5-3} = Rm; | 
|  | 738 | let Inst{2-0} = Rn; | 
|  | 739 | } | 
|  | 740 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 741 | string opc, string asm, list<dag> pattern> | 
|  | 742 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 743 | T1Misc<opA> { | 
|  | 744 | bits<3> Rm; | 
|  | 745 | bits<3> Rd; | 
|  | 746 | let Inst{5-3} = Rm; | 
|  | 747 | let Inst{2-0} = Rd; | 
|  | 748 | } | 
|  | 749 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 750 | // Helper classes for encoding T1sI patterns: | 
|  | 751 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 752 | string opc, string asm, list<dag> pattern> | 
|  | 753 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 754 | T1DataProcessing<opA> { | 
|  | 755 | bits<3> Rd; | 
|  | 756 | bits<3> Rn; | 
|  | 757 | let Inst{5-3} = Rn; | 
|  | 758 | let Inst{2-0} = Rd; | 
|  | 759 | } | 
|  | 760 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 761 | string opc, string asm, list<dag> pattern> | 
|  | 762 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 763 | T1General<opA> { | 
|  | 764 | bits<3> Rm; | 
|  | 765 | bits<3> Rn; | 
|  | 766 | bits<3> Rd; | 
|  | 767 | let Inst{8-6} = Rm; | 
|  | 768 | let Inst{5-3} = Rn; | 
|  | 769 | let Inst{2-0} = Rd; | 
|  | 770 | } | 
|  | 771 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 772 | string opc, string asm, list<dag> pattern> | 
|  | 773 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 774 | T1General<opA> { | 
|  | 775 | bits<3> Rd; | 
|  | 776 | bits<3> Rm; | 
|  | 777 | let Inst{5-3} = Rm; | 
|  | 778 | let Inst{2-0} = Rd; | 
|  | 779 | } | 
|  | 780 |  | 
|  | 781 | // Helper classes for encoding T1sIt patterns: | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 782 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 783 | string opc, string asm, list<dag> pattern> | 
|  | 784 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 785 | T1DataProcessing<opA> { | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 786 | bits<3> Rdn; | 
|  | 787 | bits<3> Rm; | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 788 | let Inst{5-3} = Rm; | 
|  | 789 | let Inst{2-0} = Rdn; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 790 | } | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 791 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 792 | string opc, string asm, list<dag> pattern> | 
|  | 793 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 794 | T1General<opA> { | 
|  | 795 | bits<3> Rdn; | 
|  | 796 | bits<8> imm8; | 
|  | 797 | let Inst{10-8} = Rdn; | 
|  | 798 | let Inst{7-0}  = imm8; | 
|  | 799 | } | 
|  | 800 |  | 
|  | 801 | // Add with carry register | 
|  | 802 | let isCommutable = 1, Uses = [CPSR] in | 
|  | 803 | def tADC :                      // A8.6.2 | 
|  | 804 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, | 
|  | 805 | "adc", "\t$Rdn, $Rm", | 
|  | 806 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 807 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 808 | // Add immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 809 | def tADDi3 :                    // A8.6.4 T1 | 
|  | 810 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi, | 
|  | 811 | "add", "\t$Rd, $Rm, $imm3", | 
|  | 812 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> { | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 813 | bits<3> imm3; | 
|  | 814 | let Inst{8-6} = imm3; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 815 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 816 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 817 | def tADDi8 :                    // A8.6.4 T2 | 
|  | 818 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), | 
|  | 819 | IIC_iALUi, | 
|  | 820 | "add", "\t$Rdn, $imm8", | 
|  | 821 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 822 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 823 | // Add register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 824 | let isCommutable = 1 in | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 825 | def tADDrr :                    // A8.6.6 T1 | 
|  | 826 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 827 | IIC_iALUr, | 
|  | 828 | "add", "\t$Rd, $Rn, $Rm", | 
|  | 829 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 830 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 831 | let neverHasSideEffects = 1 in | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 832 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, | 
|  | 833 | "add", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 834 | T1Special<{0,0,?,?}> { | 
|  | 835 | // A8.6.6 T2 | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 836 | bits<4> Rdn; | 
|  | 837 | bits<4> Rm; | 
|  | 838 | let Inst{7}   = Rdn{3}; | 
|  | 839 | let Inst{6-3} = Rm; | 
|  | 840 | let Inst{2-0} = Rdn{2-0}; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 841 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 842 |  | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 843 | // AND register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 844 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 845 | def tAND :                      // A8.6.12 | 
|  | 846 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 847 | IIC_iBITr, | 
|  | 848 | "and", "\t$Rdn, $Rm", | 
|  | 849 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 850 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 851 | // ASR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 852 | def tASRri :                    // A8.6.14 | 
|  | 853 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 854 | IIC_iMOVsi, | 
|  | 855 | "asr", "\t$Rd, $Rm, $imm5", | 
|  | 856 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 857 | bits<5> imm5; | 
|  | 858 | let Inst{10-6} = imm5; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 859 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 860 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 861 | // ASR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 862 | def tASRrr :                    // A8.6.15 | 
|  | 863 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 864 | IIC_iMOVsr, | 
|  | 865 | "asr", "\t$Rdn, $Rm", | 
|  | 866 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 867 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 868 | // BIC register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 869 | def tBIC :                      // A8.6.20 | 
|  | 870 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 871 | IIC_iBITr, | 
|  | 872 | "bic", "\t$Rdn, $Rm", | 
|  | 873 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 874 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 875 | // CMN register | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 876 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 877 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 878 | //       Compare-to-zero still works out, just not the relationals | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 879 | //def tCMN :                     // A8.6.33 | 
|  | 880 | //  T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), | 
|  | 881 | //               IIC_iCMPr, | 
|  | 882 | //               "cmn", "\t$lhs, $rhs", | 
|  | 883 | //               [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 884 |  | 
|  | 885 | def tCMNz :                     // A8.6.33 | 
|  | 886 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 887 | IIC_iCMPr, | 
|  | 888 | "cmn", "\t$Rn, $Rm", | 
|  | 889 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>; | 
|  | 890 |  | 
|  | 891 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 892 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 893 | // CMP immediate | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 894 | let isCompare = 1, Defs = [CPSR] in { | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 895 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi, | 
|  | 896 | "cmp", "\t$Rn, $imm8", | 
|  | 897 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, | 
|  | 898 | T1General<{1,0,1,?,?}> { | 
|  | 899 | // A8.6.35 | 
|  | 900 | bits<3> Rn; | 
|  | 901 | bits<8> imm8; | 
|  | 902 | let Inst{10-8} = Rn; | 
|  | 903 | let Inst{7-0}  = imm8; | 
|  | 904 | } | 
|  | 905 |  | 
|  | 906 | def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi, | 
|  | 907 | "cmp", "\t$Rn, $imm8", | 
|  | 908 | [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>, | 
|  | 909 | T1General<{1,0,1,?,?}> { | 
|  | 910 | // A8.6.35 | 
|  | 911 | bits<3> Rn; | 
|  | 912 | let Inst{10-8} = Rn; | 
|  | 913 | let Inst{7-0}  = 0x00; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 914 | } | 
|  | 915 |  | 
|  | 916 | // CMP register | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 917 | def tCMPr :                     // A8.6.36 T1 | 
|  | 918 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 919 | IIC_iCMPr, | 
|  | 920 | "cmp", "\t$Rn, $Rm", | 
|  | 921 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>; | 
|  | 922 |  | 
|  | 923 | def tCMPzr :                    // A8.6.36 T1 | 
|  | 924 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr, | 
|  | 925 | "cmp", "\t$Rn, $Rm", | 
|  | 926 | [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>; | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 927 |  | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 928 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, | 
|  | 929 | "cmp", "\t$Rn, $Rm", []>, | 
|  | 930 | T1Special<{0,1,?,?}> { | 
|  | 931 | // A8.6.36 T2 | 
|  | 932 | bits<4> Rm; | 
|  | 933 | bits<4> Rn; | 
|  | 934 | let Inst{7}   = Rn{3}; | 
|  | 935 | let Inst{6-3} = Rm; | 
|  | 936 | let Inst{2-0} = Rn{2-0}; | 
|  | 937 | } | 
| Jim Grosbach | a09cbbe | 2010-12-03 23:21:25 +0000 | [diff] [blame] | 938 | def tCMPzhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, | 
|  | 939 | "cmp", "\t$Rn, $Rm", []>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 940 | T1Special<{0,1,?,?}> { | 
|  | 941 | // A8.6.36 T2 | 
|  | 942 | bits<4> Rm; | 
|  | 943 | bits<4> Rn; | 
|  | 944 | let Inst{7}   = Rn{3}; | 
|  | 945 | let Inst{6-3} = Rm; | 
|  | 946 | let Inst{2-0} = Rn{2-0}; | 
|  | 947 | } | 
|  | 948 |  | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 949 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 950 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 951 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 952 | // XOR register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 953 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 954 | def tEOR :                      // A8.6.45 | 
|  | 955 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 956 | IIC_iBITr, | 
|  | 957 | "eor", "\t$Rdn, $Rm", | 
|  | 958 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 959 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 960 | // LSL immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 961 | def tLSLri :                    // A8.6.88 | 
|  | 962 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 963 | IIC_iMOVsi, | 
|  | 964 | "lsl", "\t$Rd, $Rm, $imm5", | 
|  | 965 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 966 | bits<5> imm5; | 
|  | 967 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 968 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 969 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 970 | // LSL register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 971 | def tLSLrr :                    // A8.6.89 | 
|  | 972 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 973 | IIC_iMOVsr, | 
|  | 974 | "lsl", "\t$Rdn, $Rm", | 
|  | 975 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 976 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 977 | // LSR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 978 | def tLSRri :                    // A8.6.90 | 
|  | 979 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), | 
|  | 980 | IIC_iMOVsi, | 
|  | 981 | "lsr", "\t$Rd, $Rm, $imm5", | 
|  | 982 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 983 | bits<5> imm5; | 
|  | 984 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 985 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 986 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 987 | // LSR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 988 | def tLSRrr :                    // A8.6.91 | 
|  | 989 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 990 | IIC_iMOVsr, | 
|  | 991 | "lsr", "\t$Rdn, $Rm", | 
|  | 992 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 993 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 994 | // Move register | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 995 | let isMoveImm = 1 in | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 996 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi, | 
|  | 997 | "mov", "\t$Rd, $imm8", | 
|  | 998 | [(set tGPR:$Rd, imm0_255:$imm8)]>, | 
|  | 999 | T1General<{1,0,0,?,?}> { | 
|  | 1000 | // A8.6.96 | 
|  | 1001 | bits<3> Rd; | 
|  | 1002 | bits<8> imm8; | 
|  | 1003 | let Inst{10-8} = Rd; | 
|  | 1004 | let Inst{7-0}  = imm8; | 
|  | 1005 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1006 |  | 
|  | 1007 | // TODO: A7-73: MOV(2) - mov setting flag. | 
|  | 1008 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1009 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1010 | // FIXME: Make this predicable. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1011 | def tMOVr       : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1012 | "mov\t$Rd, $Rm", []>, | 
|  | 1013 | T1Special<0b1000> { | 
|  | 1014 | // A8.6.97 | 
|  | 1015 | bits<4> Rd; | 
|  | 1016 | bits<4> Rm; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1017 | // Bits {7-6} are encoded by the T1Special value. | 
|  | 1018 | let Inst{5-3} = Rm{2-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1019 | let Inst{2-0} = Rd{2-0}; | 
|  | 1020 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1021 | let Defs = [CPSR] in | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1022 | def tMOVSr      : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1023 | "movs\t$Rd, $Rm", []>, Encoding16 { | 
|  | 1024 | // A8.6.97 | 
|  | 1025 | bits<3> Rd; | 
|  | 1026 | bits<3> Rm; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1027 | let Inst{15-6} = 0b0000000000; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1028 | let Inst{5-3}  = Rm; | 
|  | 1029 | let Inst{2-0}  = Rd; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1030 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1031 |  | 
|  | 1032 | // FIXME: Make these predicable. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1033 | def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, | 
|  | 1034 | "mov\t$Rd, $Rm", []>, | 
|  | 1035 | T1Special<{1,0,0,?}> { | 
|  | 1036 | // A8.6.97 | 
|  | 1037 | bits<4> Rd; | 
|  | 1038 | bits<4> Rm; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1039 | // Bit {7} is encoded by the T1Special value. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1040 | let Inst{6-3} = Rm; | 
|  | 1041 | let Inst{2-0} = Rd{2-0}; | 
|  | 1042 | } | 
|  | 1043 | def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
|  | 1044 | "mov\t$Rd, $Rm", []>, | 
|  | 1045 | T1Special<{1,0,?,0}> { | 
|  | 1046 | // A8.6.97 | 
|  | 1047 | bits<4> Rd; | 
|  | 1048 | bits<4> Rm; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1049 | // Bit {6} is encoded by the T1Special value. | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1050 | let Inst{7}   = Rd{3}; | 
| Bill Wendling | 36110d5 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1051 | let Inst{5-3} = Rm{2-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1052 | let Inst{2-0} = Rd{2-0}; | 
|  | 1053 | } | 
|  | 1054 | def tMOVgpr2gpr  : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, | 
|  | 1055 | "mov\t$Rd, $Rm", []>, | 
|  | 1056 | T1Special<{1,0,?,?}> { | 
|  | 1057 | // A8.6.97 | 
|  | 1058 | bits<4> Rd; | 
|  | 1059 | bits<4> Rm; | 
|  | 1060 | let Inst{7}   = Rd{3}; | 
|  | 1061 | let Inst{6-3} = Rm; | 
|  | 1062 | let Inst{2-0} = Rd{2-0}; | 
|  | 1063 | } | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1064 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1065 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1066 | // Multiply register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1067 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1068 | def tMUL :                      // A8.6.105 T1 | 
|  | 1069 | T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1070 | IIC_iMUL32, | 
|  | 1071 | "mul", "\t$Rdn, $Rm, $Rdn", | 
|  | 1072 | [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1073 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1074 | // Move inverse register | 
|  | 1075 | def tMVN :                      // A8.6.107 | 
|  | 1076 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, | 
|  | 1077 | "mvn", "\t$Rd, $Rn", | 
|  | 1078 | [(set tGPR:$Rd, (not tGPR:$Rn))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1079 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1080 | // Bitwise or register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1081 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1082 | def tORR :                      // A8.6.114 | 
|  | 1083 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1084 | IIC_iBITr, | 
|  | 1085 | "orr", "\t$Rdn, $Rm", | 
|  | 1086 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1087 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1088 | // Swaps | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1089 | def tREV :                      // A8.6.134 | 
|  | 1090 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1091 | IIC_iUNAr, | 
|  | 1092 | "rev", "\t$Rd, $Rm", | 
|  | 1093 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, | 
|  | 1094 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1095 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1096 | def tREV16 :                    // A8.6.135 | 
|  | 1097 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1098 | IIC_iUNAr, | 
|  | 1099 | "rev16", "\t$Rd, $Rm", | 
| Bill Wendling | 9600e97 | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1100 | [(set tGPR:$Rd, | 
|  | 1101 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF), | 
|  | 1102 | (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00), | 
|  | 1103 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000), | 
|  | 1104 | (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>, | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1105 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1106 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1107 | def tREVSH :                    // A8.6.136 | 
|  | 1108 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1109 | IIC_iUNAr, | 
|  | 1110 | "revsh", "\t$Rd, $Rm", | 
|  | 1111 | [(set tGPR:$Rd, | 
|  | 1112 | (sext_inreg | 
|  | 1113 | (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)), | 
|  | 1114 | (shl tGPR:$Rm, (i32 8))), i16))]>, | 
|  | 1115 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1116 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1117 | // Rotate right register | 
|  | 1118 | def tROR :                      // A8.6.139 | 
|  | 1119 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1120 | IIC_iMOVsr, | 
|  | 1121 | "ror", "\t$Rdn, $Rm", | 
|  | 1122 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1123 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1124 | // Negate register | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1125 | def tRSB :                      // A8.6.141 | 
|  | 1126 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), | 
|  | 1127 | IIC_iALUi, | 
|  | 1128 | "rsb", "\t$Rd, $Rn, #0", | 
|  | 1129 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1130 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1131 | // Subtract with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1132 | let Uses = [CPSR] in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1133 | def tSBC :                      // A8.6.151 | 
|  | 1134 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1135 | IIC_iALUr, | 
|  | 1136 | "sbc", "\t$Rdn, $Rm", | 
|  | 1137 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1138 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1139 | // Subtract immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1140 | def tSUBi3 :                    // A8.6.210 T1 | 
|  | 1141 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), | 
|  | 1142 | IIC_iALUi, | 
|  | 1143 | "sub", "\t$Rd, $Rm, $imm3", | 
|  | 1144 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> { | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1145 | bits<3> imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1146 | let Inst{8-6} = imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1147 | } | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1148 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1149 | def tSUBi8 :                    // A8.6.210 T2 | 
|  | 1150 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), | 
|  | 1151 | IIC_iALUi, | 
|  | 1152 | "sub", "\t$Rdn, $imm8", | 
|  | 1153 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1154 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1155 | // Subtract register | 
|  | 1156 | def tSUBrr :                    // A8.6.212 | 
|  | 1157 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1158 | IIC_iALUr, | 
|  | 1159 | "sub", "\t$Rd, $Rn, $Rm", | 
|  | 1160 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1161 |  | 
|  | 1162 | // TODO: A7-96: STMIA - store multiple. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1163 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1164 | // Sign-extend byte | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1165 | def tSXTB :                     // A8.6.222 | 
|  | 1166 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1167 | IIC_iUNAr, | 
|  | 1168 | "sxtb", "\t$Rd, $Rm", | 
|  | 1169 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, | 
|  | 1170 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1171 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1172 | // Sign-extend short | 
|  | 1173 | def tSXTH :                     // A8.6.224 | 
|  | 1174 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1175 | IIC_iUNAr, | 
|  | 1176 | "sxth", "\t$Rd, $Rm", | 
|  | 1177 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, | 
|  | 1178 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1179 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1180 | // Test | 
| Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1181 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1182 | def tTST :                      // A8.6.230 | 
|  | 1183 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, | 
|  | 1184 | "tst", "\t$Rn, $Rm", | 
|  | 1185 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1186 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1187 | // Zero-extend byte | 
|  | 1188 | def tUXTB :                     // A8.6.262 | 
|  | 1189 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1190 | IIC_iUNAr, | 
|  | 1191 | "uxtb", "\t$Rd, $Rm", | 
|  | 1192 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, | 
|  | 1193 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1194 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1195 | // Zero-extend short | 
|  | 1196 | def tUXTH :                     // A8.6.264 | 
|  | 1197 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1198 | IIC_iUNAr, | 
|  | 1199 | "uxth", "\t$Rd, $Rm", | 
|  | 1200 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, | 
|  | 1201 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1202 |  | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1203 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1204 | // Expanded after instruction selection into a branch sequence. | 
|  | 1205 | let usesCustomInserter = 1 in  // Expanded after instruction selection. | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1206 | def tMOVCCr_pseudo : | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1207 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1208 | NoItinerary, | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1209 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1210 |  | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1211 |  | 
|  | 1212 | // 16-bit movcc in IT blocks for Thumb2. | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1213 | let neverHasSideEffects = 1 in { | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1214 | def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr, | 
|  | 1215 | "mov", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1216 | T1Special<{1,0,?,?}> { | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1217 | bits<4> Rdn; | 
|  | 1218 | bits<4> Rm; | 
|  | 1219 | let Inst{7}   = Rdn{3}; | 
|  | 1220 | let Inst{6-3} = Rm; | 
|  | 1221 | let Inst{2-0} = Rdn{2-0}; | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1222 | } | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1223 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1224 | let isMoveImm = 1 in | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1225 | def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi, | 
|  | 1226 | "mov", "\t$Rdn, $Rm", []>, | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1227 | T1General<{1,0,0,?,?}> { | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1228 | bits<3> Rdn; | 
|  | 1229 | bits<8> Rm; | 
|  | 1230 | let Inst{10-8} = Rdn; | 
|  | 1231 | let Inst{7-0}  = Rm; | 
| Bill Wendling | ee7c565 | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1232 | } | 
|  | 1233 |  | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1234 | } // neverHasSideEffects | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1235 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1236 | // tLEApcrel - Load a pc-relative address into a register without offending the | 
|  | 1237 | // assembler. | 
| Bill Wendling | ce3d6ca | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1238 | let neverHasSideEffects = 1, isReMaterializable = 1 in | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1239 | def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi, | 
|  | 1240 | "adr${p}\t$Rd, #$label", []>, | 
|  | 1241 | T1Encoding<{1,0,1,0,0,?}> { | 
|  | 1242 | // A6.2 & A8.6.10 | 
|  | 1243 | bits<3> Rd; | 
|  | 1244 | let Inst{10-8} = Rd; | 
|  | 1245 | // FIXME: Add label encoding/fixup | 
|  | 1246 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1247 |  | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1248 | def tLEApcrelJT : T1I<(outs tGPR:$Rd), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 1249 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1250 | IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>, | 
|  | 1251 | T1Encoding<{1,0,1,0,0,?}> { | 
|  | 1252 | // A6.2 & A8.6.10 | 
|  | 1253 | bits<3> Rd; | 
|  | 1254 | let Inst{10-8} = Rd; | 
|  | 1255 | // FIXME: Add label encoding/fixup | 
|  | 1256 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1257 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1258 | //===----------------------------------------------------------------------===// | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1259 | // TLS Instructions | 
|  | 1260 | // | 
|  | 1261 |  | 
|  | 1262 | // __aeabi_read_tp preserves the registers r1-r3. | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1263 | let isCall = 1, Defs = [R0, LR], Uses = [SP] in | 
|  | 1264 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, | 
|  | 1265 | "bl\t__aeabi_read_tp", | 
|  | 1266 | [(set R0, ARMthread_pointer)]> { | 
|  | 1267 | // Encoding is 0xf7fffffe. | 
|  | 1268 | let Inst = 0xf7fffffe; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1269 | } | 
|  | 1270 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1271 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1272 | // SJLJ Exception handling intrinsics | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1273 | // | 
|  | 1274 |  | 
|  | 1275 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and | 
|  | 1276 | // save #0 in R0 for the non-longjmp case.  Since by its nature we may be coming | 
|  | 1277 | // from some other function to get here, and we're using the stack frame for the | 
|  | 1278 | // containing function to save/restore registers, we can't keep anything live in | 
|  | 1279 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been | 
|  | 1280 | // tromped upon when we get here from a longjmp(). We force everthing out of | 
|  | 1281 | // registers except for our own input by listing the relevant registers in | 
|  | 1282 | // Defs. By doing so, we also cause the prologue/epilogue code to actively | 
|  | 1283 | // preserve all of the callee-saved resgisters, which is exactly what we want. | 
|  | 1284 | // $val is a scratch register for our use. | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1285 | let Defs = [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7, R12 ], | 
|  | 1286 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in | 
|  | 1287 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), | 
|  | 1288 | AddrModeNone, SizeSpecial, NoItinerary, "","", | 
|  | 1289 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1290 |  | 
|  | 1291 | // FIXME: Non-Darwin version(s) | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1292 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1293 | Defs = [ R7, LR, SP ] in | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1294 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1295 | AddrModeNone, SizeSpecial, IndexModeNone, | 
|  | 1296 | Pseudo, NoItinerary, "", "", | 
|  | 1297 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, | 
|  | 1298 | Requires<[IsThumb, IsDarwin]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1299 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1300 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1301 | // Non-Instruction Patterns | 
|  | 1302 | // | 
|  | 1303 |  | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1304 | // Add with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1305 | def : T1Pat<(addc   tGPR:$lhs, imm0_7:$rhs), | 
|  | 1306 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; | 
|  | 1307 | def : T1Pat<(addc   tGPR:$lhs, imm8_255:$rhs), | 
| Evan Cheng | 01de985 | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1308 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1309 | def : T1Pat<(addc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1310 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1311 |  | 
|  | 1312 | // Subtract with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1313 | def : T1Pat<(addc   tGPR:$lhs, imm0_7_neg:$rhs), | 
|  | 1314 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; | 
|  | 1315 | def : T1Pat<(addc   tGPR:$lhs, imm8_255_neg:$rhs), | 
|  | 1316 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; | 
|  | 1317 | def : T1Pat<(subc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1318 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1319 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1320 | // ConstantPool, GlobalAddress | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1321 | def : T1Pat<(ARMWrapper  tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; | 
|  | 1322 | def : T1Pat<(ARMWrapper  tconstpool  :$dst), (tLEApcrel tconstpool  :$dst)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1323 |  | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1324 | // JumpTable | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1325 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 1326 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1327 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1328 | // Direct calls | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1329 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1330 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1331 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1332 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1333 |  | 
|  | 1334 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1335 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1336 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1337 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1338 |  | 
|  | 1339 | // Indirect calls to ARM routines | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1340 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, | 
|  | 1341 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
|  | 1342 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, | 
|  | 1343 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1344 |  | 
|  | 1345 | // zextload i1 -> zextload i8 | 
| Evan Cheng | 5772681 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1346 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), | 
|  | 1347 | (tLDRB t_addrmode_s1:$addr)>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1348 |  | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1349 | // extload -> zextload | 
| Evan Cheng | 5772681 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1350 | def : T1Pat<(extloadi1  t_addrmode_s1:$addr),  (tLDRB t_addrmode_s1:$addr)>; | 
|  | 1351 | def : T1Pat<(extloadi8  t_addrmode_s1:$addr),  (tLDRB t_addrmode_s1:$addr)>; | 
|  | 1352 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr),  (tLDRH t_addrmode_s2:$addr)>; | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1353 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1354 | // If it's impossible to use [r,r] address mode for sextload, select to | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1355 | // ldr{b|h} + sxt{b|h} instead. | 
| Evan Cheng | 38e88cb | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1356 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1357 | (tSXTB (tLDRB t_addrmode_s1:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1358 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 38e88cb | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1359 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1360 | (tSXTH (tLDRH t_addrmode_s2:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1361 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1362 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1363 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), | 
|  | 1364 | (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>; | 
|  | 1365 | def : T1Pat<(sextloadi16 t_addrmode_s1:$addr), | 
|  | 1366 | (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1367 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1368 | // Large immediate handling. | 
|  | 1369 |  | 
|  | 1370 | // Two piece imms. | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1371 | def : T1Pat<(i32 thumb_immshifted:$src), | 
|  | 1372 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), | 
|  | 1373 | (thumb_immshifted_shamt imm:$src))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1374 |  | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1375 | def : T1Pat<(i32 imm0_255_comp:$src), | 
|  | 1376 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1377 |  | 
|  | 1378 | // Pseudo instruction that combines ldr from constpool and add pc. This should | 
|  | 1379 | // be expanded into two instructions late to allow if-conversion and | 
|  | 1380 | // scheduling. | 
|  | 1381 | let isReMaterializable = 1 in | 
|  | 1382 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1383 | NoItinerary, | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1384 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), | 
|  | 1385 | imm:$cp))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1386 | Requires<[IsThumb, IsThumb1Only]>; |