blob: dcc0b9847f89d4e218801efed9a256108c699bfb [file] [log] [blame]
Eric Christopher84bdfd82010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000017#include "ARMBaseRegisterInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien3c6bb8e2013-06-11 22:13:46 +000024#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineMemOperand.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000034#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
36#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
Chandler Carruth03eb0de2014-03-04 10:40:04 +000038#include "llvm/IR/GetElementPtrTypeIterator.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/GlobalVariable.h"
40#include "llvm/IR/Instructions.h"
41#include "llvm/IR/IntrinsicInst.h"
42#include "llvm/IR/Module.h"
43#include "llvm/IR/Operator.h"
Eric Christopher663f4992010-08-17 00:46:57 +000044#include "llvm/Support/CommandLine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000045#include "llvm/Support/ErrorHandling.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000046#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher347f4c32010-12-15 23:47:29 +000052extern cl::opt<bool> EnableARMLongCalls;
53
Eric Christopher84bdfd82010-07-21 22:26:11 +000054namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000055
Eric Christopherfef5f312010-11-19 22:30:02 +000056 // All possible address modes, plus some.
57 typedef struct Address {
58 enum {
59 RegBase,
60 FrameIndexBase
61 } BaseType;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000062
Eric Christopherfef5f312010-11-19 22:30:02 +000063 union {
64 unsigned Reg;
65 int FI;
66 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000067
Eric Christopherfef5f312010-11-19 22:30:02 +000068 int Offset;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000069
Eric Christopherfef5f312010-11-19 22:30:02 +000070 // Innocuous defaults for our address.
71 Address()
Jim Grosbach4e983162011-05-16 22:24:07 +000072 : BaseType(RegBase), Offset(0) {
Eric Christopherfef5f312010-11-19 22:30:02 +000073 Base.Reg = 0;
74 }
75 } Address;
Eric Christopher84bdfd82010-07-21 22:26:11 +000076
Craig Topper26696312014-03-18 07:27:13 +000077class ARMFastISel final : public FastISel {
Eric Christopher84bdfd82010-07-21 22:26:11 +000078
79 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
80 /// make the right decision when generating code for different targets.
81 const ARMSubtarget *Subtarget;
Bill Wendling6c1d9592013-12-30 05:17:29 +000082 Module &M;
Eric Christopher09f757d2010-08-17 01:25:29 +000083 const TargetMachine &TM;
84 const TargetInstrInfo &TII;
85 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +000086 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +000087
Eric Christopherb024be32010-09-29 22:24:45 +000088 // Convenience variables to avoid some queries.
Chad Rosier0439cfc2011-11-08 21:12:00 +000089 bool isThumb2;
Eric Christopherb024be32010-09-29 22:24:45 +000090 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +000091
Eric Christopher84bdfd82010-07-21 22:26:11 +000092 public:
Bob Wilson3e6fa462012-08-03 04:06:28 +000093 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
94 const TargetLibraryInfo *libInfo)
Eric Christopherd9134482014-08-04 21:25:23 +000095 : FastISel(funcInfo, libInfo),
96 M(const_cast<Module &>(*funcInfo.Fn->getParent())),
97 TM(funcInfo.MF->getTarget()),
Eric Christopher1b21f002015-01-29 00:19:33 +000098 TII(*funcInfo.MF->getSubtarget().getInstrInfo()),
99 TLI(*funcInfo.MF->getSubtarget().getTargetLowering()) {
100 Subtarget =
101 &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget());
Eric Christopher8d03b8a2010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier0439cfc2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000105 }
106
Eric Christopherd8e8a292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Craig Topperfd1c9252012-08-18 21:38:45 +0000108 private:
Juergen Ributzka88e32512014-09-03 20:56:59 +0000109 unsigned fastEmitInst_r(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000112 unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill,
115 unsigned Op1, bool Op1IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000116 unsigned fastEmitInst_rrr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 unsigned Op1, bool Op1IsKill,
120 unsigned Op2, bool Op2IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000121 unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000122 const TargetRegisterClass *RC,
123 unsigned Op0, bool Op0IsKill,
124 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000125 unsigned fastEmitInst_rri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000126 const TargetRegisterClass *RC,
127 unsigned Op0, bool Op0IsKill,
128 unsigned Op1, bool Op1IsKill,
129 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000130 unsigned fastEmitInst_i(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000131 const TargetRegisterClass *RC,
132 uint64_t Imm);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000133
Eric Christopherd8e8a292010-08-20 00:20:31 +0000134 // Backend specific FastISel code.
Craig Topperfd1c9252012-08-18 21:38:45 +0000135 private:
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000136 bool fastSelectInstruction(const Instruction *I) override;
137 unsigned fastMaterializeConstant(const Constant *C) override;
138 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000139 bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
140 const LoadInst *LI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000141 bool fastLowerArguments() override;
Craig Topperfd1c9252012-08-18 21:38:45 +0000142 private:
Eric Christopher84bdfd82010-07-21 22:26:11 +0000143 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000144
Eric Christopher00202ee2010-08-23 21:44:12 +0000145 // Instruction selection routines.
Eric Christophercc766a22010-09-10 23:10:30 +0000146 private:
Eric Christopher2f8637d2010-10-21 21:47:51 +0000147 bool SelectLoad(const Instruction *I);
148 bool SelectStore(const Instruction *I);
149 bool SelectBranch(const Instruction *I);
Chad Rosierded4c992012-02-07 23:56:08 +0000150 bool SelectIndirectBr(const Instruction *I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000151 bool SelectCmp(const Instruction *I);
152 bool SelectFPExt(const Instruction *I);
153 bool SelectFPTrunc(const Instruction *I);
Chad Rosier685b20c2012-02-06 23:50:07 +0000154 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
155 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosiere023d5d2012-02-03 21:14:11 +0000156 bool SelectIToFP(const Instruction *I, bool isSigned);
157 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosieraaa55a82012-02-03 21:07:27 +0000158 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosierb84a4b42012-02-03 21:23:45 +0000159 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosiera7ebc562011-11-11 23:31:03 +0000160 bool SelectCall(const Instruction *I, const char *IntrMemName);
161 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000162 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000163 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000164 bool SelectTrunc(const Instruction *I);
165 bool SelectIntExt(const Instruction *I);
Jush Lu4705da92012-08-03 02:37:48 +0000166 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000167
Eric Christopher00202ee2010-08-23 21:44:12 +0000168 // Utility routines.
Eric Christopher0d274a02010-08-19 00:37:05 +0000169 private:
Chris Lattner229907c2011-07-18 04:54:35 +0000170 bool isTypeLegal(Type *Ty, MVT &VT);
171 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000172 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
173 bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000174 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosiera26979b2011-12-14 17:26:05 +0000175 unsigned Alignment = 0, bool isZExt = true,
176 bool allocReg = true);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000177 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +0000178 unsigned Alignment = 0);
Eric Christopherfef5f312010-11-19 22:30:02 +0000179 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier150d35b2012-12-17 22:35:29 +0000180 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier057b6d32011-11-14 23:04:09 +0000181 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosier9f5c68a2012-12-06 01:34:31 +0000182 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
183 unsigned Alignment);
Chad Rosier62a144f2012-12-17 19:59:43 +0000184 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000185 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
186 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
187 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
188 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
189 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000190 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000191 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000192
Eric Christopher1b21f002015-01-29 00:19:33 +0000193 const TargetLowering *getTargetLowering() { return &TLI; }
Christian Pirker238c7c12014-05-12 11:19:20 +0000194
Eric Christopher72497e52010-09-10 23:18:12 +0000195 // Call handling routines.
196 private:
Jush Lue67e07b2012-07-19 09:49:00 +0000197 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
198 bool Return,
199 bool isVarArg);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000200 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000201 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000202 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000203 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
204 SmallVectorImpl<unsigned> &RegArgs,
205 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000206 unsigned &NumBytes,
207 bool isVarArg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000208 unsigned getLibcallReg(const Twine &Name);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000209 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000210 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000211 unsigned &NumBytes, bool isVarArg);
Eric Christopher7990df12010-09-28 01:21:42 +0000212 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000213
214 // OptionalDef handling routines.
215 private:
Eric Christopher174d8722011-03-12 01:09:29 +0000216 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000217 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
218 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier150d35b2012-12-17 22:35:29 +0000219 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000220 const MachineInstrBuilder &MIB,
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000221 unsigned Flags, bool useAM3);
Eric Christopher0d274a02010-08-19 00:37:05 +0000222};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000223
224} // end anonymous namespace
225
Eric Christopher72497e52010-09-10 23:18:12 +0000226#include "ARMGenCallingConv.inc"
Eric Christopher84bdfd82010-07-21 22:26:11 +0000227
Eric Christopher0d274a02010-08-19 00:37:05 +0000228// DefinesOptionalPredicate - This is different from DefinesPredicate in that
229// we don't care about implicit defs here, just places we'll need to add a
230// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
231bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000232 if (!MI->hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopher985d9e42010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopher174d8722011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000247
Joey Goulya5153cb2013-09-09 14:21:49 +0000248 // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
Joey Goulya5153cb2013-09-09 14:21:49 +0000251 return MI->isPredicable();
Eric Christopher501d2e22011-04-29 00:03:10 +0000252
Evan Cheng6cc775f2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000255 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000256
Eric Christopher174d8722011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher0d274a02010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopher174d8722011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
Joey Goulya5153cb2013-09-09 14:21:49 +0000272 if (isARMNEONPred(MI))
Eric Christopher0d274a02010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher501d2e22011-04-29 00:03:10 +0000274
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher0d274a02010-08-19 00:37:05 +0000276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher0d274a02010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Juergen Ributzka88e32512014-09-03 20:56:59 +0000287unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000288 const TargetRegisterClass *RC,
289 unsigned Op0, bool Op0IsKill) {
290 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000292
Jim Grosbach06c2a682013-08-16 23:37:31 +0000293 // Make sure the input operand is sufficiently constrained to be legal
294 // for this instruction.
295 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000296 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
298 ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000299 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000301 .addReg(Op0, Op0IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000303 TII.get(TargetOpcode::COPY), ResultReg)
304 .addReg(II.ImplicitDefs[0]));
305 }
306 return ResultReg;
307}
308
Juergen Ributzka88e32512014-09-03 20:56:59 +0000309unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000310 const TargetRegisterClass *RC,
311 unsigned Op0, bool Op0IsKill,
312 unsigned Op1, bool Op1IsKill) {
313 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000314 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000315
Jim Grosbach06c2a682013-08-16 23:37:31 +0000316 // Make sure the input operands are sufficiently constrained to be legal
317 // for this instruction.
318 Op0 = constrainOperandRegClass(II, Op0, 1);
319 Op1 = constrainOperandRegClass(II, Op1, 2);
320
Chad Rosier0bc51322012-02-15 17:36:21 +0000321 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000322 AddOptionalDefs(
323 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000326 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Juergen Ributzka88e32512014-09-03 20:56:59 +0000337unsigned ARMFastISel::fastEmitInst_rrr(unsigned MachineInstOpcode,
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000344
Jim Grosbach06c2a682013-08-16 23:37:31 +0000345 // Make sure the input operands are sufficiently constrained to be legal
346 // for this instruction.
347 Op0 = constrainOperandRegClass(II, Op0, 1);
348 Op1 = constrainOperandRegClass(II, Op1, 2);
349 Op2 = constrainOperandRegClass(II, Op1, 3);
350
Chad Rosier0bc51322012-02-15 17:36:21 +0000351 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000352 AddOptionalDefs(
353 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
354 .addReg(Op0, Op0IsKill * RegState::Kill)
355 .addReg(Op1, Op1IsKill * RegState::Kill)
356 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000357 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000358 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000359 .addReg(Op0, Op0IsKill * RegState::Kill)
360 .addReg(Op1, Op1IsKill * RegState::Kill)
361 .addReg(Op2, Op2IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000362 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000363 TII.get(TargetOpcode::COPY), ResultReg)
364 .addReg(II.ImplicitDefs[0]));
365 }
366 return ResultReg;
367}
368
Juergen Ributzka88e32512014-09-03 20:56:59 +0000369unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000370 const TargetRegisterClass *RC,
371 unsigned Op0, bool Op0IsKill,
372 uint64_t Imm) {
373 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000374 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000375
Jim Grosbach06c2a682013-08-16 23:37:31 +0000376 // Make sure the input operand is sufficiently constrained to be legal
377 // for this instruction.
378 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000379 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000380 AddOptionalDefs(
381 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
382 .addReg(Op0, Op0IsKill * RegState::Kill)
383 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000384 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000385 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000386 .addReg(Op0, Op0IsKill * RegState::Kill)
387 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000388 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000389 TII.get(TargetOpcode::COPY), ResultReg)
390 .addReg(II.ImplicitDefs[0]));
391 }
392 return ResultReg;
393}
394
Juergen Ributzka88e32512014-09-03 20:56:59 +0000395unsigned ARMFastISel::fastEmitInst_rri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000396 const TargetRegisterClass *RC,
397 unsigned Op0, bool Op0IsKill,
398 unsigned Op1, bool Op1IsKill,
399 uint64_t Imm) {
400 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000401 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000402
Jim Grosbach06c2a682013-08-16 23:37:31 +0000403 // Make sure the input operands are sufficiently constrained to be legal
404 // for this instruction.
405 Op0 = constrainOperandRegClass(II, Op0, 1);
406 Op1 = constrainOperandRegClass(II, Op1, 2);
Chad Rosier0bc51322012-02-15 17:36:21 +0000407 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000408 AddOptionalDefs(
409 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
410 .addReg(Op0, Op0IsKill * RegState::Kill)
411 .addReg(Op1, Op1IsKill * RegState::Kill)
412 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000413 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000414 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000415 .addReg(Op0, Op0IsKill * RegState::Kill)
416 .addReg(Op1, Op1IsKill * RegState::Kill)
417 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000418 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000419 TII.get(TargetOpcode::COPY), ResultReg)
420 .addReg(II.ImplicitDefs[0]));
421 }
422 return ResultReg;
423}
424
Juergen Ributzka88e32512014-09-03 20:56:59 +0000425unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000426 const TargetRegisterClass *RC,
427 uint64_t Imm) {
428 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000429 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000430
Chad Rosier0bc51322012-02-15 17:36:21 +0000431 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000432 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
433 ResultReg).addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000434 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000435 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000436 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000437 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000438 TII.get(TargetOpcode::COPY), ResultReg)
439 .addReg(II.ImplicitDefs[0]));
440 }
441 return ResultReg;
442}
443
Eric Christopher860fc932010-09-10 00:34:35 +0000444// TODO: Don't worry about 64-bit now, but when this is fixed remove the
445// checks from the various callers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000446unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000447 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000448
Eric Christopher4bd70472010-09-09 21:44:45 +0000449 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000450 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000451 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher4bd70472010-09-09 21:44:45 +0000452 .addReg(SrcReg));
453 return MoveReg;
454}
455
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000456unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000457 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000458
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000459 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000461 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000462 .addReg(SrcReg));
463 return MoveReg;
464}
465
Eric Christopher3cf63f12010-09-09 00:19:41 +0000466// For double width floating point we need to materialize two constants
467// (the high and the low) into integer registers then use a move to get
468// the combined constant into an FP reg.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000469unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher3cf63f12010-09-09 00:19:41 +0000470 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000471 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000472
Eric Christopher3cf63f12010-09-09 00:19:41 +0000473 // This checks to see if we can use VFP3 instructions to materialize
474 // a constant, otherwise we have to go through the constant pool.
475 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000476 int Imm;
477 unsigned Opc;
478 if (is64bit) {
479 Imm = ARM_AM::getFP64Imm(Val);
480 Opc = ARM::FCONSTD;
481 } else {
482 Imm = ARM_AM::getFP32Imm(Val);
483 Opc = ARM::FCONSTS;
484 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000485 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000486 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
487 TII.get(Opc), DestReg).addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000488 return DestReg;
489 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000490
Eric Christopher860fc932010-09-10 00:34:35 +0000491 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000492 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000493
Eric Christopher22fd29a2010-09-09 23:50:00 +0000494 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000495 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000496 if (Align == 0) {
497 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000498 Align = DL.getTypeAllocSize(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000499 }
500 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
501 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
502 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000503
Eric Christopher860fc932010-09-10 00:34:35 +0000504 // The extra reg is for addrmode5.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000505 AddOptionalDefs(
506 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
507 .addConstantPoolIndex(Idx)
508 .addReg(0));
Eric Christopher22fd29a2010-09-09 23:50:00 +0000509 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000510}
511
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000512unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopher7ac602b2010-10-11 08:38:55 +0000513
Chad Rosier67f96882011-11-04 22:29:00 +0000514 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000515 return 0;
Eric Christophere4dd7372010-11-03 20:21:17 +0000516
517 // If we can do this in a single instruction without a constant pool entry
518 // do so now.
519 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000520 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier0439cfc2011-11-08 21:12:00 +0000521 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier2e82ad12012-11-27 01:06:49 +0000522 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
523 &ARM::GPRRegClass;
524 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000525 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier67f96882011-11-04 22:29:00 +0000526 TII.get(Opc), ImmReg)
Chad Rosierd0191a52011-11-05 20:16:15 +0000527 .addImm(CI->getZExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000528 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000529 }
530
Chad Rosier2a3503e2011-11-11 00:36:21 +0000531 // Use MVN to emit negative constants.
532 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
533 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosiere19b0a92011-11-11 06:27:41 +0000534 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier2a3503e2011-11-11 00:36:21 +0000535 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosiere19b0a92011-11-11 06:27:41 +0000536 if (UseImm) {
Chad Rosier2a3503e2011-11-11 00:36:21 +0000537 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
Juergen Ributzka2cbcf7a2014-08-13 21:39:18 +0000538 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
539 &ARM::GPRRegClass;
540 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000541 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier2a3503e2011-11-11 00:36:21 +0000542 TII.get(Opc), ImmReg)
543 .addImm(Imm));
544 return ImmReg;
545 }
546 }
547
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000548 unsigned ResultReg = 0;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000549 if (Subtarget->useMovt(*FuncInfo.MF))
Juergen Ributzka88e32512014-09-03 20:56:59 +0000550 ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000551
552 if (ResultReg)
553 return ResultReg;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000554
Chad Rosier2a3503e2011-11-11 00:36:21 +0000555 // Load from constant pool. For now 32-bit only.
Chad Rosier67f96882011-11-04 22:29:00 +0000556 if (VT != MVT::i32)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000557 return 0;
Chad Rosier67f96882011-11-04 22:29:00 +0000558
Eric Christopherc3e118e2010-09-02 23:43:26 +0000559 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000560 unsigned Align = DL.getPrefTypeAlignment(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000561 if (Align == 0) {
562 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000563 Align = DL.getTypeAllocSize(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000564 }
565 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000566 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000567 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000568 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000569 TII.get(ARM::t2LDRpci), ResultReg)
570 .addConstantPoolIndex(Idx));
Tim Northovere42fb072014-02-04 10:38:46 +0000571 else {
Eric Christopher22d04922010-11-12 09:48:30 +0000572 // The extra immediate is for addrmode2.
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000573 ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000574 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000575 TII.get(ARM::LDRcp), ResultReg)
576 .addConstantPoolIndex(Idx)
577 .addImm(0));
Tim Northovere42fb072014-02-04 10:38:46 +0000578 }
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000579 return ResultReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000580}
581
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000582unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000583 // For now 32-bit only.
Duncan Sands14627772010-11-03 12:17:33 +0000584 if (VT != MVT::i32) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000585
Eric Christopher7787f792010-10-02 00:32:44 +0000586 Reloc::Model RelocM = TM.getRelocationModel();
Jush Lue87e5592012-08-29 02:41:21 +0000587 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Craig Topper61e88f42014-11-21 05:58:21 +0000588 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
589 : &ARM::GPRRegClass;
Chad Rosier65710a72012-11-07 00:13:01 +0000590 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000591
Tim Northoverd6a729b2014-01-06 14:28:05 +0000592 // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
JF Bastien18db1f22013-06-14 02:49:43 +0000593 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
594 bool IsThreadLocal = GVar && GVar->isThreadLocal();
Tim Northoverd6a729b2014-01-06 14:28:05 +0000595 if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
JF Bastien18db1f22013-06-14 02:49:43 +0000596
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000597 // Use movw+movt when possible, it avoids constant pool entries.
Tim Northoverfa36dfe2013-11-26 12:45:05 +0000598 // Non-darwin targets only support static movt relocations in FastISel.
Eric Christopherc1058df2014-07-04 01:55:26 +0000599 if (Subtarget->useMovt(*FuncInfo.MF) &&
Tim Northoverd6a729b2014-01-06 14:28:05 +0000600 (Subtarget->isTargetMachO() || RelocM == Reloc::Static)) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000601 unsigned Opc;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000602 unsigned char TF = 0;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000603 if (Subtarget->isTargetMachO())
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000604 TF = ARMII::MO_NONLAZY;
605
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000606 switch (RelocM) {
607 case Reloc::PIC_:
608 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
609 break;
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000610 default:
611 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
612 break;
613 }
Rafael Espindolaea09c592014-02-18 22:05:46 +0000614 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
615 TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
Eric Christopher7787f792010-10-02 00:32:44 +0000616 } else {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000617 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000618 unsigned Align = DL.getPrefTypeAlignment(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000619 if (Align == 0) {
620 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000621 Align = DL.getTypeAllocSize(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000622 }
623
Jush Lu47172a02012-09-27 05:21:41 +0000624 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
625 return ARMLowerPICELF(GV, Align, VT);
626
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000627 // Grab index.
628 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
629 (Subtarget->isThumb() ? 4 : 8);
630 unsigned Id = AFI->createPICLabelUId();
631 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
632 ARMCP::CPValue,
633 PCAdj);
634 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
635
636 // Load value.
637 MachineInstrBuilder MIB;
638 if (isThumb2) {
639 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000640 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
641 DestReg).addConstantPoolIndex(Idx);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000642 if (RelocM == Reloc::PIC_)
643 MIB.addImm(Id);
Jush Lue87e5592012-08-29 02:41:21 +0000644 AddOptionalDefs(MIB);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000645 } else {
646 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +0000647 DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000648 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
649 TII.get(ARM::LDRcp), DestReg)
650 .addConstantPoolIndex(Idx)
651 .addImm(0);
Jush Lue87e5592012-08-29 02:41:21 +0000652 AddOptionalDefs(MIB);
653
654 if (RelocM == Reloc::PIC_) {
655 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
656 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
657
658 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +0000659 DbgLoc, TII.get(Opc), NewDestReg)
Jush Lue87e5592012-08-29 02:41:21 +0000660 .addReg(DestReg)
661 .addImm(Id);
662 AddOptionalDefs(MIB);
663 return NewDestReg;
664 }
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000665 }
Eric Christopher7787f792010-10-02 00:32:44 +0000666 }
Eli Friedman86585792011-06-03 01:13:19 +0000667
Jush Lue87e5592012-08-29 02:41:21 +0000668 if (IsIndirect) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000669 MachineInstrBuilder MIB;
Eli Friedman86585792011-06-03 01:13:19 +0000670 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000671 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000672 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000673 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000674 .addReg(DestReg)
675 .addImm(0);
676 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000677 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
678 TII.get(ARM::LDRi12), NewDestReg)
679 .addReg(DestReg)
680 .addImm(0);
Eli Friedman86585792011-06-03 01:13:19 +0000681 DestReg = NewDestReg;
682 AddOptionalDefs(MIB);
683 }
684
Eric Christopher7787f792010-10-02 00:32:44 +0000685 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000686}
687
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000688unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
Patrik Hagglundc494d242012-12-17 14:30:06 +0000689 EVT CEVT = TLI.getValueType(C->getType(), true);
690
691 // Only handle simple types.
692 if (!CEVT.isSimple()) return 0;
693 MVT VT = CEVT.getSimpleVT();
Eric Christopher3cf63f12010-09-09 00:19:41 +0000694
695 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
696 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000697 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
698 return ARMMaterializeGV(GV, VT);
699 else if (isa<ConstantInt>(C))
700 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000701
Eric Christopher83a5ec82010-10-01 23:24:42 +0000702 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000703}
704
Chad Rosier0eff3e52011-11-17 21:46:13 +0000705// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
706
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000707unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000708 // Don't handle dynamic allocas.
709 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000710
Duncan Sandsf5dda012010-11-03 11:35:31 +0000711 MVT VT;
Chad Rosier466d3d82012-05-11 16:41:38 +0000712 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000713
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000714 DenseMap<const AllocaInst*, int>::iterator SI =
715 FuncInfo.StaticAllocaMap.find(AI);
716
717 // This will get lowered later into the correct offsets and registers
718 // via rewriteXFrameIndex.
719 if (SI != FuncInfo.StaticAllocaMap.end()) {
Tim Northover76fc8a42013-12-11 16:04:57 +0000720 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Craig Topper760b1342012-02-22 05:59:10 +0000721 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000722 unsigned ResultReg = createResultReg(RC);
Tim Northover76fc8a42013-12-11 16:04:57 +0000723 ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
724
Rafael Espindolaea09c592014-02-18 22:05:46 +0000725 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000726 TII.get(Opc), ResultReg)
727 .addFrameIndex(SI->second)
728 .addImm(0));
729 return ResultReg;
730 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000731
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000732 return 0;
733}
734
Chris Lattner229907c2011-07-18 04:54:35 +0000735bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sandsf5dda012010-11-03 11:35:31 +0000736 EVT evt = TLI.getValueType(Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000737
Eric Christopher761e7fb2010-08-25 07:23:49 +0000738 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000739 if (evt == MVT::Other || !evt.isSimple()) return false;
740 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000741
Eric Christopher901176a2010-08-31 01:28:42 +0000742 // Handle all legal types, i.e. a register that will directly hold this
743 // value.
744 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000745}
746
Chris Lattner229907c2011-07-18 04:54:35 +0000747bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000748 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000749
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000750 // If this is a type than can be sign or zero-extended to a basic operation
751 // go ahead and accept it now.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000752 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000753 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000754
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000755 return false;
756}
757
Eric Christopher558b61e2010-11-19 22:36:41 +0000758// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000759bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000760 // Some boilerplate from the X86 FastISel.
Craig Topper062a2ba2014-04-25 05:30:21 +0000761 const User *U = nullptr;
Eric Christopher00202ee2010-08-23 21:44:12 +0000762 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000763 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000764 // Don't walk into other basic blocks unless the object is an alloca from
765 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000766 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
767 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
768 Opcode = I->getOpcode();
769 U = I;
770 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000771 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000772 Opcode = C->getOpcode();
773 U = C;
774 }
775
Chris Lattner229907c2011-07-18 04:54:35 +0000776 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000777 if (Ty->getAddressSpace() > 255)
778 // Fast instruction selection doesn't support the special
779 // address spaces.
780 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000781
Eric Christopher00202ee2010-08-23 21:44:12 +0000782 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000783 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000784 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000785 case Instruction::BitCast:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000786 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000787 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher3931cf92013-07-12 22:08:24 +0000788 case Instruction::IntToPtr:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000789 // Look past no-op inttoptrs.
790 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopherfef5f312010-11-19 22:30:02 +0000791 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000792 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000793 case Instruction::PtrToInt:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000794 // Look past no-op ptrtoints.
795 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopherfef5f312010-11-19 22:30:02 +0000796 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000797 break;
Eric Christopher21d0c172010-10-14 09:29:41 +0000798 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000799 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000800 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000801
Eric Christopher21d0c172010-10-14 09:29:41 +0000802 // Iterate through the GEP folding the constants into offsets where
803 // we can.
804 gep_type_iterator GTI = gep_type_begin(U);
805 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
806 i != e; ++i, ++GTI) {
807 const Value *Op = *i;
Chris Lattner229907c2011-07-18 04:54:35 +0000808 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000809 const StructLayout *SL = DL.getStructLayout(STy);
Eric Christopher21d0c172010-10-14 09:29:41 +0000810 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
811 TmpOffset += SL->getElementOffset(Idx);
812 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000813 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eric Christophera5a779e2011-03-22 19:39:17 +0000814 for (;;) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000815 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
816 // Constant-offset addressing.
817 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000818 break;
819 }
Bob Wilson9f3e6b22013-11-15 19:09:27 +0000820 if (canFoldAddIntoGEP(U, Op)) {
821 // A compatible add with a constant operand. Fold the constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000822 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000823 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000824 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000825 // Iterate on the other operand.
826 Op = cast<AddOperator>(Op)->getOperand(0);
827 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000828 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000829 // Unsupported
830 goto unsupported_gep;
831 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000832 }
833 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000834
835 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000836 Addr.Offset = TmpOffset;
837 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000838
839 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000840 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000841
Eric Christopher21d0c172010-10-14 09:29:41 +0000842 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000843 break;
844 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000845 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000846 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000847 DenseMap<const AllocaInst*, int>::iterator SI =
848 FuncInfo.StaticAllocaMap.find(AI);
849 if (SI != FuncInfo.StaticAllocaMap.end()) {
850 Addr.BaseType = Address::FrameIndexBase;
851 Addr.Base.FI = SI->second;
852 return true;
853 }
854 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000855 }
856 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000857
Eric Christopher9d4e4712010-08-24 00:07:24 +0000858 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000859 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
860 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000861}
862
Chad Rosier150d35b2012-12-17 22:35:29 +0000863void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher73bc5b02010-10-21 19:40:30 +0000864 bool needsLowering = false;
Chad Rosier150d35b2012-12-17 22:35:29 +0000865 switch (VT.SimpleTy) {
Craig Toppere55c5562012-02-07 02:50:20 +0000866 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher73bc5b02010-10-21 19:40:30 +0000867 case MVT::i1:
868 case MVT::i8:
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000869 case MVT::i16:
Eric Christopher73bc5b02010-10-21 19:40:30 +0000870 case MVT::i32:
Chad Rosieradfd2002011-11-14 20:22:27 +0000871 if (!useAM3) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000872 // Integer loads/stores handle 12-bit offsets.
873 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosieradfd2002011-11-14 20:22:27 +0000874 // Handle negative offsets.
Chad Rosier45110fd2011-11-14 22:34:48 +0000875 if (needsLowering && isThumb2)
876 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
877 Addr.Offset > -256);
Chad Rosieradfd2002011-11-14 20:22:27 +0000878 } else {
Chad Rosier5196efd2011-11-13 04:25:02 +0000879 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosier2a1df882011-11-14 04:09:28 +0000880 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosieradfd2002011-11-14 20:22:27 +0000881 }
Eric Christopher73bc5b02010-10-21 19:40:30 +0000882 break;
883 case MVT::f32:
884 case MVT::f64:
885 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000886 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000887 break;
888 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000889
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000890 // If this is a stack pointer and the offset needs to be simplified then
891 // put the alloca address into a register, set the base type back to
892 // register and continue. This should almost never happen.
893 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper61e88f42014-11-21 05:58:21 +0000894 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
895 : &ARM::GPRRegClass;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000896 unsigned ResultReg = createResultReg(RC);
Chad Rosier0439cfc2011-11-08 21:12:00 +0000897 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000898 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000899 TII.get(Opc), ResultReg)
900 .addFrameIndex(Addr.Base.FI)
901 .addImm(0));
902 Addr.Base.Reg = ResultReg;
903 Addr.BaseType = Address::RegBase;
904 }
905
Eric Christopher73bc5b02010-10-21 19:40:30 +0000906 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000907 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000908 if (needsLowering) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000909 Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
Eli Friedman86caced2011-04-29 21:22:56 +0000910 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000911 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000912 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000913}
914
Chad Rosier150d35b2012-12-17 22:35:29 +0000915void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000916 const MachineInstrBuilder &MIB,
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000917 unsigned Flags, bool useAM3) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000918 // addrmode5 output depends on the selection dag addressing dividing the
919 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier150d35b2012-12-17 22:35:29 +0000920 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher119ff7f2010-12-01 01:40:24 +0000921 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000922
Eric Christopher119ff7f2010-12-01 01:40:24 +0000923 // Frame base works a bit differently. Handle it separately.
924 if (Addr.BaseType == Address::FrameIndexBase) {
925 int FI = Addr.Base.FI;
926 int Offset = Addr.Offset;
927 MachineMemOperand *MMO =
928 FuncInfo.MF->getMachineMemOperand(
929 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarich6528a542011-05-28 20:34:49 +0000930 Flags,
Eric Christopher119ff7f2010-12-01 01:40:24 +0000931 MFI.getObjectSize(FI),
932 MFI.getObjectAlignment(FI));
933 // Now add the rest of the operands.
934 MIB.addFrameIndex(FI);
935
Bob Wilson80381f62011-12-04 00:52:23 +0000936 // ARM halfword load/stores and signed byte loads need an additional
937 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000938 if (useAM3) {
939 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
940 MIB.addReg(0);
941 MIB.addImm(Imm);
942 } else {
943 MIB.addImm(Addr.Offset);
944 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000945 MIB.addMemOperand(MMO);
946 } else {
947 // Now add the rest of the operands.
948 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000949
Bob Wilson80381f62011-12-04 00:52:23 +0000950 // ARM halfword load/stores and signed byte loads need an additional
951 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000952 if (useAM3) {
953 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
954 MIB.addReg(0);
955 MIB.addImm(Imm);
956 } else {
957 MIB.addImm(Addr.Offset);
958 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000959 }
960 AddOptionalDefs(MIB);
961}
962
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000963bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier563de602011-12-13 19:22:14 +0000964 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopher901176a2010-08-31 01:28:42 +0000965 unsigned Opc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000966 bool useAM3 = false;
Chad Rosier563de602011-12-13 19:22:14 +0000967 bool needVMOV = false;
Craig Topper760b1342012-02-22 05:59:10 +0000968 const TargetRegisterClass *RC;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000969 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000970 // This is mostly going to be Neon/vector support.
971 default: return false;
Chad Rosier023ede52011-11-11 02:38:59 +0000972 case MVT::i1:
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000973 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +0000974 if (isThumb2) {
975 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
976 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
977 else
978 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000979 } else {
Chad Rosieradfd2002011-11-14 20:22:27 +0000980 if (isZExt) {
981 Opc = ARM::LDRBi12;
982 } else {
983 Opc = ARM::LDRSB;
984 useAM3 = true;
985 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000986 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000987 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000988 break;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000989 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +0000990 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +0000991 return false;
992
Chad Rosieradfd2002011-11-14 20:22:27 +0000993 if (isThumb2) {
994 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
995 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
996 else
997 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
998 } else {
999 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1000 useAM3 = true;
1001 }
JF Bastien652fa6a2013-06-09 00:20:24 +00001002 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier2f27fab2011-11-09 21:30:12 +00001003 break;
Eric Christopher901176a2010-08-31 01:28:42 +00001004 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001005 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001006 return false;
1007
Chad Rosieradfd2002011-11-14 20:22:27 +00001008 if (isThumb2) {
1009 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1010 Opc = ARM::t2LDRi8;
1011 else
1012 Opc = ARM::t2LDRi12;
1013 } else {
1014 Opc = ARM::LDRi12;
1015 }
JF Bastien652fa6a2013-06-09 00:20:24 +00001016 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher901176a2010-08-31 01:28:42 +00001017 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +00001018 case MVT::f32:
Chad Rosierded61602011-12-14 17:55:03 +00001019 if (!Subtarget->hasVFP2()) return false;
Chad Rosier563de602011-12-13 19:22:14 +00001020 // Unaligned loads need special handling. Floats require word-alignment.
1021 if (Alignment && Alignment < 4) {
1022 needVMOV = true;
1023 VT = MVT::i32;
1024 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien652fa6a2013-06-09 00:20:24 +00001025 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier563de602011-12-13 19:22:14 +00001026 } else {
1027 Opc = ARM::VLDRS;
1028 RC = TLI.getRegClassFor(VT);
1029 }
Eric Christopheraef6499b2010-09-18 01:59:37 +00001030 break;
1031 case MVT::f64:
Chad Rosierded61602011-12-14 17:55:03 +00001032 if (!Subtarget->hasVFP2()) return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001033 // FIXME: Unaligned loads need special handling. Doublewords require
1034 // word-alignment.
1035 if (Alignment && Alignment < 4)
Chad Rosier563de602011-12-13 19:22:14 +00001036 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001037
Eric Christopheraef6499b2010-09-18 01:59:37 +00001038 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +00001039 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +00001040 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001041 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001042 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001043 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001044
Eric Christopher119ff7f2010-12-01 01:40:24 +00001045 // Create the base instruction, then add the operands.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001046 if (allocReg)
1047 ResultReg = createResultReg(RC);
1048 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Rafael Espindolaea09c592014-02-18 22:05:46 +00001049 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001050 TII.get(Opc), ResultReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001051 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier563de602011-12-13 19:22:14 +00001052
1053 // If we had an unaligned load of a float we've converted it to an regular
1054 // load. Now we must move from the GRP to the FP register.
1055 if (needVMOV) {
1056 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001057 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier563de602011-12-13 19:22:14 +00001058 TII.get(ARM::VMOVSR), MoveReg)
1059 .addReg(ResultReg));
1060 ResultReg = MoveReg;
1061 }
Eric Christopher901176a2010-08-31 01:28:42 +00001062 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001063}
1064
Eric Christopher29ab6d12010-09-27 06:02:23 +00001065bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001066 // Atomic loads need special handling.
1067 if (cast<LoadInst>(I)->isAtomic())
1068 return false;
1069
Eric Christopher860fc932010-09-10 00:34:35 +00001070 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001071 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +00001072 if (!isLoadTypeLegal(I->getType(), VT))
1073 return false;
1074
Eric Christopher119ff7f2010-12-01 01:40:24 +00001075 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001076 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +00001077 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +00001078
1079 unsigned ResultReg;
Chad Rosier563de602011-12-13 19:22:14 +00001080 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1081 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001082 updateValueMap(I, ResultReg);
Eric Christopher860fc932010-09-10 00:34:35 +00001083 return true;
1084}
1085
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001086bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +00001087 unsigned Alignment) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001088 unsigned StrOpc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001089 bool useAM3 = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001090 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +00001091 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +00001092 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +00001093 case MVT::i1: {
Craig Topper61e88f42014-11-21 05:58:21 +00001094 unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1095 : &ARM::GPRRegClass);
Chad Rosier0439cfc2011-11-08 21:12:00 +00001096 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001097 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001098 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher1e43892e2010-11-02 23:59:09 +00001099 TII.get(Opc), Res)
1100 .addReg(SrcReg).addImm(1));
1101 SrcReg = Res;
1102 } // Fallthrough here.
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001103 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +00001104 if (isThumb2) {
1105 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1106 StrOpc = ARM::t2STRBi8;
1107 else
1108 StrOpc = ARM::t2STRBi12;
1109 } else {
1110 StrOpc = ARM::STRBi12;
1111 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001112 break;
1113 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +00001114 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +00001115 return false;
1116
Chad Rosieradfd2002011-11-14 20:22:27 +00001117 if (isThumb2) {
1118 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1119 StrOpc = ARM::t2STRHi8;
1120 else
1121 StrOpc = ARM::t2STRHi12;
1122 } else {
1123 StrOpc = ARM::STRH;
1124 useAM3 = true;
1125 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001126 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001127 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001128 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001129 return false;
1130
Chad Rosieradfd2002011-11-14 20:22:27 +00001131 if (isThumb2) {
1132 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1133 StrOpc = ARM::t2STRi8;
1134 else
1135 StrOpc = ARM::t2STRi12;
1136 } else {
1137 StrOpc = ARM::STRi12;
1138 }
Eric Christopherc918d552010-10-16 01:10:35 +00001139 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001140 case MVT::f32:
1141 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001142 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosierec3b77e2011-12-03 02:21:57 +00001143 if (Alignment && Alignment < 4) {
1144 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001145 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosierec3b77e2011-12-03 02:21:57 +00001146 TII.get(ARM::VMOVRS), MoveReg)
1147 .addReg(SrcReg));
1148 SrcReg = MoveReg;
1149 VT = MVT::i32;
1150 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosierfce28912011-12-14 17:32:02 +00001151 } else {
1152 StrOpc = ARM::VSTRS;
Chad Rosierec3b77e2011-12-03 02:21:57 +00001153 }
Eric Christopherc3e118e2010-09-02 23:43:26 +00001154 break;
1155 case MVT::f64:
1156 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001157 // FIXME: Unaligned stores need special handling. Doublewords require
1158 // word-alignment.
Chad Rosiera26979b2011-12-14 17:26:05 +00001159 if (Alignment && Alignment < 4)
Chad Rosierec3b77e2011-12-03 02:21:57 +00001160 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001161
Eric Christopherc3e118e2010-09-02 23:43:26 +00001162 StrOpc = ARM::VSTRD;
1163 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001164 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001165 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001166 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001167
Eric Christopher119ff7f2010-12-01 01:40:24 +00001168 // Create the base instruction, then add the operands.
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001169 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001170 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001171 TII.get(StrOpc))
Chad Rosierce619dd2011-11-17 01:16:53 +00001172 .addReg(SrcReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001173 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher74487fc2010-09-02 00:53:56 +00001174 return true;
1175}
1176
Eric Christopher29ab6d12010-09-27 06:02:23 +00001177bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001178 Value *Op0 = I->getOperand(0);
1179 unsigned SrcReg = 0;
1180
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001181 // Atomic stores need special handling.
1182 if (cast<StoreInst>(I)->isAtomic())
1183 return false;
1184
Eric Christopher119ff7f2010-12-01 01:40:24 +00001185 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001186 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001187 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001188 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001189
Eric Christopher92db2012010-09-02 01:48:11 +00001190 // Get the value to be stored into a register.
1191 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001192 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001193
Eric Christopher119ff7f2010-12-01 01:40:24 +00001194 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001195 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001196 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001197 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001198
Chad Rosierec3b77e2011-12-03 02:21:57 +00001199 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1200 return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001201 return true;
1202}
1203
1204static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1205 switch (Pred) {
1206 // Needs two compares...
1207 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001208 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001209 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001210 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001211 return ARMCC::AL;
1212 case CmpInst::ICMP_EQ:
1213 case CmpInst::FCMP_OEQ:
1214 return ARMCC::EQ;
1215 case CmpInst::ICMP_SGT:
1216 case CmpInst::FCMP_OGT:
1217 return ARMCC::GT;
1218 case CmpInst::ICMP_SGE:
1219 case CmpInst::FCMP_OGE:
1220 return ARMCC::GE;
1221 case CmpInst::ICMP_UGT:
1222 case CmpInst::FCMP_UGT:
1223 return ARMCC::HI;
1224 case CmpInst::FCMP_OLT:
1225 return ARMCC::MI;
1226 case CmpInst::ICMP_ULE:
1227 case CmpInst::FCMP_OLE:
1228 return ARMCC::LS;
1229 case CmpInst::FCMP_ORD:
1230 return ARMCC::VC;
1231 case CmpInst::FCMP_UNO:
1232 return ARMCC::VS;
1233 case CmpInst::FCMP_UGE:
1234 return ARMCC::PL;
1235 case CmpInst::ICMP_SLT:
1236 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001237 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001238 case CmpInst::ICMP_SLE:
1239 case CmpInst::FCMP_ULE:
1240 return ARMCC::LE;
1241 case CmpInst::FCMP_UNE:
1242 case CmpInst::ICMP_NE:
1243 return ARMCC::NE;
1244 case CmpInst::ICMP_UGE:
1245 return ARMCC::HS;
1246 case CmpInst::ICMP_ULT:
1247 return ARMCC::LO;
1248 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001249}
1250
Eric Christopher29ab6d12010-09-27 06:02:23 +00001251bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001252 const BranchInst *BI = cast<BranchInst>(I);
1253 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1254 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001255
Eric Christopher6aaed722010-09-03 00:35:47 +00001256 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001257
Eric Christopher5c308f82010-10-29 21:08:19 +00001258 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1259 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001260 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001261 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001262
1263 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001264 // Try to take advantage of fallthrough opportunities.
1265 CmpInst::Predicate Predicate = CI->getPredicate();
1266 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1267 std::swap(TBB, FBB);
1268 Predicate = CmpInst::getInversePredicate(Predicate);
1269 }
1270
1271 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001272
1273 // We may not handle every CC for now.
1274 if (ARMPred == ARMCC::AL) return false;
1275
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001276 // Emit the compare.
Chad Rosier9cf803c2011-11-02 18:08:25 +00001277 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001278 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001279
Chad Rosier0439cfc2011-11-08 21:12:00 +00001280 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001281 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher5c308f82010-10-29 21:08:19 +00001282 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001283 fastEmitBranch(FBB, DbgLoc);
Eric Christopher5c308f82010-10-29 21:08:19 +00001284 FuncInfo.MBB->addSuccessor(TBB);
1285 return true;
1286 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001287 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1288 MVT SourceVT;
1289 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001290 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier0439cfc2011-11-08 21:12:00 +00001291 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher8d46b472011-04-29 20:02:39 +00001292 unsigned OpReg = getRegForValue(TI->getOperand(0));
Jim Grosbach667b1472013-08-26 20:22:05 +00001293 OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001294 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher8d46b472011-04-29 20:02:39 +00001295 TII.get(TstOpc))
1296 .addReg(OpReg).addImm(1));
1297
1298 unsigned CCMode = ARMCC::NE;
1299 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1300 std::swap(TBB, FBB);
1301 CCMode = ARMCC::EQ;
1302 }
1303
Chad Rosier0439cfc2011-11-08 21:12:00 +00001304 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001305 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher8d46b472011-04-29 20:02:39 +00001306 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1307
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001308 fastEmitBranch(FBB, DbgLoc);
Eric Christopher8d46b472011-04-29 20:02:39 +00001309 FuncInfo.MBB->addSuccessor(TBB);
1310 return true;
1311 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001312 } else if (const ConstantInt *CI =
1313 dyn_cast<ConstantInt>(BI->getCondition())) {
1314 uint64_t Imm = CI->getZExtValue();
1315 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001316 fastEmitBranch(Target, DbgLoc);
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001317 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001318 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001319
Eric Christopher5c308f82010-10-29 21:08:19 +00001320 unsigned CmpReg = getRegForValue(BI->getCondition());
1321 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001322
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001323 // We've been divorced from our compare! Our block was split, and
1324 // now our compare lives in a predecessor block. We musn't
1325 // re-compare here, as the children of the compare aren't guaranteed
1326 // live across the block boundary (we *could* check for this).
1327 // Regardless, the compare has been done in the predecessor block,
1328 // and it left a value for us in a virtual register. Ergo, we test
1329 // the one-bit value left in the virtual register.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001330 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Jim Grosbach667b1472013-08-26 20:22:05 +00001331 CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001332 AddOptionalDefs(
1333 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1334 .addReg(CmpReg)
1335 .addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001336
Eric Christopher4f012fd2011-04-28 16:52:09 +00001337 unsigned CCMode = ARMCC::NE;
1338 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1339 std::swap(TBB, FBB);
1340 CCMode = ARMCC::EQ;
1341 }
1342
Chad Rosier0439cfc2011-11-08 21:12:00 +00001343 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001344 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001345 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001346 fastEmitBranch(FBB, DbgLoc);
Eric Christopher6aaed722010-09-03 00:35:47 +00001347 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001348 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001349}
1350
Chad Rosierded4c992012-02-07 23:56:08 +00001351bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1352 unsigned AddrReg = getRegForValue(I->getOperand(0));
1353 if (AddrReg == 0) return false;
1354
1355 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1357 TII.get(Opc)).addReg(AddrReg));
Bill Wendling12cda502012-10-22 23:30:04 +00001358
1359 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1360 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1361 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1362
Jush Luac96b762012-06-14 06:08:19 +00001363 return true;
Chad Rosierded4c992012-02-07 23:56:08 +00001364}
1365
Chad Rosier9cf803c2011-11-02 18:08:25 +00001366bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1367 bool isZExt) {
Chad Rosier78127d32011-10-26 23:25:44 +00001368 Type *Ty = Src1Value->getType();
Patrik Hagglundc494d242012-12-17 14:30:06 +00001369 EVT SrcEVT = TLI.getValueType(Ty, true);
1370 if (!SrcEVT.isSimple()) return false;
1371 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001372
Chad Rosier78127d32011-10-26 23:25:44 +00001373 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1374 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherc3e9c402010-09-08 23:13:45 +00001375 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001376
Chad Rosier595d4192011-11-09 03:22:02 +00001377 // Check to see if the 2nd operand is a constant that we can encode directly
1378 // in the compare.
Chad Rosiere19b0a92011-11-11 06:27:41 +00001379 int Imm = 0;
1380 bool UseImm = false;
Chad Rosier595d4192011-11-09 03:22:02 +00001381 bool isNegativeImm = false;
Chad Rosieraf13d762011-11-16 00:32:20 +00001382 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1383 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier595d4192011-11-09 03:22:02 +00001384 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1385 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1386 SrcVT == MVT::i1) {
1387 const APInt &CIVal = ConstInt->getValue();
Chad Rosiere19b0a92011-11-11 06:27:41 +00001388 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier26d05882012-03-15 22:54:20 +00001389 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
Jim Grosbach1a597112014-04-03 23:43:18 +00001390 // then a cmn, because there is no way to represent 2147483648 as a
Chad Rosier26d05882012-03-15 22:54:20 +00001391 // signed 32-bit int.
1392 if (Imm < 0 && Imm != (int)0x80000000) {
1393 isNegativeImm = true;
1394 Imm = -Imm;
Chad Rosier3fbd0942011-11-10 01:30:39 +00001395 }
Chad Rosier26d05882012-03-15 22:54:20 +00001396 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1397 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier595d4192011-11-09 03:22:02 +00001398 }
1399 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1400 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1401 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosiere19b0a92011-11-11 06:27:41 +00001402 UseImm = true;
Chad Rosier595d4192011-11-09 03:22:02 +00001403 }
1404
Eric Christopherc3e9c402010-09-08 23:13:45 +00001405 unsigned CmpOpc;
Chad Rosier595d4192011-11-09 03:22:02 +00001406 bool isICmp = true;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001407 bool needsExt = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001408 switch (SrcVT.SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001409 default: return false;
1410 // TODO: Verify compares.
1411 case MVT::f32:
Chad Rosier595d4192011-11-09 03:22:02 +00001412 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001413 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001414 break;
1415 case MVT::f64:
Chad Rosier595d4192011-11-09 03:22:02 +00001416 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001417 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001418 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001419 case MVT::i1:
1420 case MVT::i8:
1421 case MVT::i16:
1422 needsExt = true;
1423 // Intentional fall-through.
Eric Christopherc3e9c402010-09-08 23:13:45 +00001424 case MVT::i32:
Chad Rosier595d4192011-11-09 03:22:02 +00001425 if (isThumb2) {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001426 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001427 CmpOpc = ARM::t2CMPrr;
1428 else
Bill Wendling4b796472012-06-11 08:07:26 +00001429 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001430 } else {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001431 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001432 CmpOpc = ARM::CMPrr;
1433 else
Bill Wendling4b796472012-06-11 08:07:26 +00001434 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001435 }
Eric Christopherc3e9c402010-09-08 23:13:45 +00001436 break;
1437 }
1438
Chad Rosier9cf803c2011-11-02 18:08:25 +00001439 unsigned SrcReg1 = getRegForValue(Src1Value);
1440 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001441
Duncan Sands12330652011-11-28 10:31:27 +00001442 unsigned SrcReg2 = 0;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001443 if (!UseImm) {
Chad Rosier595d4192011-11-09 03:22:02 +00001444 SrcReg2 = getRegForValue(Src2Value);
1445 if (SrcReg2 == 0) return false;
1446 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001447
1448 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1449 if (needsExt) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001450 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1451 if (SrcReg1 == 0) return false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001452 if (!UseImm) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001453 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1454 if (SrcReg2 == 0) return false;
Chad Rosier595d4192011-11-09 03:22:02 +00001455 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001456 }
Chad Rosier59a20192011-10-26 22:47:55 +00001457
Jim Grosbachd7866792013-08-16 23:37:40 +00001458 const MCInstrDesc &II = TII.get(CmpOpc);
1459 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosiere19b0a92011-11-11 06:27:41 +00001460 if (!UseImm) {
Jim Grosbachd7866792013-08-16 23:37:40 +00001461 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001463 .addReg(SrcReg1).addReg(SrcReg2));
1464 } else {
1465 MachineInstrBuilder MIB;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001466 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001467 .addReg(SrcReg1);
1468
1469 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1470 if (isICmp)
Chad Rosiere19b0a92011-11-11 06:27:41 +00001471 MIB.addImm(Imm);
Chad Rosier595d4192011-11-09 03:22:02 +00001472 AddOptionalDefs(MIB);
1473 }
Chad Rosier78127d32011-10-26 23:25:44 +00001474
1475 // For floating point we need to move the result to a comparison register
1476 // that we can then use for branches.
1477 if (Ty->isFloatTy() || Ty->isDoubleTy())
Rafael Espindolaea09c592014-02-18 22:05:46 +00001478 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier78127d32011-10-26 23:25:44 +00001479 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001480 return true;
1481}
1482
1483bool ARMFastISel::SelectCmp(const Instruction *I) {
1484 const CmpInst *CI = cast<CmpInst>(I);
1485
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001486 // Get the compare predicate.
1487 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001488
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001489 // We may not handle every CC for now.
1490 if (ARMPred == ARMCC::AL) return false;
1491
Chad Rosier59a20192011-10-26 22:47:55 +00001492 // Emit the compare.
Chad Rosier9cf803c2011-11-02 18:08:25 +00001493 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier59a20192011-10-26 22:47:55 +00001494 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001495
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001496 // Now set a register based on the comparison. Explicitly set the predicates
1497 // here.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001498 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper61e88f42014-11-21 05:58:21 +00001499 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1500 : &ARM::GPRRegClass;
Eric Christopher76a97522010-10-07 05:39:19 +00001501 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001502 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001503 unsigned ZeroReg = fastMaterializeConstant(Zero);
Chad Rosier377f1f22012-03-07 20:59:26 +00001504 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001505 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001506 .addReg(ZeroReg).addImm(1)
Chad Rosier377f1f22012-03-07 20:59:26 +00001507 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001508
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001509 updateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001510 return true;
1511}
1512
Eric Christopher29ab6d12010-09-27 06:02:23 +00001513bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001514 // Make sure we have VFP and that we're extending float to double.
1515 if (!Subtarget->hasVFP2()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001516
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001517 Value *V = I->getOperand(0);
1518 if (!I->getType()->isDoubleTy() ||
1519 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001520
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001521 unsigned Op = getRegForValue(V);
1522 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001523
Craig Topperc7242e02012-04-20 07:30:17 +00001524 unsigned Result = createResultReg(&ARM::DPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001525 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001526 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001527 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001528 updateValueMap(I, Result);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001529 return true;
1530}
1531
Eric Christopher29ab6d12010-09-27 06:02:23 +00001532bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001533 // Make sure we have VFP and that we're truncating double to float.
1534 if (!Subtarget->hasVFP2()) return false;
1535
1536 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001537 if (!(I->getType()->isFloatTy() &&
1538 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001539
1540 unsigned Op = getRegForValue(V);
1541 if (Op == 0) return false;
1542
Craig Topperc7242e02012-04-20 07:30:17 +00001543 unsigned Result = createResultReg(&ARM::SPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001545 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001546 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001547 updateValueMap(I, Result);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001548 return true;
1549}
1550
Chad Rosiere023d5d2012-02-03 21:14:11 +00001551bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001552 // Make sure we have VFP.
1553 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001554
Duncan Sandsf5dda012010-11-03 11:35:31 +00001555 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001556 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001557 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001558 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001559
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001560 Value *Src = I->getOperand(0);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001561 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1562 if (!SrcEVT.isSimple())
1563 return false;
1564 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001565 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001566 return false;
1567
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001568 unsigned SrcReg = getRegForValue(Src);
1569 if (SrcReg == 0) return false;
1570
1571 // Handle sign-extension.
1572 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001573 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosiere023d5d2012-02-03 21:14:11 +00001574 /*isZExt*/!isSigned);
Chad Rosiera0d3c752012-02-16 22:45:33 +00001575 if (SrcReg == 0) return false;
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001576 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001577
Eric Christopher860fc932010-09-10 00:34:35 +00001578 // The conversion routine works on fp-reg to fp-reg and the operand above
1579 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001580 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001581 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001582
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001583 unsigned Opc;
Chad Rosiere023d5d2012-02-03 21:14:11 +00001584 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1585 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001586 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001587
Eric Christopher4bd70472010-09-09 21:44:45 +00001588 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001589 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1590 TII.get(Opc), ResultReg).addReg(FP));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001591 updateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001592 return true;
1593}
1594
Chad Rosiere023d5d2012-02-03 21:14:11 +00001595bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001596 // Make sure we have VFP.
1597 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001598
Duncan Sandsf5dda012010-11-03 11:35:31 +00001599 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001600 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001601 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001602 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001603
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001604 unsigned Op = getRegForValue(I->getOperand(0));
1605 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001606
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001607 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001608 Type *OpTy = I->getOperand(0)->getType();
Chad Rosiere023d5d2012-02-03 21:14:11 +00001609 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1610 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001611 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001612
Chad Rosier41f0e782012-02-03 20:27:51 +00001613 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher8cfc4592010-10-05 23:13:24 +00001614 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001615 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1616 TII.get(Opc), ResultReg).addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001617
Eric Christopher4bd70472010-09-09 21:44:45 +00001618 // This result needs to be in an integer register, but the conversion only
1619 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001620 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001621 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001622
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001623 updateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001624 return true;
1625}
1626
Eric Christopher511aa312010-10-11 08:27:59 +00001627bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001628 MVT VT;
1629 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001630 return false;
1631
1632 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001633 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001634
1635 unsigned CondReg = getRegForValue(I->getOperand(0));
1636 if (CondReg == 0) return false;
1637 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1638 if (Op1Reg == 0) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001639
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001640 // Check to see if we can use an immediate in the conditional move.
1641 int Imm = 0;
1642 bool UseImm = false;
1643 bool isNegativeImm = false;
1644 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1645 assert (VT == MVT::i32 && "Expecting an i32.");
1646 Imm = (int)ConstInt->getValue().getZExtValue();
1647 if (Imm < 0) {
1648 isNegativeImm = true;
1649 Imm = ~Imm;
1650 }
1651 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1652 (ARM_AM::getSOImmVal(Imm) != -1);
1653 }
1654
Duncan Sands12330652011-11-28 10:31:27 +00001655 unsigned Op2Reg = 0;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001656 if (!UseImm) {
1657 Op2Reg = getRegForValue(I->getOperand(2));
1658 if (Op2Reg == 0) return false;
1659 }
1660
1661 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Jim Grosbachd7866792013-08-16 23:37:40 +00001662 CondReg = constrainOperandRegClass(TII.get(CmpOpc), CondReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001663 AddOptionalDefs(
1664 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CmpOpc))
1665 .addReg(CondReg)
1666 .addImm(0));
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001667
1668 unsigned MovCCOpc;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001669 const TargetRegisterClass *RC;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001670 if (!UseImm) {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001671 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001672 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1673 } else {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001674 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1675 if (!isNegativeImm)
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001676 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001677 else
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001678 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001679 }
Eric Christopher511aa312010-10-11 08:27:59 +00001680 unsigned ResultReg = createResultReg(RC);
Jim Grosbachd7866792013-08-16 23:37:40 +00001681 if (!UseImm) {
Jim Grosbach71a78f92013-08-20 19:12:42 +00001682 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbachd7866792013-08-16 23:37:40 +00001683 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001684 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1685 ResultReg)
1686 .addReg(Op2Reg)
1687 .addReg(Op1Reg)
1688 .addImm(ARMCC::NE)
1689 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001690 } else {
1691 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001692 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1693 ResultReg)
1694 .addReg(Op1Reg)
1695 .addImm(Imm)
1696 .addImm(ARMCC::EQ)
1697 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001698 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001699 updateValueMap(I, ResultReg);
Eric Christopher511aa312010-10-11 08:27:59 +00001700 return true;
1701}
1702
Chad Rosieraaa55a82012-02-03 21:07:27 +00001703bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001704 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001705 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001706 if (!isTypeLegal(Ty, VT))
1707 return false;
1708
1709 // If we have integer div support we should have selected this automagically.
1710 // In case we have a real miss go ahead and return false and we'll pick
1711 // it up later.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001712 if (Subtarget->hasDivide()) return false;
1713
Eric Christopher56094ff2010-09-30 22:34:19 +00001714 // Otherwise emit a libcall.
1715 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001716 if (VT == MVT::i8)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001717 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christophere11017c2010-10-11 08:31:54 +00001718 else if (VT == MVT::i16)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001719 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher56094ff2010-09-30 22:34:19 +00001720 else if (VT == MVT::i32)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001721 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher56094ff2010-09-30 22:34:19 +00001722 else if (VT == MVT::i64)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001723 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher56094ff2010-09-30 22:34:19 +00001724 else if (VT == MVT::i128)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001725 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher56094ff2010-09-30 22:34:19 +00001726 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001727
Eric Christopher56094ff2010-09-30 22:34:19 +00001728 return ARMEmitLibcall(I, LC);
1729}
1730
Chad Rosierb84a4b42012-02-03 21:23:45 +00001731bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001732 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001733 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001734 if (!isTypeLegal(Ty, VT))
1735 return false;
1736
1737 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1738 if (VT == MVT::i8)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001739 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christophereae1b382010-10-11 08:37:26 +00001740 else if (VT == MVT::i16)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001741 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christophereae1b382010-10-11 08:37:26 +00001742 else if (VT == MVT::i32)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001743 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christophereae1b382010-10-11 08:37:26 +00001744 else if (VT == MVT::i64)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001745 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christophereae1b382010-10-11 08:37:26 +00001746 else if (VT == MVT::i128)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001747 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001748 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001749
Eric Christophereae1b382010-10-11 08:37:26 +00001750 return ARMEmitLibcall(I, LC);
1751}
1752
Chad Rosier685b20c2012-02-06 23:50:07 +00001753bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier685b20c2012-02-06 23:50:07 +00001754 EVT DestVT = TLI.getValueType(I->getType(), true);
1755
1756 // We can get here in the case when we have a binary operation on a non-legal
1757 // type and the target independent selector doesn't know how to handle it.
1758 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1759 return false;
Jush Luac96b762012-06-14 06:08:19 +00001760
Chad Rosierbd471252012-02-08 02:29:21 +00001761 unsigned Opc;
1762 switch (ISDOpcode) {
1763 default: return false;
1764 case ISD::ADD:
1765 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1766 break;
1767 case ISD::OR:
1768 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1769 break;
Chad Rosier0ee8c512012-02-08 02:45:44 +00001770 case ISD::SUB:
1771 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1772 break;
Chad Rosierbd471252012-02-08 02:29:21 +00001773 }
1774
Chad Rosier685b20c2012-02-06 23:50:07 +00001775 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1776 if (SrcReg1 == 0) return false;
1777
1778 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1779 // in the instruction, rather then materializing the value in a register.
1780 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1781 if (SrcReg2 == 0) return false;
1782
JF Bastien13969d02013-05-29 15:45:47 +00001783 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001784 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1785 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001786 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier685b20c2012-02-06 23:50:07 +00001787 TII.get(Opc), ResultReg)
1788 .addReg(SrcReg1).addReg(SrcReg2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001789 updateValueMap(I, ResultReg);
Chad Rosier685b20c2012-02-06 23:50:07 +00001790 return true;
1791}
1792
1793bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001794 EVT FPVT = TLI.getValueType(I->getType(), true);
1795 if (!FPVT.isSimple()) return false;
1796 MVT VT = FPVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001797
Eric Christopher24dc27f2010-09-09 00:53:57 +00001798 // We can get here in the case when we want to use NEON for our fp
1799 // operations, but can't figure out how to. Just use the vfp instructions
1800 // if we have them.
1801 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001802 Type *Ty = I->getType();
Eric Christopherbd3d1212010-09-09 01:02:03 +00001803 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1804 if (isFloat && !Subtarget->hasVFP2())
1805 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001806
Eric Christopher24dc27f2010-09-09 00:53:57 +00001807 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001808 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001809 switch (ISDOpcode) {
1810 default: return false;
1811 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001812 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001813 break;
1814 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001815 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001816 break;
1817 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001818 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001819 break;
1820 }
Chad Rosier80979b62011-11-16 18:39:44 +00001821 unsigned Op1 = getRegForValue(I->getOperand(0));
1822 if (Op1 == 0) return false;
1823
1824 unsigned Op2 = getRegForValue(I->getOperand(1));
1825 if (Op2 == 0) return false;
1826
Chad Rosier62a144f2012-12-17 19:59:43 +00001827 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001828 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher24dc27f2010-09-09 00:53:57 +00001829 TII.get(Opc), ResultReg)
1830 .addReg(Op1).addReg(Op2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001831 updateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001832 return true;
1833}
1834
Eric Christopher72497e52010-09-10 23:18:12 +00001835// Call Handling Code
1836
Jush Lue67e07b2012-07-19 09:49:00 +00001837// This is largely taken directly from CCAssignFnForNode
Eric Christopher72497e52010-09-10 23:18:12 +00001838// TODO: We may not support all of this.
Jush Lue67e07b2012-07-19 09:49:00 +00001839CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1840 bool Return,
1841 bool isVarArg) {
Eric Christopher72497e52010-09-10 23:18:12 +00001842 switch (CC) {
1843 default:
1844 llvm_unreachable("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001845 case CallingConv::Fast:
Jush Lu26088cb2012-08-16 05:15:53 +00001846 if (Subtarget->hasVFP2() && !isVarArg) {
1847 if (!Subtarget->isAAPCS_ABI())
1848 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1849 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1850 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1851 }
Evan Cheng21abfc92010-10-22 18:57:05 +00001852 // Fallthrough
1853 case CallingConv::C:
Eric Christopher72497e52010-09-10 23:18:12 +00001854 // Use target triple & subtarget features to do actual dispatch.
1855 if (Subtarget->isAAPCS_ABI()) {
1856 if (Subtarget->hasVFP2() &&
Jush Lue67e07b2012-07-19 09:49:00 +00001857 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopher72497e52010-09-10 23:18:12 +00001858 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1859 else
1860 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1861 } else
1862 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1863 case CallingConv::ARM_AAPCS_VFP:
Jush Lue67e07b2012-07-19 09:49:00 +00001864 if (!isVarArg)
1865 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1866 // Fall through to soft float variant, variadic functions don't
1867 // use hard floating point ABI.
Eric Christopher72497e52010-09-10 23:18:12 +00001868 case CallingConv::ARM_AAPCS:
1869 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1870 case CallingConv::ARM_APCS:
1871 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001872 case CallingConv::GHC:
1873 if (Return)
1874 llvm_unreachable("Can't return in GHC call convention");
1875 else
1876 return CC_ARM_APCS_GHC;
Eric Christopher72497e52010-09-10 23:18:12 +00001877 }
1878}
1879
Eric Christopher79398062010-09-29 23:11:09 +00001880bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1881 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001882 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001883 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1884 SmallVectorImpl<unsigned> &RegArgs,
1885 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00001886 unsigned &NumBytes,
1887 bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00001888 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001889 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00001890 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1891 CCAssignFnForCall(CC, false, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00001892
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001893 // Check that we can handle all of the arguments. If we can't, then bail out
1894 // now before we add code to the MBB.
1895 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1896 CCValAssign &VA = ArgLocs[i];
1897 MVT ArgVT = ArgVTs[VA.getValNo()];
1898
1899 // We don't handle NEON/vector parameters yet.
1900 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1901 return false;
1902
1903 // Now copy/store arg to correct locations.
1904 if (VA.isRegLoc() && !VA.needsCustom()) {
1905 continue;
1906 } else if (VA.needsCustom()) {
1907 // TODO: We need custom lowering for vector (v2f64) args.
1908 if (VA.getLocVT() != MVT::f64 ||
1909 // TODO: Only handle register args for now.
1910 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1911 return false;
1912 } else {
Craig Topper56710102013-08-15 02:33:50 +00001913 switch (ArgVT.SimpleTy) {
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001914 default:
1915 return false;
1916 case MVT::i1:
1917 case MVT::i8:
1918 case MVT::i16:
1919 case MVT::i32:
1920 break;
1921 case MVT::f32:
1922 if (!Subtarget->hasVFP2())
1923 return false;
1924 break;
1925 case MVT::f64:
1926 if (!Subtarget->hasVFP2())
1927 return false;
1928 break;
1929 }
1930 }
1931 }
1932
1933 // At the point, we are able to handle the call's arguments in fast isel.
1934
Eric Christopher79398062010-09-29 23:11:09 +00001935 // Get a count of how many bytes are to be pushed on the stack.
1936 NumBytes = CCInfo.getNextStackOffset();
1937
1938 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001939 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00001940 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00001941 TII.get(AdjStackDown))
1942 .addImm(NumBytes));
Eric Christopher79398062010-09-29 23:11:09 +00001943
1944 // Process the args.
1945 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1946 CCValAssign &VA = ArgLocs[i];
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001947 const Value *ArgVal = Args[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001948 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001949 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001950
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001951 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1952 "We don't handle NEON/vector parameters yet.");
Eric Christopherc9616f22010-10-23 09:37:17 +00001953
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001954 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001955 switch (VA.getLocInfo()) {
1956 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001957 case CCValAssign::SExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001958 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001959 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1960 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001961 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001962 break;
1963 }
Chad Rosierd0191a52011-11-05 20:16:15 +00001964 case CCValAssign::AExt:
1965 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherc103c662010-10-18 02:17:53 +00001966 case CCValAssign::ZExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001967 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001968 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien06ce03d2013-06-07 20:10:37 +00001969 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001970 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001971 break;
1972 }
1973 case CCValAssign::BCvt: {
Juergen Ributzka88e32512014-09-03 20:56:59 +00001974 unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001975 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00001976 assert(BC != 0 && "Failed to emit a bitcast!");
1977 Arg = BC;
1978 ArgVT = VA.getLocVT();
1979 break;
1980 }
1981 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00001982 }
1983
1984 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00001985 if (VA.isRegLoc() && !VA.needsCustom()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001986 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1987 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00001988 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001989 } else if (VA.needsCustom()) {
1990 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001991 assert(VA.getLocVT() == MVT::f64 &&
1992 "Custom lowering for v2f64 args not available");
Jim Grosbach055de2c2010-10-27 21:39:08 +00001993
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001994 CCValAssign &NextVA = ArgLocs[++i];
1995
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001996 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1997 "We only handle register args!");
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001998
Rafael Espindolaea09c592014-02-18 22:05:46 +00001999 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002000 TII.get(ARM::VMOVRRD), VA.getLocReg())
2001 .addReg(NextVA.getLocReg(), RegState::Define)
2002 .addReg(Arg));
2003 RegArgs.push_back(VA.getLocReg());
2004 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002005 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00002006 assert(VA.isMemLoc());
2007 // Need to store on the stack.
Juergen Ributzka4c018a12014-08-01 18:04:14 +00002008
2009 // Don't emit stores for undef values.
2010 if (isa<UndefValue>(ArgVal))
2011 continue;
2012
Eric Christopherfef5f312010-11-19 22:30:02 +00002013 Address Addr;
2014 Addr.BaseType = Address::RegBase;
2015 Addr.Base.Reg = ARM::SP;
2016 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00002017
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002018 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2019 assert(EmitRet && "Could not emit a store for argument!");
Eric Christopher79398062010-09-29 23:11:09 +00002020 }
2021 }
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002022
Eric Christopher79398062010-09-29 23:11:09 +00002023 return true;
2024}
2025
Duncan Sandsf5dda012010-11-03 11:35:31 +00002026bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00002027 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00002028 unsigned &NumBytes, bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00002029 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00002030 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00002031 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00002032 TII.get(AdjStackUp))
2033 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00002034
2035 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002036 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00002037 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002038 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002039 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00002040
2041 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002042 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00002043 // For this move we copy into two registers and then move into the
2044 // double fp reg we want.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002045 MVT DestVT = RVLocs[0].getValVT();
Craig Topper760b1342012-02-22 05:59:10 +00002046 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002047 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002048 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopherc1e209d2010-10-01 00:00:11 +00002049 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00002050 .addReg(RVLocs[0].getLocReg())
2051 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00002052
Eric Christopheraf719ef2010-10-20 08:02:24 +00002053 UsedRegs.push_back(RVLocs[0].getLocReg());
2054 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00002055
Eric Christopher7ac602b2010-10-11 08:38:55 +00002056 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002057 updateValueMap(I, ResultReg);
Chad Rosier90f9afe2012-05-11 18:51:55 +00002058 } else {
2059 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002060 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier5de1bea2011-11-08 00:03:32 +00002061
2062 // Special handling for extended integers.
2063 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2064 CopyVT = MVT::i32;
2065
Craig Topper760b1342012-02-22 05:59:10 +00002066 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00002067
Eric Christopherc1e209d2010-10-01 00:00:11 +00002068 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002069 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2070 TII.get(TargetOpcode::COPY),
Eric Christopherc1e209d2010-10-01 00:00:11 +00002071 ResultReg).addReg(RVLocs[0].getLocReg());
2072 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002073
Eric Christopher7ac602b2010-10-11 08:38:55 +00002074 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002075 updateValueMap(I, ResultReg);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002076 }
Eric Christopher79398062010-09-29 23:11:09 +00002077 }
2078
Eric Christopher7ac602b2010-10-11 08:38:55 +00002079 return true;
Eric Christopher79398062010-09-29 23:11:09 +00002080}
2081
Eric Christopher93bbe652010-10-22 01:28:00 +00002082bool ARMFastISel::SelectRet(const Instruction *I) {
2083 const ReturnInst *Ret = cast<ReturnInst>(I);
2084 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00002085
Eric Christopher93bbe652010-10-22 01:28:00 +00002086 if (!FuncInfo.CanLowerReturn)
2087 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00002088
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002089 // Build a list of return value registers.
2090 SmallVector<unsigned, 4> RetRegs;
2091
Eric Christopher93bbe652010-10-22 01:28:00 +00002092 CallingConv::ID CC = F.getCallingConv();
2093 if (Ret->getNumOperands() > 0) {
2094 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling74dba872012-12-30 13:01:51 +00002095 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher93bbe652010-10-22 01:28:00 +00002096
2097 // Analyze operands of the call, assigning locations to each operand.
2098 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002099 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Jush Lue67e07b2012-07-19 09:49:00 +00002100 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2101 F.isVarArg()));
Eric Christopher93bbe652010-10-22 01:28:00 +00002102
2103 const Value *RV = Ret->getOperand(0);
2104 unsigned Reg = getRegForValue(RV);
2105 if (Reg == 0)
2106 return false;
2107
2108 // Only handle a single return value for now.
2109 if (ValLocs.size() != 1)
2110 return false;
2111
2112 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00002113
Eric Christopher93bbe652010-10-22 01:28:00 +00002114 // Don't bother handling odd stuff for now.
2115 if (VA.getLocInfo() != CCValAssign::Full)
2116 return false;
2117 // Only handle register returns for now.
2118 if (!VA.isRegLoc())
2119 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002120
2121 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier62a144f2012-12-17 19:59:43 +00002122 EVT RVEVT = TLI.getValueType(RV->getType());
2123 if (!RVEVT.isSimple()) return false;
2124 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002125 MVT DestVT = VA.getValVT();
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002126 // Special handling for extended integers.
2127 if (RVVT != DestVT) {
2128 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2129 return false;
2130
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002131 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2132
Chad Rosierfcd29ae2012-02-17 01:21:28 +00002133 // Perform extension if flagged as either zext or sext. Otherwise, do
2134 // nothing.
2135 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2136 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2137 if (SrcReg == 0) return false;
2138 }
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002139 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002140
Eric Christopher93bbe652010-10-22 01:28:00 +00002141 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00002142 unsigned DstReg = VA.getLocReg();
2143 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2144 // Avoid a cross-class copy. This is very unlikely.
2145 if (!SrcRC->contains(DstReg))
2146 return false;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002147 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2148 TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
Eric Christopher93bbe652010-10-22 01:28:00 +00002149
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002150 // Add register to return instruction.
2151 RetRegs.push_back(VA.getLocReg());
Eric Christopher93bbe652010-10-22 01:28:00 +00002152 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002153
Chad Rosier0439cfc2011-11-08 21:12:00 +00002154 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002155 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002156 TII.get(RetOpc));
2157 AddOptionalDefs(MIB);
2158 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2159 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher93bbe652010-10-22 01:28:00 +00002160 return true;
2161}
2162
Chad Rosierc6916f82012-06-12 19:25:13 +00002163unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2164 if (UseReg)
2165 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2166 else
2167 return isThumb2 ? ARM::tBL : ARM::BL;
2168}
2169
2170unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth1c82d332013-07-27 11:23:08 +00002171 // Manually compute the global's type to avoid building it when unnecessary.
2172 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
2173 EVT LCREVT = TLI.getValueType(GVTy);
2174 if (!LCREVT.isSimple()) return 0;
2175
Bill Wendling76cce192013-12-29 08:00:04 +00002176 GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
Craig Topper062a2ba2014-04-25 05:30:21 +00002177 GlobalValue::ExternalLinkage, nullptr,
2178 Name);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002179 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier62a144f2012-12-17 19:59:43 +00002180 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher919772f2011-02-22 01:37:10 +00002181}
2182
Eric Christopher8b912662010-09-14 23:03:37 +00002183// A quick function that will emit a call for a named libcall in F with the
2184// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00002185// can emit a call for any libcall we can produce. This is an abridged version
2186// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00002187// like computed function pointers or strange arguments at call sites.
2188// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2189// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00002190bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2191 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002192
Eric Christopher8b912662010-09-14 23:03:37 +00002193 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002194 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002195 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002196 if (RetTy->isVoidTy())
2197 RetVT = MVT::isVoid;
2198 else if (!isTypeLegal(RetTy, RetVT))
2199 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002200
Chad Rosier90f9afe2012-05-11 18:51:55 +00002201 // Can't handle non-double multi-reg retvals.
Jush Luac96b762012-06-14 06:08:19 +00002202 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier90f9afe2012-05-11 18:51:55 +00002203 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002204 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002205 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002206 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2207 return false;
2208 }
2209
Eric Christopher79398062010-09-29 23:11:09 +00002210 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00002211 SmallVector<Value*, 8> Args;
2212 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002213 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00002214 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2215 Args.reserve(I->getNumOperands());
2216 ArgRegs.reserve(I->getNumOperands());
2217 ArgVTs.reserve(I->getNumOperands());
2218 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7990df12010-09-28 01:21:42 +00002219 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopher8b912662010-09-14 23:03:37 +00002220 Value *Op = I->getOperand(i);
2221 unsigned Arg = getRegForValue(Op);
2222 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002223
Chris Lattner229907c2011-07-18 04:54:35 +00002224 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002225 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002226 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002227
Eric Christopher8b912662010-09-14 23:03:37 +00002228 ISD::ArgFlagsTy Flags;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002229 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher8b912662010-09-14 23:03:37 +00002230 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002231
Eric Christopher8b912662010-09-14 23:03:37 +00002232 Args.push_back(Op);
2233 ArgRegs.push_back(Arg);
2234 ArgVTs.push_back(ArgVT);
2235 ArgFlags.push_back(Flags);
2236 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002237
Eric Christopher79398062010-09-29 23:11:09 +00002238 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00002239 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00002240 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002241 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2242 RegArgs, CC, NumBytes, false))
Eric Christopher79398062010-09-29 23:11:09 +00002243 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002244
Chad Rosierc6916f82012-06-12 19:25:13 +00002245 unsigned CalleeReg = 0;
2246 if (EnableARMLongCalls) {
2247 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2248 if (CalleeReg == 0) return false;
2249 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002250
Chad Rosierc6916f82012-06-12 19:25:13 +00002251 // Issue the call.
2252 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2253 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002254 DbgLoc, TII.get(CallOpc));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002255 // BL / BLX don't take a predicate, but tBL / tBLX do.
2256 if (isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002257 AddDefaultPred(MIB);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002258 if (EnableARMLongCalls)
2259 MIB.addReg(CalleeReg);
2260 else
2261 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosierc6916f82012-06-12 19:25:13 +00002262
Eric Christopher8b912662010-09-14 23:03:37 +00002263 // Add implicit physical register uses to the call.
2264 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002265 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002266
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002267 // Add a register mask with the call-preserved registers.
2268 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2269 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2270
Eric Christopher79398062010-09-29 23:11:09 +00002271 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002272 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002273 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002274
Eric Christopher8b912662010-09-14 23:03:37 +00002275 // Set all unused physreg defs as dead.
2276 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002277
Eric Christopher8b912662010-09-14 23:03:37 +00002278 return true;
2279}
2280
Chad Rosiera7ebc562011-11-11 23:31:03 +00002281bool ARMFastISel::SelectCall(const Instruction *I,
Craig Topper062a2ba2014-04-25 05:30:21 +00002282 const char *IntrMemName = nullptr) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002283 const CallInst *CI = cast<CallInst>(I);
2284 const Value *Callee = CI->getCalledValue();
2285
Chad Rosiera7ebc562011-11-11 23:31:03 +00002286 // Can't handle inline asm.
2287 if (isa<InlineAsm>(Callee)) return false;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002288
Chad Rosierdf42cf32012-12-11 00:18:02 +00002289 // Allow SelectionDAG isel to handle tail calls.
2290 if (CI->isTailCall()) return false;
2291
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002292 // Check the calling convention.
2293 ImmutableCallSite CS(CI);
2294 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00002295
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002296 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00002297
Chris Lattner229907c2011-07-18 04:54:35 +00002298 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2299 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Lue67e07b2012-07-19 09:49:00 +00002300 bool isVarArg = FTy->isVarArg();
Eric Christopher7ac602b2010-10-11 08:38:55 +00002301
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002302 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002303 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002304 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002305 if (RetTy->isVoidTy())
2306 RetVT = MVT::isVoid;
Chad Rosier5de1bea2011-11-08 00:03:32 +00002307 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2308 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002309 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002310
Chad Rosier90f9afe2012-05-11 18:51:55 +00002311 // Can't handle non-double multi-reg retvals.
2312 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2313 RetVT != MVT::i16 && RetVT != MVT::i32) {
2314 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002315 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002316 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002317 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2318 return false;
2319 }
2320
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002321 // Set up the argument vectors.
2322 SmallVector<Value*, 8> Args;
2323 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002324 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002325 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosierdccc4792012-02-15 00:23:55 +00002326 unsigned arg_size = CS.arg_size();
2327 Args.reserve(arg_size);
2328 ArgRegs.reserve(arg_size);
2329 ArgVTs.reserve(arg_size);
2330 ArgFlags.reserve(arg_size);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002331 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2332 i != e; ++i) {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002333 // If we're lowering a memory intrinsic instead of a regular call, skip the
2334 // last two arguments, which shouldn't be passed to the underlying function.
2335 if (IntrMemName && e-i <= 2)
2336 break;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002337
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002338 ISD::ArgFlagsTy Flags;
2339 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002340 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002341 Flags.setSExt();
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002342 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002343 Flags.setZExt();
2344
Chad Rosier8a98ec42011-11-04 00:58:10 +00002345 // FIXME: Only handle *easy* calls for now.
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002346 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2347 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2348 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2349 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002350 return false;
2351
Chris Lattner229907c2011-07-18 04:54:35 +00002352 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002353 MVT ArgVT;
Chad Rosierd0191a52011-11-05 20:16:15 +00002354 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2355 ArgVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002356 return false;
Chad Rosieree93ff72011-11-18 01:17:34 +00002357
2358 unsigned Arg = getRegForValue(*i);
2359 if (Arg == 0)
2360 return false;
2361
Rafael Espindolaea09c592014-02-18 22:05:46 +00002362 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002363 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002364
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002365 Args.push_back(*i);
2366 ArgRegs.push_back(Arg);
2367 ArgVTs.push_back(ArgVT);
2368 ArgFlags.push_back(Flags);
2369 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002370
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002371 // Handle the arguments now that we've gotten them.
2372 SmallVector<unsigned, 4> RegArgs;
2373 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002374 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2375 RegArgs, CC, NumBytes, isVarArg))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002376 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002377
Chad Rosierc6916f82012-06-12 19:25:13 +00002378 bool UseReg = false;
Chad Rosier223faf72012-05-23 18:38:57 +00002379 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosierc6916f82012-06-12 19:25:13 +00002380 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier223faf72012-05-23 18:38:57 +00002381
Chad Rosierc6916f82012-06-12 19:25:13 +00002382 unsigned CalleeReg = 0;
2383 if (UseReg) {
2384 if (IntrMemName)
2385 CalleeReg = getLibcallReg(IntrMemName);
2386 else
2387 CalleeReg = getRegForValue(Callee);
2388
Chad Rosier223faf72012-05-23 18:38:57 +00002389 if (CalleeReg == 0) return false;
2390 }
2391
Chad Rosierc6916f82012-06-12 19:25:13 +00002392 // Issue the call.
2393 unsigned CallOpc = ARMSelectCallOp(UseReg);
2394 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002395 DbgLoc, TII.get(CallOpc));
Chad Rosierc6916f82012-06-12 19:25:13 +00002396
Logan Chien2361f512013-08-22 12:08:04 +00002397 unsigned char OpFlags = 0;
2398
2399 // Add MO_PLT for global address or external symbol in the PIC relocation
2400 // model.
2401 if (Subtarget->isTargetELF() && TM.getRelocationModel() == Reloc::PIC_)
2402 OpFlags = ARMII::MO_PLT;
2403
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002404 // ARM calls don't take a predicate, but tBL / tBLX do.
2405 if(isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002406 AddDefaultPred(MIB);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002407 if (UseReg)
2408 MIB.addReg(CalleeReg);
2409 else if (!IntrMemName)
Logan Chien2361f512013-08-22 12:08:04 +00002410 MIB.addGlobalAddress(GV, 0, OpFlags);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002411 else
Logan Chien2361f512013-08-22 12:08:04 +00002412 MIB.addExternalSymbol(IntrMemName, OpFlags);
Jush Luac96b762012-06-14 06:08:19 +00002413
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002414 // Add implicit physical register uses to the call.
2415 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002416 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002417
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002418 // Add a register mask with the call-preserved registers.
2419 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2420 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2421
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002422 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002423 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002424 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2425 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002426
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002427 // Set all unused physreg defs as dead.
2428 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002429
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002430 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002431}
2432
Chad Rosier057b6d32011-11-14 23:04:09 +00002433bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002434 return Len <= 16;
2435}
2436
Jim Grosbach0c509fa2012-04-06 23:43:50 +00002437bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002438 uint64_t Len, unsigned Alignment) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002439 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier057b6d32011-11-14 23:04:09 +00002440 if (!ARMIsMemCpySmall(Len))
Chad Rosierab7223e2011-11-14 22:46:17 +00002441 return false;
2442
Chad Rosierab7223e2011-11-14 22:46:17 +00002443 while (Len) {
2444 MVT VT;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002445 if (!Alignment || Alignment >= 4) {
2446 if (Len >= 4)
2447 VT = MVT::i32;
2448 else if (Len >= 2)
2449 VT = MVT::i16;
2450 else {
2451 assert (Len == 1 && "Expected a length of 1!");
2452 VT = MVT::i8;
2453 }
2454 } else {
2455 // Bound based on alignment.
2456 if (Len >= 2 && Alignment == 2)
2457 VT = MVT::i16;
2458 else {
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002459 VT = MVT::i8;
2460 }
Chad Rosierab7223e2011-11-14 22:46:17 +00002461 }
2462
2463 bool RV;
2464 unsigned ResultReg;
2465 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002466 assert (RV == true && "Should be able to handle this load.");
Chad Rosierab7223e2011-11-14 22:46:17 +00002467 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002468 assert (RV == true && "Should be able to handle this store.");
Duncan Sandsae22c602012-02-05 14:20:11 +00002469 (void)RV;
Chad Rosierab7223e2011-11-14 22:46:17 +00002470
2471 unsigned Size = VT.getSizeInBits()/8;
2472 Len -= Size;
2473 Dest.Offset += Size;
2474 Src.Offset += Size;
2475 }
2476
2477 return true;
2478}
2479
Chad Rosiera7ebc562011-11-11 23:31:03 +00002480bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2481 // FIXME: Handle more intrinsics.
2482 switch (I.getIntrinsicID()) {
2483 default: return false;
Chad Rosier820d248c2012-05-30 17:23:22 +00002484 case Intrinsic::frameaddress: {
2485 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2486 MFI->setFrameAddressIsTaken(true);
2487
Craig Topper61e88f42014-11-21 05:58:21 +00002488 unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2489 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2490 : &ARM::GPRRegClass;
Chad Rosier820d248c2012-05-30 17:23:22 +00002491
2492 const ARMBaseRegisterInfo *RegInfo =
Eric Christopher1b21f002015-01-29 00:19:33 +00002493 static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
Chad Rosier820d248c2012-05-30 17:23:22 +00002494 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2495 unsigned SrcReg = FramePtr;
2496
2497 // Recursively load frame address
2498 // ldr r0 [fp]
2499 // ldr r0 [r0]
2500 // ldr r0 [r0]
2501 // ...
2502 unsigned DestReg;
2503 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2504 while (Depth--) {
2505 DestReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002506 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier820d248c2012-05-30 17:23:22 +00002507 TII.get(LdrOpc), DestReg)
2508 .addReg(SrcReg).addImm(0));
2509 SrcReg = DestReg;
2510 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002511 updateValueMap(&I, SrcReg);
Chad Rosier820d248c2012-05-30 17:23:22 +00002512 return true;
2513 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002514 case Intrinsic::memcpy:
2515 case Intrinsic::memmove: {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002516 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2517 // Don't handle volatile.
2518 if (MTI.isVolatile())
2519 return false;
Chad Rosierab7223e2011-11-14 22:46:17 +00002520
2521 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2522 // we would emit dead code because we don't currently handle memmoves.
2523 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2524 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier057b6d32011-11-14 23:04:09 +00002525 // Small memcpy's are common enough that we want to do them without a call
2526 // if possible.
Chad Rosierab7223e2011-11-14 22:46:17 +00002527 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier057b6d32011-11-14 23:04:09 +00002528 if (ARMIsMemCpySmall(Len)) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002529 Address Dest, Src;
2530 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2531 !ARMComputeAddress(MTI.getRawSource(), Src))
2532 return false;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002533 unsigned Alignment = MTI.getAlignment();
2534 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosierab7223e2011-11-14 22:46:17 +00002535 return true;
2536 }
2537 }
Jush Luac96b762012-06-14 06:08:19 +00002538
Chad Rosiera7ebc562011-11-11 23:31:03 +00002539 if (!MTI.getLength()->getType()->isIntegerTy(32))
2540 return false;
Jush Luac96b762012-06-14 06:08:19 +00002541
Chad Rosiera7ebc562011-11-11 23:31:03 +00002542 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2543 return false;
2544
2545 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2546 return SelectCall(&I, IntrMemName);
2547 }
2548 case Intrinsic::memset: {
2549 const MemSetInst &MSI = cast<MemSetInst>(I);
2550 // Don't handle volatile.
2551 if (MSI.isVolatile())
2552 return false;
Jush Luac96b762012-06-14 06:08:19 +00002553
Chad Rosiera7ebc562011-11-11 23:31:03 +00002554 if (!MSI.getLength()->getType()->isIntegerTy(32))
2555 return false;
Jush Luac96b762012-06-14 06:08:19 +00002556
Chad Rosiera7ebc562011-11-11 23:31:03 +00002557 if (MSI.getDestAddressSpace() > 255)
2558 return false;
Jush Luac96b762012-06-14 06:08:19 +00002559
Chad Rosiera7ebc562011-11-11 23:31:03 +00002560 return SelectCall(&I, "memset");
2561 }
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002562 case Intrinsic::trap: {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
Eli Bendersky2e2ce492013-01-30 16:30:19 +00002564 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002565 return true;
2566 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002567 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002568}
2569
Chad Rosieree7e4522011-11-02 00:18:48 +00002570bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luac96b762012-06-14 06:08:19 +00002571 // The high bits for a type smaller than the register size are assumed to be
Chad Rosieree7e4522011-11-02 00:18:48 +00002572 // undefined.
2573 Value *Op = I->getOperand(0);
2574
2575 EVT SrcVT, DestVT;
2576 SrcVT = TLI.getValueType(Op->getType(), true);
2577 DestVT = TLI.getValueType(I->getType(), true);
2578
2579 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2580 return false;
2581 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2582 return false;
2583
2584 unsigned SrcReg = getRegForValue(Op);
2585 if (!SrcReg) return false;
2586
2587 // Because the high bits are undefined, a truncate doesn't generate
2588 // any code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002589 updateValueMap(I, SrcReg);
Chad Rosieree7e4522011-11-02 00:18:48 +00002590 return true;
2591}
2592
Chad Rosier62a144f2012-12-17 19:59:43 +00002593unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier4489f942011-11-02 17:20:24 +00002594 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002595 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002596 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002597 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier4489f942011-11-02 17:20:24 +00002598 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002599
2600 // Table of which combinations can be emitted as a single instruction,
2601 // and which will require two.
2602 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2603 // ARM Thumb
2604 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2605 // ext: s z s z s z s z
2606 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2607 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2608 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2609 };
2610
2611 // Target registers for:
2612 // - For ARM can never be PC.
2613 // - For 16-bit Thumb are restricted to lower 8 registers.
2614 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2615 static const TargetRegisterClass *RCTbl[2][2] = {
2616 // Instructions: Two Single
2617 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2618 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2619 };
2620
2621 // Table governing the instruction(s) to be emitted.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002622 static const struct InstructionTable {
2623 uint32_t Opc : 16;
2624 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2625 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2626 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2627 } IT[2][2][3][2] = {
JF Bastien06ce03d2013-06-07 20:10:37 +00002628 { // Two instructions (first is left shift, second is in this table).
JF Bastiencd4c64d2013-07-17 05:46:46 +00002629 { // ARM Opc S Shift Imm
2630 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2631 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2632 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2633 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2634 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2635 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002636 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002637 { // Thumb Opc S Shift Imm
2638 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2639 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2640 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2641 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2642 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2643 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002644 }
2645 },
2646 { // Single instruction.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002647 { // ARM Opc S Shift Imm
2648 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2649 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2650 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2651 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2652 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2653 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002654 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002655 { // Thumb Opc S Shift Imm
2656 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2657 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2658 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2659 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2660 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2661 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002662 }
2663 }
2664 };
2665
2666 unsigned SrcBits = SrcVT.getSizeInBits();
2667 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien60a24422013-06-08 00:51:51 +00002668 (void) DestBits;
JF Bastien06ce03d2013-06-07 20:10:37 +00002669 assert((SrcBits < DestBits) && "can only extend to larger types");
2670 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2671 "other sizes unimplemented");
2672 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2673 "other sizes unimplemented");
2674
2675 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiencd4c64d2013-07-17 05:46:46 +00002676 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien06ce03d2013-06-07 20:10:37 +00002677 assert((Bitness < 3) && "sanity-check table bounds");
2678
2679 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2680 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiencd4c64d2013-07-17 05:46:46 +00002681 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2682 unsigned Opc = ITP->Opc;
JF Bastien06ce03d2013-06-07 20:10:37 +00002683 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiencd4c64d2013-07-17 05:46:46 +00002684 unsigned hasS = ITP->hasS;
2685 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2686 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2687 "only MOVsi has shift operand addressing mode");
2688 unsigned Imm = ITP->Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002689
2690 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2691 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002692 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien06ce03d2013-06-07 20:10:37 +00002693 unsigned ResultReg;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002694 // MOVsi encodes shift and immediate in shift operand addressing mode.
2695 // The following condition has the same value when emitting two
2696 // instruction sequences: both are shifts.
2697 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien06ce03d2013-06-07 20:10:37 +00002698
2699 // Either one or two instructions are emitted.
2700 // They're always of the form:
2701 // dst = in OP imm
2702 // CPSR is set only by 16-bit Thumb instructions.
2703 // Predicate, if any, is AL.
2704 // S bit, if available, is always 0.
2705 // When two are emitted the first's result will feed as the second's input,
2706 // that value is then dead.
2707 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2708 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2709 ResultReg = createResultReg(RC);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002710 bool isLsl = (0 == Instr) && !isSingleInstr;
2711 unsigned Opcode = isLsl ? LSLOpc : Opc;
2712 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2713 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002714 bool isKill = 1 == Instr;
2715 MachineInstrBuilder MIB = BuildMI(
Rafael Espindolaea09c592014-02-18 22:05:46 +00002716 *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
JF Bastien06ce03d2013-06-07 20:10:37 +00002717 if (setsCPSR)
2718 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach3fa74912013-08-16 23:37:36 +00002719 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002720 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
JF Bastien06ce03d2013-06-07 20:10:37 +00002721 if (hasS)
2722 AddDefaultCC(MIB);
2723 // Second instruction consumes the first's result.
2724 SrcReg = ResultReg;
Eli Friedmanc7035512011-05-25 23:49:02 +00002725 }
2726
Chad Rosier4489f942011-11-02 17:20:24 +00002727 return ResultReg;
2728}
2729
2730bool ARMFastISel::SelectIntExt(const Instruction *I) {
2731 // On ARM, in general, integer casts don't involve legal types; this code
2732 // handles promotable integers.
Chad Rosier4489f942011-11-02 17:20:24 +00002733 Type *DestTy = I->getType();
2734 Value *Src = I->getOperand(0);
2735 Type *SrcTy = Src->getType();
2736
Chad Rosier4489f942011-11-02 17:20:24 +00002737 bool isZExt = isa<ZExtInst>(I);
2738 unsigned SrcReg = getRegForValue(Src);
2739 if (!SrcReg) return false;
2740
Chad Rosier62a144f2012-12-17 19:59:43 +00002741 EVT SrcEVT, DestEVT;
2742 SrcEVT = TLI.getValueType(SrcTy, true);
2743 DestEVT = TLI.getValueType(DestTy, true);
2744 if (!SrcEVT.isSimple()) return false;
2745 if (!DestEVT.isSimple()) return false;
Patrik Hagglundc494d242012-12-17 14:30:06 +00002746
Chad Rosier62a144f2012-12-17 19:59:43 +00002747 MVT SrcVT = SrcEVT.getSimpleVT();
2748 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier4489f942011-11-02 17:20:24 +00002749 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2750 if (ResultReg == 0) return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002751 updateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002752 return true;
2753}
2754
Jush Lu4705da92012-08-03 02:37:48 +00002755bool ARMFastISel::SelectShift(const Instruction *I,
2756 ARM_AM::ShiftOpc ShiftTy) {
2757 // We handle thumb2 mode by target independent selector
2758 // or SelectionDAG ISel.
2759 if (isThumb2)
2760 return false;
2761
2762 // Only handle i32 now.
2763 EVT DestVT = TLI.getValueType(I->getType(), true);
2764 if (DestVT != MVT::i32)
2765 return false;
2766
2767 unsigned Opc = ARM::MOVsr;
2768 unsigned ShiftImm;
2769 Value *Src2Value = I->getOperand(1);
2770 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2771 ShiftImm = CI->getZExtValue();
2772
2773 // Fall back to selection DAG isel if the shift amount
2774 // is zero or greater than the width of the value type.
2775 if (ShiftImm == 0 || ShiftImm >=32)
2776 return false;
2777
2778 Opc = ARM::MOVsi;
2779 }
2780
2781 Value *Src1Value = I->getOperand(0);
2782 unsigned Reg1 = getRegForValue(Src1Value);
2783 if (Reg1 == 0) return false;
2784
Nadav Rotema8e15b02012-09-06 11:13:55 +00002785 unsigned Reg2 = 0;
Jush Lu4705da92012-08-03 02:37:48 +00002786 if (Opc == ARM::MOVsr) {
2787 Reg2 = getRegForValue(Src2Value);
2788 if (Reg2 == 0) return false;
2789 }
2790
JF Bastien13969d02013-05-29 15:45:47 +00002791 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu4705da92012-08-03 02:37:48 +00002792 if(ResultReg == 0) return false;
2793
Rafael Espindolaea09c592014-02-18 22:05:46 +00002794 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu4705da92012-08-03 02:37:48 +00002795 TII.get(Opc), ResultReg)
2796 .addReg(Reg1);
2797
2798 if (Opc == ARM::MOVsi)
2799 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2800 else if (Opc == ARM::MOVsr) {
2801 MIB.addReg(Reg2);
2802 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2803 }
2804
2805 AddOptionalDefs(MIB);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002806 updateValueMap(I, ResultReg);
Jush Lu4705da92012-08-03 02:37:48 +00002807 return true;
2808}
2809
Eric Christopherc3e118e2010-09-02 23:43:26 +00002810// TODO: SoftFP support.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002811bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
Eric Christopher2ff757d2010-09-09 01:06:51 +00002812
Eric Christopher84bdfd82010-07-21 22:26:11 +00002813 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002814 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002815 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002816 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002817 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002818 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002819 return SelectBranch(I);
Chad Rosierded4c992012-02-07 23:56:08 +00002820 case Instruction::IndirectBr:
2821 return SelectIndirectBr(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002822 case Instruction::ICmp:
2823 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002824 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002825 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002826 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002827 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002828 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002829 case Instruction::SIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002830 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosiera8a8ac52012-02-03 19:42:52 +00002831 case Instruction::UIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002832 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002833 case Instruction::FPToSI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002834 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosier41f0e782012-02-03 20:27:51 +00002835 case Instruction::FPToUI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002836 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier685b20c2012-02-06 23:50:07 +00002837 case Instruction::Add:
2838 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosierbd471252012-02-08 02:29:21 +00002839 case Instruction::Or:
2840 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier0ee8c512012-02-08 02:45:44 +00002841 case Instruction::Sub:
2842 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002843 case Instruction::FAdd:
Chad Rosier685b20c2012-02-06 23:50:07 +00002844 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002845 case Instruction::FSub:
Chad Rosier685b20c2012-02-06 23:50:07 +00002846 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002847 case Instruction::FMul:
Chad Rosier685b20c2012-02-06 23:50:07 +00002848 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002849 case Instruction::SDiv:
Chad Rosieraaa55a82012-02-03 21:07:27 +00002850 return SelectDiv(I, /*isSigned*/ true);
2851 case Instruction::UDiv:
2852 return SelectDiv(I, /*isSigned*/ false);
Eric Christophereae1b382010-10-11 08:37:26 +00002853 case Instruction::SRem:
Chad Rosierb84a4b42012-02-03 21:23:45 +00002854 return SelectRem(I, /*isSigned*/ true);
2855 case Instruction::URem:
2856 return SelectRem(I, /*isSigned*/ false);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002857 case Instruction::Call:
Chad Rosiera7ebc562011-11-11 23:31:03 +00002858 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2859 return SelectIntrinsicCall(*II);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002860 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002861 case Instruction::Select:
2862 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002863 case Instruction::Ret:
2864 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002865 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002866 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002867 case Instruction::ZExt:
2868 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002869 return SelectIntExt(I);
Jush Lu4705da92012-08-03 02:37:48 +00002870 case Instruction::Shl:
2871 return SelectShift(I, ARM_AM::lsl);
2872 case Instruction::LShr:
2873 return SelectShift(I, ARM_AM::lsr);
2874 case Instruction::AShr:
2875 return SelectShift(I, ARM_AM::asr);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002876 default: break;
2877 }
2878 return false;
2879}
2880
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002881namespace {
2882// This table describes sign- and zero-extend instructions which can be
2883// folded into a preceding load. All of these extends have an immediate
2884// (sometimes a mask and sometimes a shift) that's applied after
2885// extension.
2886const struct FoldableLoadExtendsStruct {
2887 uint16_t Opc[2]; // ARM, Thumb.
2888 uint8_t ExpectedImm;
2889 uint8_t isZExt : 1;
2890 uint8_t ExpectedVT : 7;
2891} FoldableLoadExtends[] = {
2892 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2893 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2894 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2895 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2896 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2897};
2898}
2899
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002900/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002901/// vreg is being provided by the specified load instruction. If possible,
2902/// try to fold the load as an operand to the instruction, returning true if
2903/// successful.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002904bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2905 const LoadInst *LI) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002906 // Verify we have a legal type before going any further.
2907 MVT VT;
2908 if (!isLoadTypeLegal(LI->getType(), VT))
2909 return false;
2910
2911 // Combine load followed by zero- or sign-extend.
2912 // ldrb r1, [r0] ldrb r1, [r0]
2913 // uxtb r2, r1 =>
2914 // mov r3, r2 mov r3, r1
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002915 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2916 return false;
2917 const uint64_t Imm = MI->getOperand(2).getImm();
2918
2919 bool Found = false;
2920 bool isZExt;
2921 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2922 i != e; ++i) {
2923 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2924 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2925 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2926 Found = true;
2927 isZExt = FoldableLoadExtends[i].isZExt;
2928 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002929 }
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002930 if (!Found) return false;
2931
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002932 // See if we can handle this address.
2933 Address Addr;
2934 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luac96b762012-06-14 06:08:19 +00002935
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002936 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier563de602011-12-13 19:22:14 +00002937 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002938 return false;
2939 MI->eraseFromParent();
2940 return true;
2941}
2942
Jush Lu47172a02012-09-27 05:21:41 +00002943unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002944 unsigned Align, MVT VT) {
Jush Lu47172a02012-09-27 05:21:41 +00002945 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2946 ARMConstantPoolConstant *CPV =
2947 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2948 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2949
2950 unsigned Opc;
2951 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2952 // Load value.
2953 if (isThumb2) {
Jim Grosbach5f71aab2013-08-26 20:07:29 +00002954 DestReg1 = constrainOperandRegClass(TII.get(ARM::t2LDRpci), DestReg1, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002955 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu47172a02012-09-27 05:21:41 +00002956 TII.get(ARM::t2LDRpci), DestReg1)
2957 .addConstantPoolIndex(Idx));
2958 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2959 } else {
2960 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +00002961 DestReg1 = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg1, 0);
Jush Lu47172a02012-09-27 05:21:41 +00002962 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002963 DbgLoc, TII.get(ARM::LDRcp), DestReg1)
Jush Lu47172a02012-09-27 05:21:41 +00002964 .addConstantPoolIndex(Idx).addImm(0));
2965 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2966 }
2967
2968 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2969 if (GlobalBaseReg == 0) {
2970 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2971 AFI->setGlobalBaseReg(GlobalBaseReg);
2972 }
2973
2974 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
Jim Grosbach5f71aab2013-08-26 20:07:29 +00002975 DestReg2 = constrainOperandRegClass(TII.get(Opc), DestReg2, 0);
2976 DestReg1 = constrainOperandRegClass(TII.get(Opc), DestReg1, 1);
2977 GlobalBaseReg = constrainOperandRegClass(TII.get(Opc), GlobalBaseReg, 2);
Jush Lu47172a02012-09-27 05:21:41 +00002978 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002979 DbgLoc, TII.get(Opc), DestReg2)
Jush Lu47172a02012-09-27 05:21:41 +00002980 .addReg(DestReg1)
2981 .addReg(GlobalBaseReg);
2982 if (!UseGOTOFF)
2983 MIB.addImm(0);
2984 AddOptionalDefs(MIB);
2985
2986 return DestReg2;
2987}
2988
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002989bool ARMFastISel::fastLowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +00002990 if (!FuncInfo.CanLowerReturn)
2991 return false;
2992
2993 const Function *F = FuncInfo.Fn;
2994 if (F->isVarArg())
2995 return false;
2996
2997 CallingConv::ID CC = F->getCallingConv();
2998 switch (CC) {
2999 default:
3000 return false;
3001 case CallingConv::Fast:
3002 case CallingConv::C:
3003 case CallingConv::ARM_AAPCS_VFP:
3004 case CallingConv::ARM_AAPCS:
3005 case CallingConv::ARM_APCS:
3006 break;
3007 }
3008
3009 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3010 // which are passed in r0 - r3.
3011 unsigned Idx = 1;
3012 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3013 I != E; ++I, ++Idx) {
3014 if (Idx > 4)
3015 return false;
3016
3017 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3018 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
3019 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3020 return false;
3021
3022 Type *ArgTy = I->getType();
3023 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3024 return false;
3025
3026 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosier1b33e8d2013-02-26 01:05:31 +00003027 if (!ArgVT.isSimple()) return false;
Evan Cheng615620c2013-02-11 01:27:15 +00003028 switch (ArgVT.getSimpleVT().SimpleTy) {
3029 case MVT::i8:
3030 case MVT::i16:
3031 case MVT::i32:
3032 break;
3033 default:
3034 return false;
3035 }
3036 }
3037
3038
3039 static const uint16_t GPRArgRegs[] = {
3040 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3041 };
3042
Jim Grosbachd69f3ed2013-08-16 23:37:23 +00003043 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Evan Cheng615620c2013-02-11 01:27:15 +00003044 Idx = 0;
3045 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3046 I != E; ++I, ++Idx) {
Evan Cheng615620c2013-02-11 01:27:15 +00003047 unsigned SrcReg = GPRArgRegs[Idx];
3048 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3049 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3050 // Without this, EmitLiveInCopies may eliminate the livein if its only
3051 // use is a bitcast (which isn't turned into an instruction).
3052 unsigned ResultReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00003053 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3054 TII.get(TargetOpcode::COPY),
Evan Cheng615620c2013-02-11 01:27:15 +00003055 ResultReg).addReg(DstReg, getKillRegState(true));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003056 updateValueMap(I, ResultReg);
Evan Cheng615620c2013-02-11 01:27:15 +00003057 }
3058
3059 return true;
3060}
3061
Eric Christopher84bdfd82010-07-21 22:26:11 +00003062namespace llvm {
Bob Wilson3e6fa462012-08-03 04:06:28 +00003063 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3064 const TargetLibraryInfo *libInfo) {
Eric Christopher5501b7e2010-10-11 20:05:22 +00003065 const TargetMachine &TM = funcInfo.MF->getTarget();
Eric Christopher1b21f002015-01-29 00:19:33 +00003066 const ARMSubtarget &STI =
3067 static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget());
JF Bastien18db1f22013-06-14 02:49:43 +00003068 // Thumb2 support on iOS; ARM support on iOS, Linux and NaCl.
3069 bool UseFastISel = false;
Eric Christopher1b21f002015-01-29 00:19:33 +00003070 UseFastISel |= STI.isTargetMachO() && !STI.isThumb1Only();
3071 UseFastISel |= STI.isTargetLinux() && !STI.isThumb();
3072 UseFastISel |= STI.isTargetNaCl() && !STI.isThumb();
JF Bastien18db1f22013-06-14 02:49:43 +00003073
3074 if (UseFastISel) {
3075 // iOS always has a FP for backtracking, force other targets
3076 // to keep their FP when doing FastISel. The emitted code is
3077 // currently superior, and in cases like test-suite's lencod
3078 // FastISel isn't quite correct when FP is eliminated.
3079 TM.Options.NoFramePointerElim = true;
Bob Wilson3e6fa462012-08-03 04:06:28 +00003080 return new ARMFastISel(funcInfo, libInfo);
JF Bastien18db1f22013-06-14 02:49:43 +00003081 }
Craig Topper062a2ba2014-04-25 05:30:21 +00003082 return nullptr;
Eric Christopher84bdfd82010-07-21 22:26:11 +00003083 }
3084}