blob: 4175b4af86e60cb08783c1c6627700c2930026fb [file] [log] [blame]
Eric Christopher84bdfd82010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000017#include "ARMBaseRegisterInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien3c6bb8e2013-06-11 22:13:46 +000024#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineMemOperand.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000034#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
36#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
Chandler Carruth03eb0de2014-03-04 10:40:04 +000038#include "llvm/IR/GetElementPtrTypeIterator.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/GlobalVariable.h"
40#include "llvm/IR/Instructions.h"
41#include "llvm/IR/IntrinsicInst.h"
42#include "llvm/IR/Module.h"
43#include "llvm/IR/Operator.h"
Eric Christopher663f4992010-08-17 00:46:57 +000044#include "llvm/Support/CommandLine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000045#include "llvm/Support/ErrorHandling.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000046#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher347f4c32010-12-15 23:47:29 +000052extern cl::opt<bool> EnableARMLongCalls;
53
Eric Christopher84bdfd82010-07-21 22:26:11 +000054namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000055
Eric Christopherfef5f312010-11-19 22:30:02 +000056 // All possible address modes, plus some.
57 typedef struct Address {
58 enum {
59 RegBase,
60 FrameIndexBase
61 } BaseType;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000062
Eric Christopherfef5f312010-11-19 22:30:02 +000063 union {
64 unsigned Reg;
65 int FI;
66 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000067
Eric Christopherfef5f312010-11-19 22:30:02 +000068 int Offset;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000069
Eric Christopherfef5f312010-11-19 22:30:02 +000070 // Innocuous defaults for our address.
71 Address()
Jim Grosbach4e983162011-05-16 22:24:07 +000072 : BaseType(RegBase), Offset(0) {
Eric Christopherfef5f312010-11-19 22:30:02 +000073 Base.Reg = 0;
74 }
75 } Address;
Eric Christopher84bdfd82010-07-21 22:26:11 +000076
Craig Topper26696312014-03-18 07:27:13 +000077class ARMFastISel final : public FastISel {
Eric Christopher84bdfd82010-07-21 22:26:11 +000078
79 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
80 /// make the right decision when generating code for different targets.
81 const ARMSubtarget *Subtarget;
Bill Wendling6c1d9592013-12-30 05:17:29 +000082 Module &M;
Eric Christopher09f757d2010-08-17 01:25:29 +000083 const TargetMachine &TM;
84 const TargetInstrInfo &TII;
85 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +000086 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +000087
Eric Christopherb024be32010-09-29 22:24:45 +000088 // Convenience variables to avoid some queries.
Chad Rosier0439cfc2011-11-08 21:12:00 +000089 bool isThumb2;
Eric Christopherb024be32010-09-29 22:24:45 +000090 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +000091
Eric Christopher84bdfd82010-07-21 22:26:11 +000092 public:
Bob Wilson3e6fa462012-08-03 04:06:28 +000093 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
94 const TargetLibraryInfo *libInfo)
Eric Christopherd9134482014-08-04 21:25:23 +000095 : FastISel(funcInfo, libInfo),
Eric Christopherc125e122015-01-29 00:19:37 +000096 Subtarget(
97 &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget())),
Eric Christopherd9134482014-08-04 21:25:23 +000098 M(const_cast<Module &>(*funcInfo.Fn->getParent())),
Eric Christopherc125e122015-01-29 00:19:37 +000099 TM(funcInfo.MF->getTarget()), TII(*Subtarget->getInstrInfo()),
100 TLI(*Subtarget->getTargetLowering()) {
Eric Christopher8d03b8a2010-08-23 22:32:45 +0000101 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier0439cfc2011-11-08 21:12:00 +0000102 isThumb2 = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +0000103 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000104 }
105
Eric Christopherd8e8a292010-08-20 00:20:31 +0000106 // Code from FastISel.cpp.
Craig Topperfd1c9252012-08-18 21:38:45 +0000107 private:
Juergen Ributzka88e32512014-09-03 20:56:59 +0000108 unsigned fastEmitInst_r(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000109 const TargetRegisterClass *RC,
110 unsigned Op0, bool Op0IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000111 unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 unsigned Op1, bool Op1IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000115 unsigned fastEmitInst_rrr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000116 const TargetRegisterClass *RC,
117 unsigned Op0, bool Op0IsKill,
118 unsigned Op1, bool Op1IsKill,
119 unsigned Op2, bool Op2IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000120 unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000124 unsigned fastEmitInst_rri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 unsigned Op1, bool Op1IsKill,
128 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000129 unsigned fastEmitInst_i(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000130 const TargetRegisterClass *RC,
131 uint64_t Imm);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000132
Eric Christopherd8e8a292010-08-20 00:20:31 +0000133 // Backend specific FastISel code.
Craig Topperfd1c9252012-08-18 21:38:45 +0000134 private:
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000135 bool fastSelectInstruction(const Instruction *I) override;
136 unsigned fastMaterializeConstant(const Constant *C) override;
137 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000138 bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
139 const LoadInst *LI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000140 bool fastLowerArguments() override;
Craig Topperfd1c9252012-08-18 21:38:45 +0000141 private:
Eric Christopher84bdfd82010-07-21 22:26:11 +0000142 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000143
Eric Christopher00202ee2010-08-23 21:44:12 +0000144 // Instruction selection routines.
Eric Christophercc766a22010-09-10 23:10:30 +0000145 private:
Eric Christopher2f8637d2010-10-21 21:47:51 +0000146 bool SelectLoad(const Instruction *I);
147 bool SelectStore(const Instruction *I);
148 bool SelectBranch(const Instruction *I);
Chad Rosierded4c992012-02-07 23:56:08 +0000149 bool SelectIndirectBr(const Instruction *I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000150 bool SelectCmp(const Instruction *I);
151 bool SelectFPExt(const Instruction *I);
152 bool SelectFPTrunc(const Instruction *I);
Chad Rosier685b20c2012-02-06 23:50:07 +0000153 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
154 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosiere023d5d2012-02-03 21:14:11 +0000155 bool SelectIToFP(const Instruction *I, bool isSigned);
156 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosieraaa55a82012-02-03 21:07:27 +0000157 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosierb84a4b42012-02-03 21:23:45 +0000158 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosiera7ebc562011-11-11 23:31:03 +0000159 bool SelectCall(const Instruction *I, const char *IntrMemName);
160 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000161 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000162 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000163 bool SelectTrunc(const Instruction *I);
164 bool SelectIntExt(const Instruction *I);
Jush Lu4705da92012-08-03 02:37:48 +0000165 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000166
Eric Christopher00202ee2010-08-23 21:44:12 +0000167 // Utility routines.
Eric Christopher0d274a02010-08-19 00:37:05 +0000168 private:
Chris Lattner229907c2011-07-18 04:54:35 +0000169 bool isTypeLegal(Type *Ty, MVT &VT);
170 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000171 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
David Blaikie3ef249c92015-01-30 23:04:39 +0000172 bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000173 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosiera26979b2011-12-14 17:26:05 +0000174 unsigned Alignment = 0, bool isZExt = true,
175 bool allocReg = true);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000176 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +0000177 unsigned Alignment = 0);
Eric Christopherfef5f312010-11-19 22:30:02 +0000178 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier150d35b2012-12-17 22:35:29 +0000179 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier057b6d32011-11-14 23:04:09 +0000180 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosier9f5c68a2012-12-06 01:34:31 +0000181 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
182 unsigned Alignment);
Chad Rosier62a144f2012-12-17 19:59:43 +0000183 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000184 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
185 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
186 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
187 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
188 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000189 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000190 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000191
Eric Christopher1b21f002015-01-29 00:19:33 +0000192 const TargetLowering *getTargetLowering() { return &TLI; }
Christian Pirker238c7c12014-05-12 11:19:20 +0000193
Eric Christopher72497e52010-09-10 23:18:12 +0000194 // Call handling routines.
195 private:
Jush Lue67e07b2012-07-19 09:49:00 +0000196 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
197 bool Return,
198 bool isVarArg);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000199 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000200 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000201 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000202 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
203 SmallVectorImpl<unsigned> &RegArgs,
204 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000205 unsigned &NumBytes,
206 bool isVarArg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000207 unsigned getLibcallReg(const Twine &Name);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000208 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000209 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000210 unsigned &NumBytes, bool isVarArg);
Eric Christopher7990df12010-09-28 01:21:42 +0000211 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000212
213 // OptionalDef handling routines.
214 private:
Eric Christopher174d8722011-03-12 01:09:29 +0000215 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000216 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
217 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier150d35b2012-12-17 22:35:29 +0000218 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000219 const MachineInstrBuilder &MIB,
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000220 unsigned Flags, bool useAM3);
Eric Christopher0d274a02010-08-19 00:37:05 +0000221};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000222
223} // end anonymous namespace
224
Eric Christopher72497e52010-09-10 23:18:12 +0000225#include "ARMGenCallingConv.inc"
Eric Christopher84bdfd82010-07-21 22:26:11 +0000226
Eric Christopher0d274a02010-08-19 00:37:05 +0000227// DefinesOptionalPredicate - This is different from DefinesPredicate in that
228// we don't care about implicit defs here, just places we'll need to add a
229// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
230bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000231 if (!MI->hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000232 return false;
233
234 // Look to see if our OptionalDef is defining CPSR or CCR.
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 const MachineOperand &MO = MI->getOperand(i);
Eric Christopher985d9e42010-08-20 00:36:24 +0000237 if (!MO.isReg() || !MO.isDef()) continue;
238 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000239 *CPSR = true;
240 }
241 return true;
242}
243
Eric Christopher174d8722011-03-12 01:09:29 +0000244bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000245 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000246
Joey Goulya5153cb2013-09-09 14:21:49 +0000247 // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000248 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000249 AFI->isThumb2Function())
Joey Goulya5153cb2013-09-09 14:21:49 +0000250 return MI->isPredicable();
Eric Christopher501d2e22011-04-29 00:03:10 +0000251
Evan Cheng6cc775f2011-06-28 19:10:37 +0000252 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
253 if (MCID.OpInfo[i].isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000254 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000255
Eric Christopher174d8722011-03-12 01:09:29 +0000256 return false;
257}
258
Eric Christopher0d274a02010-08-19 00:37:05 +0000259// If the machine is predicable go ahead and add the predicate operands, if
260// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000261// TODO: If we want to support thumb1 then we'll need to deal with optional
262// CPSR defs that need to be added before the remaining operands. See s_cc_out
263// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000264const MachineInstrBuilder &
265ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
266 MachineInstr *MI = &*MIB;
267
Eric Christopher174d8722011-03-12 01:09:29 +0000268 // Do we use a predicate? or...
269 // Are we NEON in ARM mode and have a predicate operand? If so, I know
270 // we're not predicable but add it anyways.
Joey Goulya5153cb2013-09-09 14:21:49 +0000271 if (isARMNEONPred(MI))
Eric Christopher0d274a02010-08-19 00:37:05 +0000272 AddDefaultPred(MIB);
Eric Christopher501d2e22011-04-29 00:03:10 +0000273
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000274 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher0d274a02010-08-19 00:37:05 +0000275 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000276 bool CPSR = false;
Eric Christopher0d274a02010-08-19 00:37:05 +0000277 if (DefinesOptionalPredicate(MI, &CPSR)) {
278 if (CPSR)
279 AddDefaultT1CC(MIB);
280 else
281 AddDefaultCC(MIB);
282 }
283 return MIB;
284}
285
Juergen Ributzka88e32512014-09-03 20:56:59 +0000286unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000287 const TargetRegisterClass *RC,
288 unsigned Op0, bool Op0IsKill) {
289 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000291
Jim Grosbach06c2a682013-08-16 23:37:31 +0000292 // Make sure the input operand is sufficiently constrained to be legal
293 // for this instruction.
294 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000295 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000296 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
297 ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000298 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000299 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000300 .addReg(Op0, Op0IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000302 TII.get(TargetOpcode::COPY), ResultReg)
303 .addReg(II.ImplicitDefs[0]));
304 }
305 return ResultReg;
306}
307
Juergen Ributzka88e32512014-09-03 20:56:59 +0000308unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000309 const TargetRegisterClass *RC,
310 unsigned Op0, bool Op0IsKill,
311 unsigned Op1, bool Op1IsKill) {
312 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000313 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000314
Jim Grosbach06c2a682013-08-16 23:37:31 +0000315 // Make sure the input operands are sufficiently constrained to be legal
316 // for this instruction.
317 Op0 = constrainOperandRegClass(II, Op0, 1);
318 Op1 = constrainOperandRegClass(II, Op1, 2);
319
Chad Rosier0bc51322012-02-15 17:36:21 +0000320 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000321 AddOptionalDefs(
322 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000325 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000327 .addReg(Op0, Op0IsKill * RegState::Kill)
328 .addReg(Op1, Op1IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000330 TII.get(TargetOpcode::COPY), ResultReg)
331 .addReg(II.ImplicitDefs[0]));
332 }
333 return ResultReg;
334}
335
Juergen Ributzka88e32512014-09-03 20:56:59 +0000336unsigned ARMFastISel::fastEmitInst_rrr(unsigned MachineInstOpcode,
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000337 const TargetRegisterClass *RC,
338 unsigned Op0, bool Op0IsKill,
339 unsigned Op1, bool Op1IsKill,
340 unsigned Op2, bool Op2IsKill) {
341 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000342 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000343
Jim Grosbach06c2a682013-08-16 23:37:31 +0000344 // Make sure the input operands are sufficiently constrained to be legal
345 // for this instruction.
346 Op0 = constrainOperandRegClass(II, Op0, 1);
347 Op1 = constrainOperandRegClass(II, Op1, 2);
348 Op2 = constrainOperandRegClass(II, Op1, 3);
349
Chad Rosier0bc51322012-02-15 17:36:21 +0000350 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000351 AddOptionalDefs(
352 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000356 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000358 .addReg(Op0, Op0IsKill * RegState::Kill)
359 .addReg(Op1, Op1IsKill * RegState::Kill)
360 .addReg(Op2, Op2IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000362 TII.get(TargetOpcode::COPY), ResultReg)
363 .addReg(II.ImplicitDefs[0]));
364 }
365 return ResultReg;
366}
367
Juergen Ributzka88e32512014-09-03 20:56:59 +0000368unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000369 const TargetRegisterClass *RC,
370 unsigned Op0, bool Op0IsKill,
371 uint64_t Imm) {
372 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000373 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000374
Jim Grosbach06c2a682013-08-16 23:37:31 +0000375 // Make sure the input operand is sufficiently constrained to be legal
376 // for this instruction.
377 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000378 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000379 AddOptionalDefs(
380 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
381 .addReg(Op0, Op0IsKill * RegState::Kill)
382 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000383 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000384 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000385 .addReg(Op0, Op0IsKill * RegState::Kill)
386 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000388 TII.get(TargetOpcode::COPY), ResultReg)
389 .addReg(II.ImplicitDefs[0]));
390 }
391 return ResultReg;
392}
393
Juergen Ributzka88e32512014-09-03 20:56:59 +0000394unsigned ARMFastISel::fastEmitInst_rri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000395 const TargetRegisterClass *RC,
396 unsigned Op0, bool Op0IsKill,
397 unsigned Op1, bool Op1IsKill,
398 uint64_t Imm) {
399 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000400 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000401
Jim Grosbach06c2a682013-08-16 23:37:31 +0000402 // Make sure the input operands are sufficiently constrained to be legal
403 // for this instruction.
404 Op0 = constrainOperandRegClass(II, Op0, 1);
405 Op1 = constrainOperandRegClass(II, Op1, 2);
Chad Rosier0bc51322012-02-15 17:36:21 +0000406 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000407 AddOptionalDefs(
408 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
409 .addReg(Op0, Op0IsKill * RegState::Kill)
410 .addReg(Op1, Op1IsKill * RegState::Kill)
411 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000412 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000413 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000414 .addReg(Op0, Op0IsKill * RegState::Kill)
415 .addReg(Op1, Op1IsKill * RegState::Kill)
416 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000418 TII.get(TargetOpcode::COPY), ResultReg)
419 .addReg(II.ImplicitDefs[0]));
420 }
421 return ResultReg;
422}
423
Juergen Ributzka88e32512014-09-03 20:56:59 +0000424unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000425 const TargetRegisterClass *RC,
426 uint64_t Imm) {
427 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000428 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000429
Chad Rosier0bc51322012-02-15 17:36:21 +0000430 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000431 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
432 ResultReg).addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000433 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000434 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000435 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000436 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000437 TII.get(TargetOpcode::COPY), ResultReg)
438 .addReg(II.ImplicitDefs[0]));
439 }
440 return ResultReg;
441}
442
Eric Christopher860fc932010-09-10 00:34:35 +0000443// TODO: Don't worry about 64-bit now, but when this is fixed remove the
444// checks from the various callers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000445unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000446 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000447
Eric Christopher4bd70472010-09-09 21:44:45 +0000448 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000449 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000450 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher4bd70472010-09-09 21:44:45 +0000451 .addReg(SrcReg));
452 return MoveReg;
453}
454
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000455unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000456 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000457
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000458 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000459 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000460 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000461 .addReg(SrcReg));
462 return MoveReg;
463}
464
Eric Christopher3cf63f12010-09-09 00:19:41 +0000465// For double width floating point we need to materialize two constants
466// (the high and the low) into integer registers then use a move to get
467// the combined constant into an FP reg.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000468unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher3cf63f12010-09-09 00:19:41 +0000469 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000470 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000471
Eric Christopher3cf63f12010-09-09 00:19:41 +0000472 // This checks to see if we can use VFP3 instructions to materialize
473 // a constant, otherwise we have to go through the constant pool.
474 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000475 int Imm;
476 unsigned Opc;
477 if (is64bit) {
478 Imm = ARM_AM::getFP64Imm(Val);
479 Opc = ARM::FCONSTD;
480 } else {
481 Imm = ARM_AM::getFP32Imm(Val);
482 Opc = ARM::FCONSTS;
483 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000484 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000485 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
486 TII.get(Opc), DestReg).addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000487 return DestReg;
488 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000489
Eric Christopher860fc932010-09-10 00:34:35 +0000490 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000491 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000492
Eric Christopher22fd29a2010-09-09 23:50:00 +0000493 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000494 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000495 if (Align == 0) {
496 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000497 Align = DL.getTypeAllocSize(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000498 }
499 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
500 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
501 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000502
Eric Christopher860fc932010-09-10 00:34:35 +0000503 // The extra reg is for addrmode5.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000504 AddOptionalDefs(
505 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
506 .addConstantPoolIndex(Idx)
507 .addReg(0));
Eric Christopher22fd29a2010-09-09 23:50:00 +0000508 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000509}
510
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000511unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopher7ac602b2010-10-11 08:38:55 +0000512
Chad Rosier67f96882011-11-04 22:29:00 +0000513 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000514 return 0;
Eric Christophere4dd7372010-11-03 20:21:17 +0000515
516 // If we can do this in a single instruction without a constant pool entry
517 // do so now.
518 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000519 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier0439cfc2011-11-08 21:12:00 +0000520 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier2e82ad12012-11-27 01:06:49 +0000521 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
522 &ARM::GPRRegClass;
523 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier67f96882011-11-04 22:29:00 +0000525 TII.get(Opc), ImmReg)
Chad Rosierd0191a52011-11-05 20:16:15 +0000526 .addImm(CI->getZExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000527 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000528 }
529
Chad Rosier2a3503e2011-11-11 00:36:21 +0000530 // Use MVN to emit negative constants.
531 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
532 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosiere19b0a92011-11-11 06:27:41 +0000533 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier2a3503e2011-11-11 00:36:21 +0000534 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosiere19b0a92011-11-11 06:27:41 +0000535 if (UseImm) {
Chad Rosier2a3503e2011-11-11 00:36:21 +0000536 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
Juergen Ributzka2cbcf7a2014-08-13 21:39:18 +0000537 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
538 &ARM::GPRRegClass;
539 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000540 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier2a3503e2011-11-11 00:36:21 +0000541 TII.get(Opc), ImmReg)
542 .addImm(Imm));
543 return ImmReg;
544 }
545 }
546
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000547 unsigned ResultReg = 0;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000548 if (Subtarget->useMovt(*FuncInfo.MF))
Juergen Ributzka88e32512014-09-03 20:56:59 +0000549 ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000550
551 if (ResultReg)
552 return ResultReg;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000553
Chad Rosier2a3503e2011-11-11 00:36:21 +0000554 // Load from constant pool. For now 32-bit only.
Chad Rosier67f96882011-11-04 22:29:00 +0000555 if (VT != MVT::i32)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000556 return 0;
Chad Rosier67f96882011-11-04 22:29:00 +0000557
Eric Christopherc3e118e2010-09-02 23:43:26 +0000558 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000559 unsigned Align = DL.getPrefTypeAlignment(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000560 if (Align == 0) {
561 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000562 Align = DL.getTypeAllocSize(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000563 }
564 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000565 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000566 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000567 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000568 TII.get(ARM::t2LDRpci), ResultReg)
569 .addConstantPoolIndex(Idx));
Tim Northovere42fb072014-02-04 10:38:46 +0000570 else {
Eric Christopher22d04922010-11-12 09:48:30 +0000571 // The extra immediate is for addrmode2.
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000572 ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000574 TII.get(ARM::LDRcp), ResultReg)
575 .addConstantPoolIndex(Idx)
576 .addImm(0));
Tim Northovere42fb072014-02-04 10:38:46 +0000577 }
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000578 return ResultReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000579}
580
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000581unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000582 // For now 32-bit only.
Duncan Sands14627772010-11-03 12:17:33 +0000583 if (VT != MVT::i32) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000584
Eric Christopher7787f792010-10-02 00:32:44 +0000585 Reloc::Model RelocM = TM.getRelocationModel();
Jush Lue87e5592012-08-29 02:41:21 +0000586 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Craig Topper61e88f42014-11-21 05:58:21 +0000587 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
588 : &ARM::GPRRegClass;
Chad Rosier65710a72012-11-07 00:13:01 +0000589 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000590
Tim Northoverd6a729b2014-01-06 14:28:05 +0000591 // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
JF Bastien18db1f22013-06-14 02:49:43 +0000592 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
593 bool IsThreadLocal = GVar && GVar->isThreadLocal();
Tim Northoverd6a729b2014-01-06 14:28:05 +0000594 if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
JF Bastien18db1f22013-06-14 02:49:43 +0000595
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000596 // Use movw+movt when possible, it avoids constant pool entries.
Tim Northoverfa36dfe2013-11-26 12:45:05 +0000597 // Non-darwin targets only support static movt relocations in FastISel.
Eric Christopherc1058df2014-07-04 01:55:26 +0000598 if (Subtarget->useMovt(*FuncInfo.MF) &&
Tim Northoverd6a729b2014-01-06 14:28:05 +0000599 (Subtarget->isTargetMachO() || RelocM == Reloc::Static)) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000600 unsigned Opc;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000601 unsigned char TF = 0;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000602 if (Subtarget->isTargetMachO())
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000603 TF = ARMII::MO_NONLAZY;
604
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000605 switch (RelocM) {
606 case Reloc::PIC_:
607 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
608 break;
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000609 default:
610 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
611 break;
612 }
Rafael Espindolaea09c592014-02-18 22:05:46 +0000613 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
614 TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
Eric Christopher7787f792010-10-02 00:32:44 +0000615 } else {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000616 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000617 unsigned Align = DL.getPrefTypeAlignment(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000618 if (Align == 0) {
619 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000620 Align = DL.getTypeAllocSize(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000621 }
622
Jush Lu47172a02012-09-27 05:21:41 +0000623 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
624 return ARMLowerPICELF(GV, Align, VT);
625
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000626 // Grab index.
627 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
628 (Subtarget->isThumb() ? 4 : 8);
629 unsigned Id = AFI->createPICLabelUId();
630 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
631 ARMCP::CPValue,
632 PCAdj);
633 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
634
635 // Load value.
636 MachineInstrBuilder MIB;
637 if (isThumb2) {
638 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000639 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
640 DestReg).addConstantPoolIndex(Idx);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000641 if (RelocM == Reloc::PIC_)
642 MIB.addImm(Id);
Jush Lue87e5592012-08-29 02:41:21 +0000643 AddOptionalDefs(MIB);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000644 } else {
645 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +0000646 DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000647 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
648 TII.get(ARM::LDRcp), DestReg)
649 .addConstantPoolIndex(Idx)
650 .addImm(0);
Jush Lue87e5592012-08-29 02:41:21 +0000651 AddOptionalDefs(MIB);
652
653 if (RelocM == Reloc::PIC_) {
654 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
655 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
656
657 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +0000658 DbgLoc, TII.get(Opc), NewDestReg)
Jush Lue87e5592012-08-29 02:41:21 +0000659 .addReg(DestReg)
660 .addImm(Id);
661 AddOptionalDefs(MIB);
662 return NewDestReg;
663 }
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000664 }
Eric Christopher7787f792010-10-02 00:32:44 +0000665 }
Eli Friedman86585792011-06-03 01:13:19 +0000666
Jush Lue87e5592012-08-29 02:41:21 +0000667 if (IsIndirect) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000668 MachineInstrBuilder MIB;
Eli Friedman86585792011-06-03 01:13:19 +0000669 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000670 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000671 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000672 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000673 .addReg(DestReg)
674 .addImm(0);
675 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000676 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
677 TII.get(ARM::LDRi12), NewDestReg)
678 .addReg(DestReg)
679 .addImm(0);
Eli Friedman86585792011-06-03 01:13:19 +0000680 DestReg = NewDestReg;
681 AddOptionalDefs(MIB);
682 }
683
Eric Christopher7787f792010-10-02 00:32:44 +0000684 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000685}
686
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000687unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
Patrik Hagglundc494d242012-12-17 14:30:06 +0000688 EVT CEVT = TLI.getValueType(C->getType(), true);
689
690 // Only handle simple types.
691 if (!CEVT.isSimple()) return 0;
692 MVT VT = CEVT.getSimpleVT();
Eric Christopher3cf63f12010-09-09 00:19:41 +0000693
694 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
695 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000696 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
697 return ARMMaterializeGV(GV, VT);
698 else if (isa<ConstantInt>(C))
699 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000700
Eric Christopher83a5ec82010-10-01 23:24:42 +0000701 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000702}
703
Chad Rosier0eff3e52011-11-17 21:46:13 +0000704// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
705
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000706unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000707 // Don't handle dynamic allocas.
708 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000709
Duncan Sandsf5dda012010-11-03 11:35:31 +0000710 MVT VT;
Chad Rosier466d3d82012-05-11 16:41:38 +0000711 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000712
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000713 DenseMap<const AllocaInst*, int>::iterator SI =
714 FuncInfo.StaticAllocaMap.find(AI);
715
716 // This will get lowered later into the correct offsets and registers
717 // via rewriteXFrameIndex.
718 if (SI != FuncInfo.StaticAllocaMap.end()) {
Tim Northover76fc8a42013-12-11 16:04:57 +0000719 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Craig Topper760b1342012-02-22 05:59:10 +0000720 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000721 unsigned ResultReg = createResultReg(RC);
Tim Northover76fc8a42013-12-11 16:04:57 +0000722 ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
723
Rafael Espindolaea09c592014-02-18 22:05:46 +0000724 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000725 TII.get(Opc), ResultReg)
726 .addFrameIndex(SI->second)
727 .addImm(0));
728 return ResultReg;
729 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000730
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000731 return 0;
732}
733
Chris Lattner229907c2011-07-18 04:54:35 +0000734bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sandsf5dda012010-11-03 11:35:31 +0000735 EVT evt = TLI.getValueType(Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000736
Eric Christopher761e7fb2010-08-25 07:23:49 +0000737 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000738 if (evt == MVT::Other || !evt.isSimple()) return false;
739 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000740
Eric Christopher901176a2010-08-31 01:28:42 +0000741 // Handle all legal types, i.e. a register that will directly hold this
742 // value.
743 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000744}
745
Chris Lattner229907c2011-07-18 04:54:35 +0000746bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000747 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000748
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000749 // If this is a type than can be sign or zero-extended to a basic operation
750 // go ahead and accept it now.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000751 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000752 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000753
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000754 return false;
755}
756
Eric Christopher558b61e2010-11-19 22:36:41 +0000757// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000758bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000759 // Some boilerplate from the X86 FastISel.
Craig Topper062a2ba2014-04-25 05:30:21 +0000760 const User *U = nullptr;
Eric Christopher00202ee2010-08-23 21:44:12 +0000761 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000762 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000763 // Don't walk into other basic blocks unless the object is an alloca from
764 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000765 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
766 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
767 Opcode = I->getOpcode();
768 U = I;
769 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000770 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000771 Opcode = C->getOpcode();
772 U = C;
773 }
774
Chris Lattner229907c2011-07-18 04:54:35 +0000775 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000776 if (Ty->getAddressSpace() > 255)
777 // Fast instruction selection doesn't support the special
778 // address spaces.
779 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000780
Eric Christopher00202ee2010-08-23 21:44:12 +0000781 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000782 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000783 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000784 case Instruction::BitCast:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000785 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000786 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher3931cf92013-07-12 22:08:24 +0000787 case Instruction::IntToPtr:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000788 // Look past no-op inttoptrs.
789 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopherfef5f312010-11-19 22:30:02 +0000790 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000791 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000792 case Instruction::PtrToInt:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000793 // Look past no-op ptrtoints.
794 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopherfef5f312010-11-19 22:30:02 +0000795 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000796 break;
Eric Christopher21d0c172010-10-14 09:29:41 +0000797 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000798 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000799 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000800
Eric Christopher21d0c172010-10-14 09:29:41 +0000801 // Iterate through the GEP folding the constants into offsets where
802 // we can.
803 gep_type_iterator GTI = gep_type_begin(U);
804 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
805 i != e; ++i, ++GTI) {
806 const Value *Op = *i;
Chris Lattner229907c2011-07-18 04:54:35 +0000807 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000808 const StructLayout *SL = DL.getStructLayout(STy);
Eric Christopher21d0c172010-10-14 09:29:41 +0000809 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
810 TmpOffset += SL->getElementOffset(Idx);
811 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000812 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eric Christophera5a779e2011-03-22 19:39:17 +0000813 for (;;) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000814 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
815 // Constant-offset addressing.
816 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000817 break;
818 }
Bob Wilson9f3e6b22013-11-15 19:09:27 +0000819 if (canFoldAddIntoGEP(U, Op)) {
820 // A compatible add with a constant operand. Fold the constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000821 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000822 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000823 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000824 // Iterate on the other operand.
825 Op = cast<AddOperator>(Op)->getOperand(0);
826 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000827 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000828 // Unsupported
829 goto unsupported_gep;
830 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000831 }
832 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000833
834 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000835 Addr.Offset = TmpOffset;
836 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000837
838 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000839 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000840
Eric Christopher21d0c172010-10-14 09:29:41 +0000841 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000842 break;
843 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000844 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000845 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000846 DenseMap<const AllocaInst*, int>::iterator SI =
847 FuncInfo.StaticAllocaMap.find(AI);
848 if (SI != FuncInfo.StaticAllocaMap.end()) {
849 Addr.BaseType = Address::FrameIndexBase;
850 Addr.Base.FI = SI->second;
851 return true;
852 }
853 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000854 }
855 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000856
Eric Christopher9d4e4712010-08-24 00:07:24 +0000857 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000858 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
859 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000860}
861
Chad Rosier150d35b2012-12-17 22:35:29 +0000862void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher73bc5b02010-10-21 19:40:30 +0000863 bool needsLowering = false;
Chad Rosier150d35b2012-12-17 22:35:29 +0000864 switch (VT.SimpleTy) {
Craig Toppere55c5562012-02-07 02:50:20 +0000865 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher73bc5b02010-10-21 19:40:30 +0000866 case MVT::i1:
867 case MVT::i8:
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000868 case MVT::i16:
Eric Christopher73bc5b02010-10-21 19:40:30 +0000869 case MVT::i32:
Chad Rosieradfd2002011-11-14 20:22:27 +0000870 if (!useAM3) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000871 // Integer loads/stores handle 12-bit offsets.
872 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosieradfd2002011-11-14 20:22:27 +0000873 // Handle negative offsets.
Chad Rosier45110fd2011-11-14 22:34:48 +0000874 if (needsLowering && isThumb2)
875 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
876 Addr.Offset > -256);
Chad Rosieradfd2002011-11-14 20:22:27 +0000877 } else {
Chad Rosier5196efd2011-11-13 04:25:02 +0000878 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosier2a1df882011-11-14 04:09:28 +0000879 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosieradfd2002011-11-14 20:22:27 +0000880 }
Eric Christopher73bc5b02010-10-21 19:40:30 +0000881 break;
882 case MVT::f32:
883 case MVT::f64:
884 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000885 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000886 break;
887 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000888
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000889 // If this is a stack pointer and the offset needs to be simplified then
890 // put the alloca address into a register, set the base type back to
891 // register and continue. This should almost never happen.
892 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper61e88f42014-11-21 05:58:21 +0000893 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
894 : &ARM::GPRRegClass;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000895 unsigned ResultReg = createResultReg(RC);
Chad Rosier0439cfc2011-11-08 21:12:00 +0000896 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000897 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000898 TII.get(Opc), ResultReg)
899 .addFrameIndex(Addr.Base.FI)
900 .addImm(0));
901 Addr.Base.Reg = ResultReg;
902 Addr.BaseType = Address::RegBase;
903 }
904
Eric Christopher73bc5b02010-10-21 19:40:30 +0000905 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000906 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000907 if (needsLowering) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000908 Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
Eli Friedman86caced2011-04-29 21:22:56 +0000909 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000910 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000911 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000912}
913
Chad Rosier150d35b2012-12-17 22:35:29 +0000914void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000915 const MachineInstrBuilder &MIB,
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000916 unsigned Flags, bool useAM3) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000917 // addrmode5 output depends on the selection dag addressing dividing the
918 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier150d35b2012-12-17 22:35:29 +0000919 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher119ff7f2010-12-01 01:40:24 +0000920 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000921
Eric Christopher119ff7f2010-12-01 01:40:24 +0000922 // Frame base works a bit differently. Handle it separately.
923 if (Addr.BaseType == Address::FrameIndexBase) {
924 int FI = Addr.Base.FI;
925 int Offset = Addr.Offset;
926 MachineMemOperand *MMO =
927 FuncInfo.MF->getMachineMemOperand(
928 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarich6528a542011-05-28 20:34:49 +0000929 Flags,
Eric Christopher119ff7f2010-12-01 01:40:24 +0000930 MFI.getObjectSize(FI),
931 MFI.getObjectAlignment(FI));
932 // Now add the rest of the operands.
933 MIB.addFrameIndex(FI);
934
Bob Wilson80381f62011-12-04 00:52:23 +0000935 // ARM halfword load/stores and signed byte loads need an additional
936 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000937 if (useAM3) {
938 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
939 MIB.addReg(0);
940 MIB.addImm(Imm);
941 } else {
942 MIB.addImm(Addr.Offset);
943 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000944 MIB.addMemOperand(MMO);
945 } else {
946 // Now add the rest of the operands.
947 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000948
Bob Wilson80381f62011-12-04 00:52:23 +0000949 // ARM halfword load/stores and signed byte loads need an additional
950 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000951 if (useAM3) {
952 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
953 MIB.addReg(0);
954 MIB.addImm(Imm);
955 } else {
956 MIB.addImm(Addr.Offset);
957 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000958 }
959 AddOptionalDefs(MIB);
960}
961
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000962bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier563de602011-12-13 19:22:14 +0000963 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopher901176a2010-08-31 01:28:42 +0000964 unsigned Opc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000965 bool useAM3 = false;
Chad Rosier563de602011-12-13 19:22:14 +0000966 bool needVMOV = false;
Craig Topper760b1342012-02-22 05:59:10 +0000967 const TargetRegisterClass *RC;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000968 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000969 // This is mostly going to be Neon/vector support.
970 default: return false;
Chad Rosier023ede52011-11-11 02:38:59 +0000971 case MVT::i1:
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000972 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +0000973 if (isThumb2) {
974 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
975 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
976 else
977 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000978 } else {
Chad Rosieradfd2002011-11-14 20:22:27 +0000979 if (isZExt) {
980 Opc = ARM::LDRBi12;
981 } else {
982 Opc = ARM::LDRSB;
983 useAM3 = true;
984 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000985 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000986 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000987 break;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000988 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +0000989 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +0000990 return false;
991
Chad Rosieradfd2002011-11-14 20:22:27 +0000992 if (isThumb2) {
993 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
994 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
995 else
996 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
997 } else {
998 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
999 useAM3 = true;
1000 }
JF Bastien652fa6a2013-06-09 00:20:24 +00001001 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier2f27fab2011-11-09 21:30:12 +00001002 break;
Eric Christopher901176a2010-08-31 01:28:42 +00001003 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001004 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001005 return false;
1006
Chad Rosieradfd2002011-11-14 20:22:27 +00001007 if (isThumb2) {
1008 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1009 Opc = ARM::t2LDRi8;
1010 else
1011 Opc = ARM::t2LDRi12;
1012 } else {
1013 Opc = ARM::LDRi12;
1014 }
JF Bastien652fa6a2013-06-09 00:20:24 +00001015 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher901176a2010-08-31 01:28:42 +00001016 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +00001017 case MVT::f32:
Chad Rosierded61602011-12-14 17:55:03 +00001018 if (!Subtarget->hasVFP2()) return false;
Chad Rosier563de602011-12-13 19:22:14 +00001019 // Unaligned loads need special handling. Floats require word-alignment.
1020 if (Alignment && Alignment < 4) {
1021 needVMOV = true;
1022 VT = MVT::i32;
1023 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien652fa6a2013-06-09 00:20:24 +00001024 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier563de602011-12-13 19:22:14 +00001025 } else {
1026 Opc = ARM::VLDRS;
1027 RC = TLI.getRegClassFor(VT);
1028 }
Eric Christopheraef6499b2010-09-18 01:59:37 +00001029 break;
1030 case MVT::f64:
Chad Rosierded61602011-12-14 17:55:03 +00001031 if (!Subtarget->hasVFP2()) return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001032 // FIXME: Unaligned loads need special handling. Doublewords require
1033 // word-alignment.
1034 if (Alignment && Alignment < 4)
Chad Rosier563de602011-12-13 19:22:14 +00001035 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001036
Eric Christopheraef6499b2010-09-18 01:59:37 +00001037 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +00001038 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +00001039 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001040 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001041 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001042 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001043
Eric Christopher119ff7f2010-12-01 01:40:24 +00001044 // Create the base instruction, then add the operands.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001045 if (allocReg)
1046 ResultReg = createResultReg(RC);
1047 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Rafael Espindolaea09c592014-02-18 22:05:46 +00001048 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001049 TII.get(Opc), ResultReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001050 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier563de602011-12-13 19:22:14 +00001051
1052 // If we had an unaligned load of a float we've converted it to an regular
1053 // load. Now we must move from the GRP to the FP register.
1054 if (needVMOV) {
1055 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001056 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier563de602011-12-13 19:22:14 +00001057 TII.get(ARM::VMOVSR), MoveReg)
1058 .addReg(ResultReg));
1059 ResultReg = MoveReg;
1060 }
Eric Christopher901176a2010-08-31 01:28:42 +00001061 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001062}
1063
Eric Christopher29ab6d12010-09-27 06:02:23 +00001064bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001065 // Atomic loads need special handling.
1066 if (cast<LoadInst>(I)->isAtomic())
1067 return false;
1068
Eric Christopher860fc932010-09-10 00:34:35 +00001069 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001070 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +00001071 if (!isLoadTypeLegal(I->getType(), VT))
1072 return false;
1073
Eric Christopher119ff7f2010-12-01 01:40:24 +00001074 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001075 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +00001076 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +00001077
1078 unsigned ResultReg;
Chad Rosier563de602011-12-13 19:22:14 +00001079 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1080 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001081 updateValueMap(I, ResultReg);
Eric Christopher860fc932010-09-10 00:34:35 +00001082 return true;
1083}
1084
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001085bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +00001086 unsigned Alignment) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001087 unsigned StrOpc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001088 bool useAM3 = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001089 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +00001090 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +00001091 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +00001092 case MVT::i1: {
Craig Topper61e88f42014-11-21 05:58:21 +00001093 unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1094 : &ARM::GPRRegClass);
Chad Rosier0439cfc2011-11-08 21:12:00 +00001095 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001096 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001097 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher1e43892e2010-11-02 23:59:09 +00001098 TII.get(Opc), Res)
1099 .addReg(SrcReg).addImm(1));
1100 SrcReg = Res;
1101 } // Fallthrough here.
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001102 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +00001103 if (isThumb2) {
1104 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1105 StrOpc = ARM::t2STRBi8;
1106 else
1107 StrOpc = ARM::t2STRBi12;
1108 } else {
1109 StrOpc = ARM::STRBi12;
1110 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001111 break;
1112 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +00001113 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +00001114 return false;
1115
Chad Rosieradfd2002011-11-14 20:22:27 +00001116 if (isThumb2) {
1117 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1118 StrOpc = ARM::t2STRHi8;
1119 else
1120 StrOpc = ARM::t2STRHi12;
1121 } else {
1122 StrOpc = ARM::STRH;
1123 useAM3 = true;
1124 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001125 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001126 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001127 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001128 return false;
1129
Chad Rosieradfd2002011-11-14 20:22:27 +00001130 if (isThumb2) {
1131 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1132 StrOpc = ARM::t2STRi8;
1133 else
1134 StrOpc = ARM::t2STRi12;
1135 } else {
1136 StrOpc = ARM::STRi12;
1137 }
Eric Christopherc918d552010-10-16 01:10:35 +00001138 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001139 case MVT::f32:
1140 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001141 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosierec3b77e2011-12-03 02:21:57 +00001142 if (Alignment && Alignment < 4) {
1143 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001144 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosierec3b77e2011-12-03 02:21:57 +00001145 TII.get(ARM::VMOVRS), MoveReg)
1146 .addReg(SrcReg));
1147 SrcReg = MoveReg;
1148 VT = MVT::i32;
1149 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosierfce28912011-12-14 17:32:02 +00001150 } else {
1151 StrOpc = ARM::VSTRS;
Chad Rosierec3b77e2011-12-03 02:21:57 +00001152 }
Eric Christopherc3e118e2010-09-02 23:43:26 +00001153 break;
1154 case MVT::f64:
1155 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001156 // FIXME: Unaligned stores need special handling. Doublewords require
1157 // word-alignment.
Chad Rosiera26979b2011-12-14 17:26:05 +00001158 if (Alignment && Alignment < 4)
Chad Rosierec3b77e2011-12-03 02:21:57 +00001159 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001160
Eric Christopherc3e118e2010-09-02 23:43:26 +00001161 StrOpc = ARM::VSTRD;
1162 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001163 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001164 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001165 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001166
Eric Christopher119ff7f2010-12-01 01:40:24 +00001167 // Create the base instruction, then add the operands.
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001168 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001169 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001170 TII.get(StrOpc))
Chad Rosierce619dd2011-11-17 01:16:53 +00001171 .addReg(SrcReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001172 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher74487fc2010-09-02 00:53:56 +00001173 return true;
1174}
1175
Eric Christopher29ab6d12010-09-27 06:02:23 +00001176bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001177 Value *Op0 = I->getOperand(0);
1178 unsigned SrcReg = 0;
1179
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001180 // Atomic stores need special handling.
1181 if (cast<StoreInst>(I)->isAtomic())
1182 return false;
1183
Eric Christopher119ff7f2010-12-01 01:40:24 +00001184 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001185 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001186 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001187 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001188
Eric Christopher92db2012010-09-02 01:48:11 +00001189 // Get the value to be stored into a register.
1190 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001191 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001192
Eric Christopher119ff7f2010-12-01 01:40:24 +00001193 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001194 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001195 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001196 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001197
Chad Rosierec3b77e2011-12-03 02:21:57 +00001198 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1199 return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001200 return true;
1201}
1202
1203static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1204 switch (Pred) {
1205 // Needs two compares...
1206 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001207 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001208 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001209 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001210 return ARMCC::AL;
1211 case CmpInst::ICMP_EQ:
1212 case CmpInst::FCMP_OEQ:
1213 return ARMCC::EQ;
1214 case CmpInst::ICMP_SGT:
1215 case CmpInst::FCMP_OGT:
1216 return ARMCC::GT;
1217 case CmpInst::ICMP_SGE:
1218 case CmpInst::FCMP_OGE:
1219 return ARMCC::GE;
1220 case CmpInst::ICMP_UGT:
1221 case CmpInst::FCMP_UGT:
1222 return ARMCC::HI;
1223 case CmpInst::FCMP_OLT:
1224 return ARMCC::MI;
1225 case CmpInst::ICMP_ULE:
1226 case CmpInst::FCMP_OLE:
1227 return ARMCC::LS;
1228 case CmpInst::FCMP_ORD:
1229 return ARMCC::VC;
1230 case CmpInst::FCMP_UNO:
1231 return ARMCC::VS;
1232 case CmpInst::FCMP_UGE:
1233 return ARMCC::PL;
1234 case CmpInst::ICMP_SLT:
1235 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001236 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001237 case CmpInst::ICMP_SLE:
1238 case CmpInst::FCMP_ULE:
1239 return ARMCC::LE;
1240 case CmpInst::FCMP_UNE:
1241 case CmpInst::ICMP_NE:
1242 return ARMCC::NE;
1243 case CmpInst::ICMP_UGE:
1244 return ARMCC::HS;
1245 case CmpInst::ICMP_ULT:
1246 return ARMCC::LO;
1247 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001248}
1249
Eric Christopher29ab6d12010-09-27 06:02:23 +00001250bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001251 const BranchInst *BI = cast<BranchInst>(I);
1252 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1253 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001254
Eric Christopher6aaed722010-09-03 00:35:47 +00001255 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001256
Eric Christopher5c308f82010-10-29 21:08:19 +00001257 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1258 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001259 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001260 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001261
1262 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001263 // Try to take advantage of fallthrough opportunities.
1264 CmpInst::Predicate Predicate = CI->getPredicate();
1265 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1266 std::swap(TBB, FBB);
1267 Predicate = CmpInst::getInversePredicate(Predicate);
1268 }
1269
1270 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001271
1272 // We may not handle every CC for now.
1273 if (ARMPred == ARMCC::AL) return false;
1274
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001275 // Emit the compare.
David Blaikie3ef249c92015-01-30 23:04:39 +00001276 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001277 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001278
Chad Rosier0439cfc2011-11-08 21:12:00 +00001279 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001280 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher5c308f82010-10-29 21:08:19 +00001281 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001282 fastEmitBranch(FBB, DbgLoc);
Eric Christopher5c308f82010-10-29 21:08:19 +00001283 FuncInfo.MBB->addSuccessor(TBB);
1284 return true;
1285 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001286 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1287 MVT SourceVT;
1288 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001289 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier0439cfc2011-11-08 21:12:00 +00001290 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher8d46b472011-04-29 20:02:39 +00001291 unsigned OpReg = getRegForValue(TI->getOperand(0));
Jim Grosbach667b1472013-08-26 20:22:05 +00001292 OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher8d46b472011-04-29 20:02:39 +00001294 TII.get(TstOpc))
1295 .addReg(OpReg).addImm(1));
1296
1297 unsigned CCMode = ARMCC::NE;
1298 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1299 std::swap(TBB, FBB);
1300 CCMode = ARMCC::EQ;
1301 }
1302
Chad Rosier0439cfc2011-11-08 21:12:00 +00001303 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001304 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher8d46b472011-04-29 20:02:39 +00001305 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1306
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001307 fastEmitBranch(FBB, DbgLoc);
Eric Christopher8d46b472011-04-29 20:02:39 +00001308 FuncInfo.MBB->addSuccessor(TBB);
1309 return true;
1310 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001311 } else if (const ConstantInt *CI =
1312 dyn_cast<ConstantInt>(BI->getCondition())) {
1313 uint64_t Imm = CI->getZExtValue();
1314 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001315 fastEmitBranch(Target, DbgLoc);
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001316 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001317 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001318
Eric Christopher5c308f82010-10-29 21:08:19 +00001319 unsigned CmpReg = getRegForValue(BI->getCondition());
1320 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001321
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001322 // We've been divorced from our compare! Our block was split, and
1323 // now our compare lives in a predecessor block. We musn't
1324 // re-compare here, as the children of the compare aren't guaranteed
1325 // live across the block boundary (we *could* check for this).
1326 // Regardless, the compare has been done in the predecessor block,
1327 // and it left a value for us in a virtual register. Ergo, we test
1328 // the one-bit value left in the virtual register.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001329 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Jim Grosbach667b1472013-08-26 20:22:05 +00001330 CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001331 AddOptionalDefs(
1332 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1333 .addReg(CmpReg)
1334 .addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001335
Eric Christopher4f012fd2011-04-28 16:52:09 +00001336 unsigned CCMode = ARMCC::NE;
1337 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1338 std::swap(TBB, FBB);
1339 CCMode = ARMCC::EQ;
1340 }
1341
Chad Rosier0439cfc2011-11-08 21:12:00 +00001342 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001343 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001344 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001345 fastEmitBranch(FBB, DbgLoc);
Eric Christopher6aaed722010-09-03 00:35:47 +00001346 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001347 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001348}
1349
Chad Rosierded4c992012-02-07 23:56:08 +00001350bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1351 unsigned AddrReg = getRegForValue(I->getOperand(0));
1352 if (AddrReg == 0) return false;
1353
1354 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1356 TII.get(Opc)).addReg(AddrReg));
Bill Wendling12cda502012-10-22 23:30:04 +00001357
1358 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1359 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1360 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1361
Jush Luac96b762012-06-14 06:08:19 +00001362 return true;
Chad Rosierded4c992012-02-07 23:56:08 +00001363}
1364
Chad Rosier9cf803c2011-11-02 18:08:25 +00001365bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
David Blaikie3ef249c92015-01-30 23:04:39 +00001366 bool isZExt) {
Chad Rosier78127d32011-10-26 23:25:44 +00001367 Type *Ty = Src1Value->getType();
Patrik Hagglundc494d242012-12-17 14:30:06 +00001368 EVT SrcEVT = TLI.getValueType(Ty, true);
1369 if (!SrcEVT.isSimple()) return false;
1370 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001371
Chad Rosier78127d32011-10-26 23:25:44 +00001372 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1373 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherc3e9c402010-09-08 23:13:45 +00001374 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001375
Chad Rosier595d4192011-11-09 03:22:02 +00001376 // Check to see if the 2nd operand is a constant that we can encode directly
1377 // in the compare.
Chad Rosiere19b0a92011-11-11 06:27:41 +00001378 int Imm = 0;
1379 bool UseImm = false;
Chad Rosier595d4192011-11-09 03:22:02 +00001380 bool isNegativeImm = false;
Chad Rosieraf13d762011-11-16 00:32:20 +00001381 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1382 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier595d4192011-11-09 03:22:02 +00001383 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1384 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1385 SrcVT == MVT::i1) {
1386 const APInt &CIVal = ConstInt->getValue();
Chad Rosiere19b0a92011-11-11 06:27:41 +00001387 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier26d05882012-03-15 22:54:20 +00001388 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
Jim Grosbach1a597112014-04-03 23:43:18 +00001389 // then a cmn, because there is no way to represent 2147483648 as a
Chad Rosier26d05882012-03-15 22:54:20 +00001390 // signed 32-bit int.
1391 if (Imm < 0 && Imm != (int)0x80000000) {
1392 isNegativeImm = true;
1393 Imm = -Imm;
Chad Rosier3fbd0942011-11-10 01:30:39 +00001394 }
Chad Rosier26d05882012-03-15 22:54:20 +00001395 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1396 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier595d4192011-11-09 03:22:02 +00001397 }
1398 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1399 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1400 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosiere19b0a92011-11-11 06:27:41 +00001401 UseImm = true;
Chad Rosier595d4192011-11-09 03:22:02 +00001402 }
1403
Eric Christopherc3e9c402010-09-08 23:13:45 +00001404 unsigned CmpOpc;
Chad Rosier595d4192011-11-09 03:22:02 +00001405 bool isICmp = true;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001406 bool needsExt = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001407 switch (SrcVT.SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001408 default: return false;
1409 // TODO: Verify compares.
1410 case MVT::f32:
Chad Rosier595d4192011-11-09 03:22:02 +00001411 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001412 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001413 break;
1414 case MVT::f64:
Chad Rosier595d4192011-11-09 03:22:02 +00001415 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001416 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001417 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001418 case MVT::i1:
1419 case MVT::i8:
1420 case MVT::i16:
1421 needsExt = true;
1422 // Intentional fall-through.
Eric Christopherc3e9c402010-09-08 23:13:45 +00001423 case MVT::i32:
Chad Rosier595d4192011-11-09 03:22:02 +00001424 if (isThumb2) {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001425 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001426 CmpOpc = ARM::t2CMPrr;
1427 else
Bill Wendling4b796472012-06-11 08:07:26 +00001428 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001429 } else {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001430 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001431 CmpOpc = ARM::CMPrr;
1432 else
Bill Wendling4b796472012-06-11 08:07:26 +00001433 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001434 }
Eric Christopherc3e9c402010-09-08 23:13:45 +00001435 break;
1436 }
1437
Chad Rosier9cf803c2011-11-02 18:08:25 +00001438 unsigned SrcReg1 = getRegForValue(Src1Value);
1439 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001440
Duncan Sands12330652011-11-28 10:31:27 +00001441 unsigned SrcReg2 = 0;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001442 if (!UseImm) {
Chad Rosier595d4192011-11-09 03:22:02 +00001443 SrcReg2 = getRegForValue(Src2Value);
1444 if (SrcReg2 == 0) return false;
1445 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001446
1447 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1448 if (needsExt) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001449 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1450 if (SrcReg1 == 0) return false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001451 if (!UseImm) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001452 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1453 if (SrcReg2 == 0) return false;
Chad Rosier595d4192011-11-09 03:22:02 +00001454 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001455 }
Chad Rosier59a20192011-10-26 22:47:55 +00001456
Jim Grosbachd7866792013-08-16 23:37:40 +00001457 const MCInstrDesc &II = TII.get(CmpOpc);
1458 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosiere19b0a92011-11-11 06:27:41 +00001459 if (!UseImm) {
Jim Grosbachd7866792013-08-16 23:37:40 +00001460 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
David Blaikie3ef249c92015-01-30 23:04:39 +00001461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001462 .addReg(SrcReg1).addReg(SrcReg2));
1463 } else {
1464 MachineInstrBuilder MIB;
David Blaikie3ef249c92015-01-30 23:04:39 +00001465 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001466 .addReg(SrcReg1);
1467
1468 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1469 if (isICmp)
Chad Rosiere19b0a92011-11-11 06:27:41 +00001470 MIB.addImm(Imm);
Chad Rosier595d4192011-11-09 03:22:02 +00001471 AddOptionalDefs(MIB);
1472 }
Chad Rosier78127d32011-10-26 23:25:44 +00001473
1474 // For floating point we need to move the result to a comparison register
1475 // that we can then use for branches.
1476 if (Ty->isFloatTy() || Ty->isDoubleTy())
David Blaikie3ef249c92015-01-30 23:04:39 +00001477 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier78127d32011-10-26 23:25:44 +00001478 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001479 return true;
1480}
1481
1482bool ARMFastISel::SelectCmp(const Instruction *I) {
1483 const CmpInst *CI = cast<CmpInst>(I);
1484
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001485 // Get the compare predicate.
1486 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001487
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001488 // We may not handle every CC for now.
1489 if (ARMPred == ARMCC::AL) return false;
1490
Chad Rosier59a20192011-10-26 22:47:55 +00001491 // Emit the compare.
David Blaikie3ef249c92015-01-30 23:04:39 +00001492 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier59a20192011-10-26 22:47:55 +00001493 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001494
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001495 // Now set a register based on the comparison. Explicitly set the predicates
1496 // here.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001497 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper61e88f42014-11-21 05:58:21 +00001498 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1499 : &ARM::GPRRegClass;
Eric Christopher76a97522010-10-07 05:39:19 +00001500 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001501 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001502 unsigned ZeroReg = fastMaterializeConstant(Zero);
Chad Rosier377f1f22012-03-07 20:59:26 +00001503 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001504 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001505 .addReg(ZeroReg).addImm(1)
Chad Rosier377f1f22012-03-07 20:59:26 +00001506 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001507
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001508 updateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001509 return true;
1510}
1511
Eric Christopher29ab6d12010-09-27 06:02:23 +00001512bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001513 // Make sure we have VFP and that we're extending float to double.
1514 if (!Subtarget->hasVFP2()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001515
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001516 Value *V = I->getOperand(0);
1517 if (!I->getType()->isDoubleTy() ||
1518 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001519
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001520 unsigned Op = getRegForValue(V);
1521 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001522
Craig Topperc7242e02012-04-20 07:30:17 +00001523 unsigned Result = createResultReg(&ARM::DPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001525 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001526 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001527 updateValueMap(I, Result);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001528 return true;
1529}
1530
Eric Christopher29ab6d12010-09-27 06:02:23 +00001531bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001532 // Make sure we have VFP and that we're truncating double to float.
1533 if (!Subtarget->hasVFP2()) return false;
1534
1535 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001536 if (!(I->getType()->isFloatTy() &&
1537 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001538
1539 unsigned Op = getRegForValue(V);
1540 if (Op == 0) return false;
1541
Craig Topperc7242e02012-04-20 07:30:17 +00001542 unsigned Result = createResultReg(&ARM::SPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001543 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001544 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001545 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001546 updateValueMap(I, Result);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001547 return true;
1548}
1549
Chad Rosiere023d5d2012-02-03 21:14:11 +00001550bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001551 // Make sure we have VFP.
1552 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001553
Duncan Sandsf5dda012010-11-03 11:35:31 +00001554 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001555 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001556 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001557 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001558
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001559 Value *Src = I->getOperand(0);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001560 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1561 if (!SrcEVT.isSimple())
1562 return false;
1563 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001564 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001565 return false;
1566
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001567 unsigned SrcReg = getRegForValue(Src);
1568 if (SrcReg == 0) return false;
1569
1570 // Handle sign-extension.
1571 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001572 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosiere023d5d2012-02-03 21:14:11 +00001573 /*isZExt*/!isSigned);
Chad Rosiera0d3c752012-02-16 22:45:33 +00001574 if (SrcReg == 0) return false;
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001575 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001576
Eric Christopher860fc932010-09-10 00:34:35 +00001577 // The conversion routine works on fp-reg to fp-reg and the operand above
1578 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001579 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001580 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001581
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001582 unsigned Opc;
Chad Rosiere023d5d2012-02-03 21:14:11 +00001583 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1584 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001585 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001586
Eric Christopher4bd70472010-09-09 21:44:45 +00001587 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001588 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1589 TII.get(Opc), ResultReg).addReg(FP));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001590 updateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001591 return true;
1592}
1593
Chad Rosiere023d5d2012-02-03 21:14:11 +00001594bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001595 // Make sure we have VFP.
1596 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001597
Duncan Sandsf5dda012010-11-03 11:35:31 +00001598 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001599 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001600 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001601 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001602
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001603 unsigned Op = getRegForValue(I->getOperand(0));
1604 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001605
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001606 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001607 Type *OpTy = I->getOperand(0)->getType();
Chad Rosiere023d5d2012-02-03 21:14:11 +00001608 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1609 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001610 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001611
Chad Rosier41f0e782012-02-03 20:27:51 +00001612 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher8cfc4592010-10-05 23:13:24 +00001613 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001614 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1615 TII.get(Opc), ResultReg).addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001616
Eric Christopher4bd70472010-09-09 21:44:45 +00001617 // This result needs to be in an integer register, but the conversion only
1618 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001619 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001620 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001621
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001622 updateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001623 return true;
1624}
1625
Eric Christopher511aa312010-10-11 08:27:59 +00001626bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001627 MVT VT;
1628 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001629 return false;
1630
1631 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001632 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001633
1634 unsigned CondReg = getRegForValue(I->getOperand(0));
1635 if (CondReg == 0) return false;
1636 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1637 if (Op1Reg == 0) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001638
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001639 // Check to see if we can use an immediate in the conditional move.
1640 int Imm = 0;
1641 bool UseImm = false;
1642 bool isNegativeImm = false;
1643 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1644 assert (VT == MVT::i32 && "Expecting an i32.");
1645 Imm = (int)ConstInt->getValue().getZExtValue();
1646 if (Imm < 0) {
1647 isNegativeImm = true;
1648 Imm = ~Imm;
1649 }
1650 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1651 (ARM_AM::getSOImmVal(Imm) != -1);
1652 }
1653
Duncan Sands12330652011-11-28 10:31:27 +00001654 unsigned Op2Reg = 0;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001655 if (!UseImm) {
1656 Op2Reg = getRegForValue(I->getOperand(2));
1657 if (Op2Reg == 0) return false;
1658 }
1659
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001660 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1661 CondReg = constrainOperandRegClass(TII.get(TstOpc), CondReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001662 AddOptionalDefs(
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001663 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
Rafael Espindolaea09c592014-02-18 22:05:46 +00001664 .addReg(CondReg)
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001665 .addImm(1));
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001666
1667 unsigned MovCCOpc;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001668 const TargetRegisterClass *RC;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001669 if (!UseImm) {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001670 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001671 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1672 } else {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001673 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1674 if (!isNegativeImm)
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001675 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001676 else
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001677 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001678 }
Eric Christopher511aa312010-10-11 08:27:59 +00001679 unsigned ResultReg = createResultReg(RC);
Jim Grosbachd7866792013-08-16 23:37:40 +00001680 if (!UseImm) {
Jim Grosbach71a78f92013-08-20 19:12:42 +00001681 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbachd7866792013-08-16 23:37:40 +00001682 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001683 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1684 ResultReg)
1685 .addReg(Op2Reg)
1686 .addReg(Op1Reg)
1687 .addImm(ARMCC::NE)
1688 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001689 } else {
1690 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001691 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1692 ResultReg)
1693 .addReg(Op1Reg)
1694 .addImm(Imm)
1695 .addImm(ARMCC::EQ)
1696 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001697 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001698 updateValueMap(I, ResultReg);
Eric Christopher511aa312010-10-11 08:27:59 +00001699 return true;
1700}
1701
Chad Rosieraaa55a82012-02-03 21:07:27 +00001702bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001703 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001704 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001705 if (!isTypeLegal(Ty, VT))
1706 return false;
1707
1708 // If we have integer div support we should have selected this automagically.
1709 // In case we have a real miss go ahead and return false and we'll pick
1710 // it up later.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001711 if (Subtarget->hasDivide()) return false;
1712
Eric Christopher56094ff2010-09-30 22:34:19 +00001713 // Otherwise emit a libcall.
1714 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001715 if (VT == MVT::i8)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001716 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christophere11017c2010-10-11 08:31:54 +00001717 else if (VT == MVT::i16)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001718 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher56094ff2010-09-30 22:34:19 +00001719 else if (VT == MVT::i32)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001720 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher56094ff2010-09-30 22:34:19 +00001721 else if (VT == MVT::i64)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001722 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher56094ff2010-09-30 22:34:19 +00001723 else if (VT == MVT::i128)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001724 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher56094ff2010-09-30 22:34:19 +00001725 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001726
Eric Christopher56094ff2010-09-30 22:34:19 +00001727 return ARMEmitLibcall(I, LC);
1728}
1729
Chad Rosierb84a4b42012-02-03 21:23:45 +00001730bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001731 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001732 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001733 if (!isTypeLegal(Ty, VT))
1734 return false;
1735
1736 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1737 if (VT == MVT::i8)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001738 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christophereae1b382010-10-11 08:37:26 +00001739 else if (VT == MVT::i16)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001740 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christophereae1b382010-10-11 08:37:26 +00001741 else if (VT == MVT::i32)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001742 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christophereae1b382010-10-11 08:37:26 +00001743 else if (VT == MVT::i64)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001744 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christophereae1b382010-10-11 08:37:26 +00001745 else if (VT == MVT::i128)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001746 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001747 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001748
Eric Christophereae1b382010-10-11 08:37:26 +00001749 return ARMEmitLibcall(I, LC);
1750}
1751
Chad Rosier685b20c2012-02-06 23:50:07 +00001752bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier685b20c2012-02-06 23:50:07 +00001753 EVT DestVT = TLI.getValueType(I->getType(), true);
1754
1755 // We can get here in the case when we have a binary operation on a non-legal
1756 // type and the target independent selector doesn't know how to handle it.
1757 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1758 return false;
Jush Luac96b762012-06-14 06:08:19 +00001759
Chad Rosierbd471252012-02-08 02:29:21 +00001760 unsigned Opc;
1761 switch (ISDOpcode) {
1762 default: return false;
1763 case ISD::ADD:
1764 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1765 break;
1766 case ISD::OR:
1767 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1768 break;
Chad Rosier0ee8c512012-02-08 02:45:44 +00001769 case ISD::SUB:
1770 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1771 break;
Chad Rosierbd471252012-02-08 02:29:21 +00001772 }
1773
Chad Rosier685b20c2012-02-06 23:50:07 +00001774 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1775 if (SrcReg1 == 0) return false;
1776
1777 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1778 // in the instruction, rather then materializing the value in a register.
1779 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1780 if (SrcReg2 == 0) return false;
1781
JF Bastien13969d02013-05-29 15:45:47 +00001782 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001783 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1784 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001785 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier685b20c2012-02-06 23:50:07 +00001786 TII.get(Opc), ResultReg)
1787 .addReg(SrcReg1).addReg(SrcReg2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001788 updateValueMap(I, ResultReg);
Chad Rosier685b20c2012-02-06 23:50:07 +00001789 return true;
1790}
1791
1792bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001793 EVT FPVT = TLI.getValueType(I->getType(), true);
1794 if (!FPVT.isSimple()) return false;
1795 MVT VT = FPVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001796
Pete Cooperd927c6e2015-05-06 16:39:17 +00001797 // FIXME: Support vector types where possible.
1798 if (VT.isVector())
1799 return false;
1800
Eric Christopher24dc27f2010-09-09 00:53:57 +00001801 // We can get here in the case when we want to use NEON for our fp
1802 // operations, but can't figure out how to. Just use the vfp instructions
1803 // if we have them.
1804 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001805 Type *Ty = I->getType();
Eric Christopherbd3d1212010-09-09 01:02:03 +00001806 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1807 if (isFloat && !Subtarget->hasVFP2())
1808 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001809
Eric Christopher24dc27f2010-09-09 00:53:57 +00001810 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001811 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001812 switch (ISDOpcode) {
1813 default: return false;
1814 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001815 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001816 break;
1817 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001818 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001819 break;
1820 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001821 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001822 break;
1823 }
Chad Rosier80979b62011-11-16 18:39:44 +00001824 unsigned Op1 = getRegForValue(I->getOperand(0));
1825 if (Op1 == 0) return false;
1826
1827 unsigned Op2 = getRegForValue(I->getOperand(1));
1828 if (Op2 == 0) return false;
1829
Chad Rosier62a144f2012-12-17 19:59:43 +00001830 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001831 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher24dc27f2010-09-09 00:53:57 +00001832 TII.get(Opc), ResultReg)
1833 .addReg(Op1).addReg(Op2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001834 updateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001835 return true;
1836}
1837
Eric Christopher72497e52010-09-10 23:18:12 +00001838// Call Handling Code
1839
Jush Lue67e07b2012-07-19 09:49:00 +00001840// This is largely taken directly from CCAssignFnForNode
Eric Christopher72497e52010-09-10 23:18:12 +00001841// TODO: We may not support all of this.
Jush Lue67e07b2012-07-19 09:49:00 +00001842CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1843 bool Return,
1844 bool isVarArg) {
Eric Christopher72497e52010-09-10 23:18:12 +00001845 switch (CC) {
1846 default:
1847 llvm_unreachable("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001848 case CallingConv::Fast:
Jush Lu26088cb2012-08-16 05:15:53 +00001849 if (Subtarget->hasVFP2() && !isVarArg) {
1850 if (!Subtarget->isAAPCS_ABI())
1851 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1852 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1853 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1854 }
Evan Cheng21abfc92010-10-22 18:57:05 +00001855 // Fallthrough
1856 case CallingConv::C:
Eric Christopher72497e52010-09-10 23:18:12 +00001857 // Use target triple & subtarget features to do actual dispatch.
1858 if (Subtarget->isAAPCS_ABI()) {
1859 if (Subtarget->hasVFP2() &&
Jush Lue67e07b2012-07-19 09:49:00 +00001860 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopher72497e52010-09-10 23:18:12 +00001861 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1862 else
1863 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1864 } else
1865 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1866 case CallingConv::ARM_AAPCS_VFP:
Jush Lue67e07b2012-07-19 09:49:00 +00001867 if (!isVarArg)
1868 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1869 // Fall through to soft float variant, variadic functions don't
1870 // use hard floating point ABI.
Eric Christopher72497e52010-09-10 23:18:12 +00001871 case CallingConv::ARM_AAPCS:
1872 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1873 case CallingConv::ARM_APCS:
1874 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001875 case CallingConv::GHC:
1876 if (Return)
1877 llvm_unreachable("Can't return in GHC call convention");
1878 else
1879 return CC_ARM_APCS_GHC;
Eric Christopher72497e52010-09-10 23:18:12 +00001880 }
1881}
1882
Eric Christopher79398062010-09-29 23:11:09 +00001883bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1884 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001885 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001886 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1887 SmallVectorImpl<unsigned> &RegArgs,
1888 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00001889 unsigned &NumBytes,
1890 bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00001891 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001892 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00001893 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1894 CCAssignFnForCall(CC, false, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00001895
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001896 // Check that we can handle all of the arguments. If we can't, then bail out
1897 // now before we add code to the MBB.
1898 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1899 CCValAssign &VA = ArgLocs[i];
1900 MVT ArgVT = ArgVTs[VA.getValNo()];
1901
1902 // We don't handle NEON/vector parameters yet.
1903 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1904 return false;
1905
1906 // Now copy/store arg to correct locations.
1907 if (VA.isRegLoc() && !VA.needsCustom()) {
1908 continue;
1909 } else if (VA.needsCustom()) {
1910 // TODO: We need custom lowering for vector (v2f64) args.
1911 if (VA.getLocVT() != MVT::f64 ||
1912 // TODO: Only handle register args for now.
1913 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1914 return false;
1915 } else {
Craig Topper56710102013-08-15 02:33:50 +00001916 switch (ArgVT.SimpleTy) {
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001917 default:
1918 return false;
1919 case MVT::i1:
1920 case MVT::i8:
1921 case MVT::i16:
1922 case MVT::i32:
1923 break;
1924 case MVT::f32:
1925 if (!Subtarget->hasVFP2())
1926 return false;
1927 break;
1928 case MVT::f64:
1929 if (!Subtarget->hasVFP2())
1930 return false;
1931 break;
1932 }
1933 }
1934 }
1935
1936 // At the point, we are able to handle the call's arguments in fast isel.
1937
Eric Christopher79398062010-09-29 23:11:09 +00001938 // Get a count of how many bytes are to be pushed on the stack.
1939 NumBytes = CCInfo.getNextStackOffset();
1940
1941 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001942 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00001943 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00001944 TII.get(AdjStackDown))
1945 .addImm(NumBytes));
Eric Christopher79398062010-09-29 23:11:09 +00001946
1947 // Process the args.
1948 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1949 CCValAssign &VA = ArgLocs[i];
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001950 const Value *ArgVal = Args[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001951 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001952 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001953
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001954 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1955 "We don't handle NEON/vector parameters yet.");
Eric Christopherc9616f22010-10-23 09:37:17 +00001956
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001957 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001958 switch (VA.getLocInfo()) {
1959 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001960 case CCValAssign::SExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001961 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001962 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1963 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001964 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001965 break;
1966 }
Chad Rosierd0191a52011-11-05 20:16:15 +00001967 case CCValAssign::AExt:
1968 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherc103c662010-10-18 02:17:53 +00001969 case CCValAssign::ZExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001970 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001971 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien06ce03d2013-06-07 20:10:37 +00001972 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001973 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001974 break;
1975 }
1976 case CCValAssign::BCvt: {
Juergen Ributzka88e32512014-09-03 20:56:59 +00001977 unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001978 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00001979 assert(BC != 0 && "Failed to emit a bitcast!");
1980 Arg = BC;
1981 ArgVT = VA.getLocVT();
1982 break;
1983 }
1984 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00001985 }
1986
1987 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00001988 if (VA.isRegLoc() && !VA.needsCustom()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001989 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1990 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00001991 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001992 } else if (VA.needsCustom()) {
1993 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001994 assert(VA.getLocVT() == MVT::f64 &&
1995 "Custom lowering for v2f64 args not available");
Jim Grosbach055de2c2010-10-27 21:39:08 +00001996
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001997 CCValAssign &NextVA = ArgLocs[++i];
1998
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001999 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2000 "We only handle register args!");
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002001
Rafael Espindolaea09c592014-02-18 22:05:46 +00002002 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002003 TII.get(ARM::VMOVRRD), VA.getLocReg())
2004 .addReg(NextVA.getLocReg(), RegState::Define)
2005 .addReg(Arg));
2006 RegArgs.push_back(VA.getLocReg());
2007 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002008 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00002009 assert(VA.isMemLoc());
2010 // Need to store on the stack.
Juergen Ributzka4c018a12014-08-01 18:04:14 +00002011
2012 // Don't emit stores for undef values.
2013 if (isa<UndefValue>(ArgVal))
2014 continue;
2015
Eric Christopherfef5f312010-11-19 22:30:02 +00002016 Address Addr;
2017 Addr.BaseType = Address::RegBase;
2018 Addr.Base.Reg = ARM::SP;
2019 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00002020
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002021 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2022 assert(EmitRet && "Could not emit a store for argument!");
Eric Christopher79398062010-09-29 23:11:09 +00002023 }
2024 }
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002025
Eric Christopher79398062010-09-29 23:11:09 +00002026 return true;
2027}
2028
Duncan Sandsf5dda012010-11-03 11:35:31 +00002029bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00002030 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00002031 unsigned &NumBytes, bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00002032 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00002033 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00002034 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00002035 TII.get(AdjStackUp))
2036 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00002037
2038 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002039 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00002040 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002041 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002042 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00002043
2044 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002045 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00002046 // For this move we copy into two registers and then move into the
2047 // double fp reg we want.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002048 MVT DestVT = RVLocs[0].getValVT();
Craig Topper760b1342012-02-22 05:59:10 +00002049 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002050 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002051 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopherc1e209d2010-10-01 00:00:11 +00002052 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00002053 .addReg(RVLocs[0].getLocReg())
2054 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00002055
Eric Christopheraf719ef2010-10-20 08:02:24 +00002056 UsedRegs.push_back(RVLocs[0].getLocReg());
2057 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00002058
Eric Christopher7ac602b2010-10-11 08:38:55 +00002059 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002060 updateValueMap(I, ResultReg);
Chad Rosier90f9afe2012-05-11 18:51:55 +00002061 } else {
2062 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002063 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier5de1bea2011-11-08 00:03:32 +00002064
2065 // Special handling for extended integers.
2066 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2067 CopyVT = MVT::i32;
2068
Craig Topper760b1342012-02-22 05:59:10 +00002069 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00002070
Eric Christopherc1e209d2010-10-01 00:00:11 +00002071 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002072 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2073 TII.get(TargetOpcode::COPY),
Eric Christopherc1e209d2010-10-01 00:00:11 +00002074 ResultReg).addReg(RVLocs[0].getLocReg());
2075 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002076
Eric Christopher7ac602b2010-10-11 08:38:55 +00002077 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002078 updateValueMap(I, ResultReg);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002079 }
Eric Christopher79398062010-09-29 23:11:09 +00002080 }
2081
Eric Christopher7ac602b2010-10-11 08:38:55 +00002082 return true;
Eric Christopher79398062010-09-29 23:11:09 +00002083}
2084
Eric Christopher93bbe652010-10-22 01:28:00 +00002085bool ARMFastISel::SelectRet(const Instruction *I) {
2086 const ReturnInst *Ret = cast<ReturnInst>(I);
2087 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00002088
Eric Christopher93bbe652010-10-22 01:28:00 +00002089 if (!FuncInfo.CanLowerReturn)
2090 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00002091
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002092 // Build a list of return value registers.
2093 SmallVector<unsigned, 4> RetRegs;
2094
Eric Christopher93bbe652010-10-22 01:28:00 +00002095 CallingConv::ID CC = F.getCallingConv();
2096 if (Ret->getNumOperands() > 0) {
2097 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling74dba872012-12-30 13:01:51 +00002098 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher93bbe652010-10-22 01:28:00 +00002099
2100 // Analyze operands of the call, assigning locations to each operand.
2101 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002102 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Jush Lue67e07b2012-07-19 09:49:00 +00002103 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2104 F.isVarArg()));
Eric Christopher93bbe652010-10-22 01:28:00 +00002105
2106 const Value *RV = Ret->getOperand(0);
2107 unsigned Reg = getRegForValue(RV);
2108 if (Reg == 0)
2109 return false;
2110
2111 // Only handle a single return value for now.
2112 if (ValLocs.size() != 1)
2113 return false;
2114
2115 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00002116
Eric Christopher93bbe652010-10-22 01:28:00 +00002117 // Don't bother handling odd stuff for now.
2118 if (VA.getLocInfo() != CCValAssign::Full)
2119 return false;
2120 // Only handle register returns for now.
2121 if (!VA.isRegLoc())
2122 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002123
2124 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier62a144f2012-12-17 19:59:43 +00002125 EVT RVEVT = TLI.getValueType(RV->getType());
2126 if (!RVEVT.isSimple()) return false;
2127 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002128 MVT DestVT = VA.getValVT();
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002129 // Special handling for extended integers.
2130 if (RVVT != DestVT) {
2131 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2132 return false;
2133
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002134 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2135
Chad Rosierfcd29ae2012-02-17 01:21:28 +00002136 // Perform extension if flagged as either zext or sext. Otherwise, do
2137 // nothing.
2138 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2139 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2140 if (SrcReg == 0) return false;
2141 }
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002142 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002143
Eric Christopher93bbe652010-10-22 01:28:00 +00002144 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00002145 unsigned DstReg = VA.getLocReg();
2146 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2147 // Avoid a cross-class copy. This is very unlikely.
2148 if (!SrcRC->contains(DstReg))
2149 return false;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002150 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2151 TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
Eric Christopher93bbe652010-10-22 01:28:00 +00002152
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002153 // Add register to return instruction.
2154 RetRegs.push_back(VA.getLocReg());
Eric Christopher93bbe652010-10-22 01:28:00 +00002155 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002156
Chad Rosier0439cfc2011-11-08 21:12:00 +00002157 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002158 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002159 TII.get(RetOpc));
2160 AddOptionalDefs(MIB);
2161 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2162 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher93bbe652010-10-22 01:28:00 +00002163 return true;
2164}
2165
Chad Rosierc6916f82012-06-12 19:25:13 +00002166unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2167 if (UseReg)
2168 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2169 else
2170 return isThumb2 ? ARM::tBL : ARM::BL;
2171}
2172
2173unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth1c82d332013-07-27 11:23:08 +00002174 // Manually compute the global's type to avoid building it when unnecessary.
2175 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
2176 EVT LCREVT = TLI.getValueType(GVTy);
2177 if (!LCREVT.isSimple()) return 0;
2178
Bill Wendling76cce192013-12-29 08:00:04 +00002179 GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
Craig Topper062a2ba2014-04-25 05:30:21 +00002180 GlobalValue::ExternalLinkage, nullptr,
2181 Name);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002182 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier62a144f2012-12-17 19:59:43 +00002183 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher919772f2011-02-22 01:37:10 +00002184}
2185
Eric Christopher8b912662010-09-14 23:03:37 +00002186// A quick function that will emit a call for a named libcall in F with the
2187// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00002188// can emit a call for any libcall we can produce. This is an abridged version
2189// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00002190// like computed function pointers or strange arguments at call sites.
2191// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2192// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00002193bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2194 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002195
Eric Christopher8b912662010-09-14 23:03:37 +00002196 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002197 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002198 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002199 if (RetTy->isVoidTy())
2200 RetVT = MVT::isVoid;
2201 else if (!isTypeLegal(RetTy, RetVT))
2202 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002203
Chad Rosier90f9afe2012-05-11 18:51:55 +00002204 // Can't handle non-double multi-reg retvals.
Jush Luac96b762012-06-14 06:08:19 +00002205 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier90f9afe2012-05-11 18:51:55 +00002206 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002207 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002208 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002209 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2210 return false;
2211 }
2212
Eric Christopher79398062010-09-29 23:11:09 +00002213 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00002214 SmallVector<Value*, 8> Args;
2215 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002216 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00002217 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2218 Args.reserve(I->getNumOperands());
2219 ArgRegs.reserve(I->getNumOperands());
2220 ArgVTs.reserve(I->getNumOperands());
2221 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7990df12010-09-28 01:21:42 +00002222 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopher8b912662010-09-14 23:03:37 +00002223 Value *Op = I->getOperand(i);
2224 unsigned Arg = getRegForValue(Op);
2225 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002226
Chris Lattner229907c2011-07-18 04:54:35 +00002227 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002228 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002229 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002230
Eric Christopher8b912662010-09-14 23:03:37 +00002231 ISD::ArgFlagsTy Flags;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002232 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher8b912662010-09-14 23:03:37 +00002233 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002234
Eric Christopher8b912662010-09-14 23:03:37 +00002235 Args.push_back(Op);
2236 ArgRegs.push_back(Arg);
2237 ArgVTs.push_back(ArgVT);
2238 ArgFlags.push_back(Flags);
2239 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002240
Eric Christopher79398062010-09-29 23:11:09 +00002241 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00002242 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00002243 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002244 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2245 RegArgs, CC, NumBytes, false))
Eric Christopher79398062010-09-29 23:11:09 +00002246 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002247
Chad Rosierc6916f82012-06-12 19:25:13 +00002248 unsigned CalleeReg = 0;
2249 if (EnableARMLongCalls) {
2250 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2251 if (CalleeReg == 0) return false;
2252 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002253
Chad Rosierc6916f82012-06-12 19:25:13 +00002254 // Issue the call.
2255 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2256 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002257 DbgLoc, TII.get(CallOpc));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002258 // BL / BLX don't take a predicate, but tBL / tBLX do.
2259 if (isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002260 AddDefaultPred(MIB);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002261 if (EnableARMLongCalls)
2262 MIB.addReg(CalleeReg);
2263 else
2264 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosierc6916f82012-06-12 19:25:13 +00002265
Eric Christopher8b912662010-09-14 23:03:37 +00002266 // Add implicit physical register uses to the call.
2267 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002268 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002269
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002270 // Add a register mask with the call-preserved registers.
2271 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002272 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002273
Eric Christopher79398062010-09-29 23:11:09 +00002274 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002275 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002276 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002277
Eric Christopher8b912662010-09-14 23:03:37 +00002278 // Set all unused physreg defs as dead.
2279 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002280
Eric Christopher8b912662010-09-14 23:03:37 +00002281 return true;
2282}
2283
Chad Rosiera7ebc562011-11-11 23:31:03 +00002284bool ARMFastISel::SelectCall(const Instruction *I,
Craig Topper062a2ba2014-04-25 05:30:21 +00002285 const char *IntrMemName = nullptr) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002286 const CallInst *CI = cast<CallInst>(I);
2287 const Value *Callee = CI->getCalledValue();
2288
Chad Rosiera7ebc562011-11-11 23:31:03 +00002289 // Can't handle inline asm.
2290 if (isa<InlineAsm>(Callee)) return false;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002291
Chad Rosierdf42cf32012-12-11 00:18:02 +00002292 // Allow SelectionDAG isel to handle tail calls.
2293 if (CI->isTailCall()) return false;
2294
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002295 // Check the calling convention.
2296 ImmutableCallSite CS(CI);
2297 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00002298
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002299 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00002300
Chris Lattner229907c2011-07-18 04:54:35 +00002301 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2302 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Lue67e07b2012-07-19 09:49:00 +00002303 bool isVarArg = FTy->isVarArg();
Eric Christopher7ac602b2010-10-11 08:38:55 +00002304
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002305 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002306 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002307 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002308 if (RetTy->isVoidTy())
2309 RetVT = MVT::isVoid;
Chad Rosier5de1bea2011-11-08 00:03:32 +00002310 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2311 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002312 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002313
Chad Rosier90f9afe2012-05-11 18:51:55 +00002314 // Can't handle non-double multi-reg retvals.
2315 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2316 RetVT != MVT::i16 && RetVT != MVT::i32) {
2317 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002318 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002319 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002320 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2321 return false;
2322 }
2323
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002324 // Set up the argument vectors.
2325 SmallVector<Value*, 8> Args;
2326 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002327 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002328 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosierdccc4792012-02-15 00:23:55 +00002329 unsigned arg_size = CS.arg_size();
2330 Args.reserve(arg_size);
2331 ArgRegs.reserve(arg_size);
2332 ArgVTs.reserve(arg_size);
2333 ArgFlags.reserve(arg_size);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002334 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2335 i != e; ++i) {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002336 // If we're lowering a memory intrinsic instead of a regular call, skip the
2337 // last two arguments, which shouldn't be passed to the underlying function.
2338 if (IntrMemName && e-i <= 2)
2339 break;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002340
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002341 ISD::ArgFlagsTy Flags;
2342 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002343 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002344 Flags.setSExt();
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002345 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002346 Flags.setZExt();
2347
Chad Rosier8a98ec42011-11-04 00:58:10 +00002348 // FIXME: Only handle *easy* calls for now.
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002349 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2350 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2351 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2352 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002353 return false;
2354
Chris Lattner229907c2011-07-18 04:54:35 +00002355 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002356 MVT ArgVT;
Chad Rosierd0191a52011-11-05 20:16:15 +00002357 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2358 ArgVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002359 return false;
Chad Rosieree93ff72011-11-18 01:17:34 +00002360
2361 unsigned Arg = getRegForValue(*i);
2362 if (Arg == 0)
2363 return false;
2364
Rafael Espindolaea09c592014-02-18 22:05:46 +00002365 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002366 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002367
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002368 Args.push_back(*i);
2369 ArgRegs.push_back(Arg);
2370 ArgVTs.push_back(ArgVT);
2371 ArgFlags.push_back(Flags);
2372 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002373
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002374 // Handle the arguments now that we've gotten them.
2375 SmallVector<unsigned, 4> RegArgs;
2376 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002377 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2378 RegArgs, CC, NumBytes, isVarArg))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002379 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002380
Chad Rosierc6916f82012-06-12 19:25:13 +00002381 bool UseReg = false;
Chad Rosier223faf72012-05-23 18:38:57 +00002382 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosierc6916f82012-06-12 19:25:13 +00002383 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier223faf72012-05-23 18:38:57 +00002384
Chad Rosierc6916f82012-06-12 19:25:13 +00002385 unsigned CalleeReg = 0;
2386 if (UseReg) {
2387 if (IntrMemName)
2388 CalleeReg = getLibcallReg(IntrMemName);
2389 else
2390 CalleeReg = getRegForValue(Callee);
2391
Chad Rosier223faf72012-05-23 18:38:57 +00002392 if (CalleeReg == 0) return false;
2393 }
2394
Chad Rosierc6916f82012-06-12 19:25:13 +00002395 // Issue the call.
2396 unsigned CallOpc = ARMSelectCallOp(UseReg);
2397 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002398 DbgLoc, TII.get(CallOpc));
Chad Rosierc6916f82012-06-12 19:25:13 +00002399
Logan Chien2361f512013-08-22 12:08:04 +00002400 unsigned char OpFlags = 0;
2401
2402 // Add MO_PLT for global address or external symbol in the PIC relocation
2403 // model.
2404 if (Subtarget->isTargetELF() && TM.getRelocationModel() == Reloc::PIC_)
2405 OpFlags = ARMII::MO_PLT;
2406
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002407 // ARM calls don't take a predicate, but tBL / tBLX do.
2408 if(isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002409 AddDefaultPred(MIB);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002410 if (UseReg)
2411 MIB.addReg(CalleeReg);
2412 else if (!IntrMemName)
Logan Chien2361f512013-08-22 12:08:04 +00002413 MIB.addGlobalAddress(GV, 0, OpFlags);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002414 else
Logan Chien2361f512013-08-22 12:08:04 +00002415 MIB.addExternalSymbol(IntrMemName, OpFlags);
Jush Luac96b762012-06-14 06:08:19 +00002416
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002417 // Add implicit physical register uses to the call.
2418 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002419 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002420
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002421 // Add a register mask with the call-preserved registers.
2422 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002423 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002424
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002425 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002426 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002427 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2428 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002429
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002430 // Set all unused physreg defs as dead.
2431 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002432
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002433 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002434}
2435
Chad Rosier057b6d32011-11-14 23:04:09 +00002436bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002437 return Len <= 16;
2438}
2439
Jim Grosbach0c509fa2012-04-06 23:43:50 +00002440bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002441 uint64_t Len, unsigned Alignment) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002442 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier057b6d32011-11-14 23:04:09 +00002443 if (!ARMIsMemCpySmall(Len))
Chad Rosierab7223e2011-11-14 22:46:17 +00002444 return false;
2445
Chad Rosierab7223e2011-11-14 22:46:17 +00002446 while (Len) {
2447 MVT VT;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002448 if (!Alignment || Alignment >= 4) {
2449 if (Len >= 4)
2450 VT = MVT::i32;
2451 else if (Len >= 2)
2452 VT = MVT::i16;
2453 else {
2454 assert (Len == 1 && "Expected a length of 1!");
2455 VT = MVT::i8;
2456 }
2457 } else {
2458 // Bound based on alignment.
2459 if (Len >= 2 && Alignment == 2)
2460 VT = MVT::i16;
2461 else {
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002462 VT = MVT::i8;
2463 }
Chad Rosierab7223e2011-11-14 22:46:17 +00002464 }
2465
2466 bool RV;
2467 unsigned ResultReg;
2468 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002469 assert (RV == true && "Should be able to handle this load.");
Chad Rosierab7223e2011-11-14 22:46:17 +00002470 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002471 assert (RV == true && "Should be able to handle this store.");
Duncan Sandsae22c602012-02-05 14:20:11 +00002472 (void)RV;
Chad Rosierab7223e2011-11-14 22:46:17 +00002473
2474 unsigned Size = VT.getSizeInBits()/8;
2475 Len -= Size;
2476 Dest.Offset += Size;
2477 Src.Offset += Size;
2478 }
2479
2480 return true;
2481}
2482
Chad Rosiera7ebc562011-11-11 23:31:03 +00002483bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2484 // FIXME: Handle more intrinsics.
2485 switch (I.getIntrinsicID()) {
2486 default: return false;
Chad Rosier820d248c2012-05-30 17:23:22 +00002487 case Intrinsic::frameaddress: {
2488 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2489 MFI->setFrameAddressIsTaken(true);
2490
Craig Topper61e88f42014-11-21 05:58:21 +00002491 unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2492 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2493 : &ARM::GPRRegClass;
Chad Rosier820d248c2012-05-30 17:23:22 +00002494
2495 const ARMBaseRegisterInfo *RegInfo =
Eric Christopher1b21f002015-01-29 00:19:33 +00002496 static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
Chad Rosier820d248c2012-05-30 17:23:22 +00002497 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2498 unsigned SrcReg = FramePtr;
2499
2500 // Recursively load frame address
2501 // ldr r0 [fp]
2502 // ldr r0 [r0]
2503 // ldr r0 [r0]
2504 // ...
2505 unsigned DestReg;
2506 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2507 while (Depth--) {
2508 DestReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002509 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier820d248c2012-05-30 17:23:22 +00002510 TII.get(LdrOpc), DestReg)
2511 .addReg(SrcReg).addImm(0));
2512 SrcReg = DestReg;
2513 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002514 updateValueMap(&I, SrcReg);
Chad Rosier820d248c2012-05-30 17:23:22 +00002515 return true;
2516 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002517 case Intrinsic::memcpy:
2518 case Intrinsic::memmove: {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002519 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2520 // Don't handle volatile.
2521 if (MTI.isVolatile())
2522 return false;
Chad Rosierab7223e2011-11-14 22:46:17 +00002523
2524 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2525 // we would emit dead code because we don't currently handle memmoves.
2526 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2527 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier057b6d32011-11-14 23:04:09 +00002528 // Small memcpy's are common enough that we want to do them without a call
2529 // if possible.
Chad Rosierab7223e2011-11-14 22:46:17 +00002530 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier057b6d32011-11-14 23:04:09 +00002531 if (ARMIsMemCpySmall(Len)) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002532 Address Dest, Src;
2533 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2534 !ARMComputeAddress(MTI.getRawSource(), Src))
2535 return false;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002536 unsigned Alignment = MTI.getAlignment();
2537 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosierab7223e2011-11-14 22:46:17 +00002538 return true;
2539 }
2540 }
Jush Luac96b762012-06-14 06:08:19 +00002541
Chad Rosiera7ebc562011-11-11 23:31:03 +00002542 if (!MTI.getLength()->getType()->isIntegerTy(32))
2543 return false;
Jush Luac96b762012-06-14 06:08:19 +00002544
Chad Rosiera7ebc562011-11-11 23:31:03 +00002545 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2546 return false;
2547
2548 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2549 return SelectCall(&I, IntrMemName);
2550 }
2551 case Intrinsic::memset: {
2552 const MemSetInst &MSI = cast<MemSetInst>(I);
2553 // Don't handle volatile.
2554 if (MSI.isVolatile())
2555 return false;
Jush Luac96b762012-06-14 06:08:19 +00002556
Chad Rosiera7ebc562011-11-11 23:31:03 +00002557 if (!MSI.getLength()->getType()->isIntegerTy(32))
2558 return false;
Jush Luac96b762012-06-14 06:08:19 +00002559
Chad Rosiera7ebc562011-11-11 23:31:03 +00002560 if (MSI.getDestAddressSpace() > 255)
2561 return false;
Jush Luac96b762012-06-14 06:08:19 +00002562
Chad Rosiera7ebc562011-11-11 23:31:03 +00002563 return SelectCall(&I, "memset");
2564 }
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002565 case Intrinsic::trap: {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002566 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
Eli Bendersky2e2ce492013-01-30 16:30:19 +00002567 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002568 return true;
2569 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002570 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002571}
2572
Chad Rosieree7e4522011-11-02 00:18:48 +00002573bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luac96b762012-06-14 06:08:19 +00002574 // The high bits for a type smaller than the register size are assumed to be
Chad Rosieree7e4522011-11-02 00:18:48 +00002575 // undefined.
2576 Value *Op = I->getOperand(0);
2577
2578 EVT SrcVT, DestVT;
2579 SrcVT = TLI.getValueType(Op->getType(), true);
2580 DestVT = TLI.getValueType(I->getType(), true);
2581
2582 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2583 return false;
2584 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2585 return false;
2586
2587 unsigned SrcReg = getRegForValue(Op);
2588 if (!SrcReg) return false;
2589
2590 // Because the high bits are undefined, a truncate doesn't generate
2591 // any code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002592 updateValueMap(I, SrcReg);
Chad Rosieree7e4522011-11-02 00:18:48 +00002593 return true;
2594}
2595
Chad Rosier62a144f2012-12-17 19:59:43 +00002596unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier4489f942011-11-02 17:20:24 +00002597 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002598 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002599 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002600 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier4489f942011-11-02 17:20:24 +00002601 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002602
2603 // Table of which combinations can be emitted as a single instruction,
2604 // and which will require two.
2605 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2606 // ARM Thumb
2607 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2608 // ext: s z s z s z s z
2609 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2610 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2611 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2612 };
2613
2614 // Target registers for:
2615 // - For ARM can never be PC.
2616 // - For 16-bit Thumb are restricted to lower 8 registers.
2617 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2618 static const TargetRegisterClass *RCTbl[2][2] = {
2619 // Instructions: Two Single
2620 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2621 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2622 };
2623
2624 // Table governing the instruction(s) to be emitted.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002625 static const struct InstructionTable {
2626 uint32_t Opc : 16;
2627 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2628 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2629 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2630 } IT[2][2][3][2] = {
JF Bastien06ce03d2013-06-07 20:10:37 +00002631 { // Two instructions (first is left shift, second is in this table).
JF Bastiencd4c64d2013-07-17 05:46:46 +00002632 { // ARM Opc S Shift Imm
2633 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2634 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2635 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2636 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2637 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2638 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002639 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002640 { // Thumb Opc S Shift Imm
2641 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2642 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2643 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2644 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2645 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2646 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002647 }
2648 },
2649 { // Single instruction.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002650 { // ARM Opc S Shift Imm
2651 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2652 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2653 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2654 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2655 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2656 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002657 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002658 { // Thumb Opc S Shift Imm
2659 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2660 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2661 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2662 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2663 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2664 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002665 }
2666 }
2667 };
2668
2669 unsigned SrcBits = SrcVT.getSizeInBits();
2670 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien60a24422013-06-08 00:51:51 +00002671 (void) DestBits;
JF Bastien06ce03d2013-06-07 20:10:37 +00002672 assert((SrcBits < DestBits) && "can only extend to larger types");
2673 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2674 "other sizes unimplemented");
2675 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2676 "other sizes unimplemented");
2677
2678 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiencd4c64d2013-07-17 05:46:46 +00002679 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien06ce03d2013-06-07 20:10:37 +00002680 assert((Bitness < 3) && "sanity-check table bounds");
2681
2682 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2683 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiencd4c64d2013-07-17 05:46:46 +00002684 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2685 unsigned Opc = ITP->Opc;
JF Bastien06ce03d2013-06-07 20:10:37 +00002686 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiencd4c64d2013-07-17 05:46:46 +00002687 unsigned hasS = ITP->hasS;
2688 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2689 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2690 "only MOVsi has shift operand addressing mode");
2691 unsigned Imm = ITP->Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002692
2693 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2694 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002695 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien06ce03d2013-06-07 20:10:37 +00002696 unsigned ResultReg;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002697 // MOVsi encodes shift and immediate in shift operand addressing mode.
2698 // The following condition has the same value when emitting two
2699 // instruction sequences: both are shifts.
2700 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien06ce03d2013-06-07 20:10:37 +00002701
2702 // Either one or two instructions are emitted.
2703 // They're always of the form:
2704 // dst = in OP imm
2705 // CPSR is set only by 16-bit Thumb instructions.
2706 // Predicate, if any, is AL.
2707 // S bit, if available, is always 0.
2708 // When two are emitted the first's result will feed as the second's input,
2709 // that value is then dead.
2710 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2711 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2712 ResultReg = createResultReg(RC);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002713 bool isLsl = (0 == Instr) && !isSingleInstr;
2714 unsigned Opcode = isLsl ? LSLOpc : Opc;
2715 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2716 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002717 bool isKill = 1 == Instr;
2718 MachineInstrBuilder MIB = BuildMI(
Rafael Espindolaea09c592014-02-18 22:05:46 +00002719 *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
JF Bastien06ce03d2013-06-07 20:10:37 +00002720 if (setsCPSR)
2721 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach3fa74912013-08-16 23:37:36 +00002722 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002723 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
JF Bastien06ce03d2013-06-07 20:10:37 +00002724 if (hasS)
2725 AddDefaultCC(MIB);
2726 // Second instruction consumes the first's result.
2727 SrcReg = ResultReg;
Eli Friedmanc7035512011-05-25 23:49:02 +00002728 }
2729
Chad Rosier4489f942011-11-02 17:20:24 +00002730 return ResultReg;
2731}
2732
2733bool ARMFastISel::SelectIntExt(const Instruction *I) {
2734 // On ARM, in general, integer casts don't involve legal types; this code
2735 // handles promotable integers.
Chad Rosier4489f942011-11-02 17:20:24 +00002736 Type *DestTy = I->getType();
2737 Value *Src = I->getOperand(0);
2738 Type *SrcTy = Src->getType();
2739
Chad Rosier4489f942011-11-02 17:20:24 +00002740 bool isZExt = isa<ZExtInst>(I);
2741 unsigned SrcReg = getRegForValue(Src);
2742 if (!SrcReg) return false;
2743
Chad Rosier62a144f2012-12-17 19:59:43 +00002744 EVT SrcEVT, DestEVT;
2745 SrcEVT = TLI.getValueType(SrcTy, true);
2746 DestEVT = TLI.getValueType(DestTy, true);
2747 if (!SrcEVT.isSimple()) return false;
2748 if (!DestEVT.isSimple()) return false;
Patrik Hagglundc494d242012-12-17 14:30:06 +00002749
Chad Rosier62a144f2012-12-17 19:59:43 +00002750 MVT SrcVT = SrcEVT.getSimpleVT();
2751 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier4489f942011-11-02 17:20:24 +00002752 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2753 if (ResultReg == 0) return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002754 updateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002755 return true;
2756}
2757
Jush Lu4705da92012-08-03 02:37:48 +00002758bool ARMFastISel::SelectShift(const Instruction *I,
2759 ARM_AM::ShiftOpc ShiftTy) {
2760 // We handle thumb2 mode by target independent selector
2761 // or SelectionDAG ISel.
2762 if (isThumb2)
2763 return false;
2764
2765 // Only handle i32 now.
2766 EVT DestVT = TLI.getValueType(I->getType(), true);
2767 if (DestVT != MVT::i32)
2768 return false;
2769
2770 unsigned Opc = ARM::MOVsr;
2771 unsigned ShiftImm;
2772 Value *Src2Value = I->getOperand(1);
2773 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2774 ShiftImm = CI->getZExtValue();
2775
2776 // Fall back to selection DAG isel if the shift amount
2777 // is zero or greater than the width of the value type.
2778 if (ShiftImm == 0 || ShiftImm >=32)
2779 return false;
2780
2781 Opc = ARM::MOVsi;
2782 }
2783
2784 Value *Src1Value = I->getOperand(0);
2785 unsigned Reg1 = getRegForValue(Src1Value);
2786 if (Reg1 == 0) return false;
2787
Nadav Rotema8e15b02012-09-06 11:13:55 +00002788 unsigned Reg2 = 0;
Jush Lu4705da92012-08-03 02:37:48 +00002789 if (Opc == ARM::MOVsr) {
2790 Reg2 = getRegForValue(Src2Value);
2791 if (Reg2 == 0) return false;
2792 }
2793
JF Bastien13969d02013-05-29 15:45:47 +00002794 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu4705da92012-08-03 02:37:48 +00002795 if(ResultReg == 0) return false;
2796
Rafael Espindolaea09c592014-02-18 22:05:46 +00002797 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu4705da92012-08-03 02:37:48 +00002798 TII.get(Opc), ResultReg)
2799 .addReg(Reg1);
2800
2801 if (Opc == ARM::MOVsi)
2802 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2803 else if (Opc == ARM::MOVsr) {
2804 MIB.addReg(Reg2);
2805 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2806 }
2807
2808 AddOptionalDefs(MIB);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002809 updateValueMap(I, ResultReg);
Jush Lu4705da92012-08-03 02:37:48 +00002810 return true;
2811}
2812
Eric Christopherc3e118e2010-09-02 23:43:26 +00002813// TODO: SoftFP support.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002814bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
Eric Christopher2ff757d2010-09-09 01:06:51 +00002815
Eric Christopher84bdfd82010-07-21 22:26:11 +00002816 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002817 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002818 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002819 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002820 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002821 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002822 return SelectBranch(I);
Chad Rosierded4c992012-02-07 23:56:08 +00002823 case Instruction::IndirectBr:
2824 return SelectIndirectBr(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002825 case Instruction::ICmp:
2826 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002827 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002828 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002829 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002830 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002831 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002832 case Instruction::SIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002833 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosiera8a8ac52012-02-03 19:42:52 +00002834 case Instruction::UIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002835 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002836 case Instruction::FPToSI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002837 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosier41f0e782012-02-03 20:27:51 +00002838 case Instruction::FPToUI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002839 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier685b20c2012-02-06 23:50:07 +00002840 case Instruction::Add:
2841 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosierbd471252012-02-08 02:29:21 +00002842 case Instruction::Or:
2843 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier0ee8c512012-02-08 02:45:44 +00002844 case Instruction::Sub:
2845 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002846 case Instruction::FAdd:
Chad Rosier685b20c2012-02-06 23:50:07 +00002847 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002848 case Instruction::FSub:
Chad Rosier685b20c2012-02-06 23:50:07 +00002849 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002850 case Instruction::FMul:
Chad Rosier685b20c2012-02-06 23:50:07 +00002851 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002852 case Instruction::SDiv:
Chad Rosieraaa55a82012-02-03 21:07:27 +00002853 return SelectDiv(I, /*isSigned*/ true);
2854 case Instruction::UDiv:
2855 return SelectDiv(I, /*isSigned*/ false);
Eric Christophereae1b382010-10-11 08:37:26 +00002856 case Instruction::SRem:
Chad Rosierb84a4b42012-02-03 21:23:45 +00002857 return SelectRem(I, /*isSigned*/ true);
2858 case Instruction::URem:
2859 return SelectRem(I, /*isSigned*/ false);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002860 case Instruction::Call:
Chad Rosiera7ebc562011-11-11 23:31:03 +00002861 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2862 return SelectIntrinsicCall(*II);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002863 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002864 case Instruction::Select:
2865 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002866 case Instruction::Ret:
2867 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002868 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002869 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002870 case Instruction::ZExt:
2871 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002872 return SelectIntExt(I);
Jush Lu4705da92012-08-03 02:37:48 +00002873 case Instruction::Shl:
2874 return SelectShift(I, ARM_AM::lsl);
2875 case Instruction::LShr:
2876 return SelectShift(I, ARM_AM::lsr);
2877 case Instruction::AShr:
2878 return SelectShift(I, ARM_AM::asr);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002879 default: break;
2880 }
2881 return false;
2882}
2883
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002884namespace {
2885// This table describes sign- and zero-extend instructions which can be
2886// folded into a preceding load. All of these extends have an immediate
2887// (sometimes a mask and sometimes a shift) that's applied after
2888// extension.
2889const struct FoldableLoadExtendsStruct {
2890 uint16_t Opc[2]; // ARM, Thumb.
2891 uint8_t ExpectedImm;
2892 uint8_t isZExt : 1;
2893 uint8_t ExpectedVT : 7;
2894} FoldableLoadExtends[] = {
2895 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2896 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2897 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2898 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2899 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2900};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00002901}
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002902
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002903/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002904/// vreg is being provided by the specified load instruction. If possible,
2905/// try to fold the load as an operand to the instruction, returning true if
2906/// successful.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002907bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2908 const LoadInst *LI) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002909 // Verify we have a legal type before going any further.
2910 MVT VT;
2911 if (!isLoadTypeLegal(LI->getType(), VT))
2912 return false;
2913
2914 // Combine load followed by zero- or sign-extend.
2915 // ldrb r1, [r0] ldrb r1, [r0]
2916 // uxtb r2, r1 =>
2917 // mov r3, r2 mov r3, r1
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002918 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2919 return false;
2920 const uint64_t Imm = MI->getOperand(2).getImm();
2921
2922 bool Found = false;
2923 bool isZExt;
2924 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2925 i != e; ++i) {
2926 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2927 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2928 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2929 Found = true;
2930 isZExt = FoldableLoadExtends[i].isZExt;
2931 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002932 }
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002933 if (!Found) return false;
2934
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002935 // See if we can handle this address.
2936 Address Addr;
2937 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luac96b762012-06-14 06:08:19 +00002938
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002939 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier563de602011-12-13 19:22:14 +00002940 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002941 return false;
2942 MI->eraseFromParent();
2943 return true;
2944}
2945
Jush Lu47172a02012-09-27 05:21:41 +00002946unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002947 unsigned Align, MVT VT) {
Jush Lu47172a02012-09-27 05:21:41 +00002948 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2949 ARMConstantPoolConstant *CPV =
2950 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2951 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2952
2953 unsigned Opc;
2954 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2955 // Load value.
2956 if (isThumb2) {
Jim Grosbach5f71aab2013-08-26 20:07:29 +00002957 DestReg1 = constrainOperandRegClass(TII.get(ARM::t2LDRpci), DestReg1, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002958 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu47172a02012-09-27 05:21:41 +00002959 TII.get(ARM::t2LDRpci), DestReg1)
2960 .addConstantPoolIndex(Idx));
2961 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2962 } else {
2963 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +00002964 DestReg1 = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg1, 0);
Jush Lu47172a02012-09-27 05:21:41 +00002965 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002966 DbgLoc, TII.get(ARM::LDRcp), DestReg1)
Jush Lu47172a02012-09-27 05:21:41 +00002967 .addConstantPoolIndex(Idx).addImm(0));
2968 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2969 }
2970
2971 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2972 if (GlobalBaseReg == 0) {
2973 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2974 AFI->setGlobalBaseReg(GlobalBaseReg);
2975 }
2976
2977 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
Jim Grosbach5f71aab2013-08-26 20:07:29 +00002978 DestReg2 = constrainOperandRegClass(TII.get(Opc), DestReg2, 0);
2979 DestReg1 = constrainOperandRegClass(TII.get(Opc), DestReg1, 1);
2980 GlobalBaseReg = constrainOperandRegClass(TII.get(Opc), GlobalBaseReg, 2);
Jush Lu47172a02012-09-27 05:21:41 +00002981 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002982 DbgLoc, TII.get(Opc), DestReg2)
Jush Lu47172a02012-09-27 05:21:41 +00002983 .addReg(DestReg1)
2984 .addReg(GlobalBaseReg);
2985 if (!UseGOTOFF)
2986 MIB.addImm(0);
2987 AddOptionalDefs(MIB);
2988
2989 return DestReg2;
2990}
2991
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002992bool ARMFastISel::fastLowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +00002993 if (!FuncInfo.CanLowerReturn)
2994 return false;
2995
2996 const Function *F = FuncInfo.Fn;
2997 if (F->isVarArg())
2998 return false;
2999
3000 CallingConv::ID CC = F->getCallingConv();
3001 switch (CC) {
3002 default:
3003 return false;
3004 case CallingConv::Fast:
3005 case CallingConv::C:
3006 case CallingConv::ARM_AAPCS_VFP:
3007 case CallingConv::ARM_AAPCS:
3008 case CallingConv::ARM_APCS:
3009 break;
3010 }
3011
3012 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3013 // which are passed in r0 - r3.
3014 unsigned Idx = 1;
3015 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3016 I != E; ++I, ++Idx) {
3017 if (Idx > 4)
3018 return false;
3019
3020 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3021 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
3022 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3023 return false;
3024
3025 Type *ArgTy = I->getType();
3026 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3027 return false;
3028
3029 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosier1b33e8d2013-02-26 01:05:31 +00003030 if (!ArgVT.isSimple()) return false;
Evan Cheng615620c2013-02-11 01:27:15 +00003031 switch (ArgVT.getSimpleVT().SimpleTy) {
3032 case MVT::i8:
3033 case MVT::i16:
3034 case MVT::i32:
3035 break;
3036 default:
3037 return false;
3038 }
3039 }
3040
3041
3042 static const uint16_t GPRArgRegs[] = {
3043 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3044 };
3045
Jim Grosbachd69f3ed2013-08-16 23:37:23 +00003046 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Evan Cheng615620c2013-02-11 01:27:15 +00003047 Idx = 0;
3048 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3049 I != E; ++I, ++Idx) {
Evan Cheng615620c2013-02-11 01:27:15 +00003050 unsigned SrcReg = GPRArgRegs[Idx];
3051 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3052 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3053 // Without this, EmitLiveInCopies may eliminate the livein if its only
3054 // use is a bitcast (which isn't turned into an instruction).
3055 unsigned ResultReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00003056 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3057 TII.get(TargetOpcode::COPY),
Evan Cheng615620c2013-02-11 01:27:15 +00003058 ResultReg).addReg(DstReg, getKillRegState(true));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003059 updateValueMap(I, ResultReg);
Evan Cheng615620c2013-02-11 01:27:15 +00003060 }
3061
3062 return true;
3063}
3064
Eric Christopher84bdfd82010-07-21 22:26:11 +00003065namespace llvm {
Bob Wilson3e6fa462012-08-03 04:06:28 +00003066 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3067 const TargetLibraryInfo *libInfo) {
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003068 if (funcInfo.MF->getSubtarget<ARMSubtarget>().useFastISel())
Bob Wilson3e6fa462012-08-03 04:06:28 +00003069 return new ARMFastISel(funcInfo, libInfo);
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003070
Craig Topper062a2ba2014-04-25 05:30:21 +00003071 return nullptr;
Eric Christopher84bdfd82010-07-21 22:26:11 +00003072 }
3073}