blob: d2c54f3b71b671e30e744a2e82347b7561e06727 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
66 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
67}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000071 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000072 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000073 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000074
Chris Lattner56db8c32010-01-27 23:58:11 +000075 OutStreamer.EmitLabel(CurrentFnSym);
76}
77
James Molloy6685c082012-01-26 09:25:43 +000078void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +000079 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000080 assert(Size && "C++ constructor pointer had zero size!");
81
Bill Wendlingdfb45f42012-02-15 09:14:08 +000082 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000083 assert(GV && "C++ constructor pointer was not a GlobalValue!");
84
Rafael Espindola79858aa2013-10-29 17:07:16 +000085 const MCExpr *E = MCSymbolRefExpr::Create(getSymbol(GV),
Tim Northoverd6a729b2014-01-06 14:28:05 +000086 (Subtarget->isTargetELF()
87 ? MCSymbolRefExpr::VK_ARM_TARGET1
88 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000089 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000090
James Molloy6685c082012-01-26 09:25:43 +000091 OutStreamer.EmitValue(E, Size);
92}
93
Jim Grosbach080fdf42010-09-30 01:57:53 +000094/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000095/// method to print assembly for each instruction.
96///
97bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +000098 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +000099 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000100
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000101 SetupMachineFunction(MF);
102
103 if (Subtarget->isTargetCOFF()) {
104 bool Internal = MF.getFunction()->hasInternalLinkage();
105 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
106 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
107 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
108
109 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
110 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
111 OutStreamer.EmitCOFFSymbolType(Type);
112 OutStreamer.EndCOFFSymbolDef();
113 }
114
115 // Have common code print out the function header with linkage info etc.
116 EmitFunctionHeader();
117
118 // Emit the rest of the function body.
119 EmitFunctionBody();
120
121 // We didn't modify anything.
122 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000123}
124
Evan Chengb23b50d2009-06-29 07:51:04 +0000125void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000126 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000127 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000128 unsigned TF = MO.getTargetFlags();
129
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000130 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000131 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000132 case MachineOperand::MO_Register: {
133 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000134 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000135 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000136 if(ARM::GPRPairRegClass.contains(Reg)) {
137 const MachineFunction &MF = *MI->getParent()->getParent();
138 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
139 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
140 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000141 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000142 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000143 }
Evan Cheng10043e22007-01-19 07:51:42 +0000144 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000145 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000146 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000147 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000148 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000149 O << ":lower16:";
150 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000151 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000152 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000153 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000154 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000155 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000156 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000157 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000158 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000159 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000160 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000161 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
162 (TF & ARMII::MO_LO16))
163 O << ":lower16:";
164 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
165 (TF & ARMII::MO_HI16))
166 O << ":upper16:";
Rafael Espindola79858aa2013-10-29 17:07:16 +0000167 O << *getSymbol(GV);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000168
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000169 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000170 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000171 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000172 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000173 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000174 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000175 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000176 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000177 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000178}
179
Evan Chengb23b50d2009-06-29 07:51:04 +0000180//===--------------------------------------------------------------------===//
181
Chris Lattner68d64aa2010-01-25 19:51:38 +0000182MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000183GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Rafael Espindola58873562014-01-03 19:21:54 +0000184 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000185 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000186 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000187 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000188 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000189}
190
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000191
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000192MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Rafael Espindola58873562014-01-03 19:21:54 +0000193 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000194 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000195 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000196 << getFunctionNumber();
197 return OutContext.GetOrCreateSymbol(Name.str());
198}
199
Evan Chengb23b50d2009-06-29 07:51:04 +0000200bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000201 unsigned AsmVariant, const char *ExtraCode,
202 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000203 // Does this asm operand have a single letter operand modifier?
204 if (ExtraCode && ExtraCode[0]) {
205 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000206
Evan Cheng10043e22007-01-19 07:51:42 +0000207 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000208 default:
209 // See if this is a generic print operand
210 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000211 case 'a': // Print as a memory address.
212 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000213 O << "["
214 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
215 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000216 return false;
217 }
218 // Fallthrough
219 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000220 if (!MI->getOperand(OpNum).isImm())
221 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000222 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000223 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000224 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000225 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000226 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000227 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000228 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000229 if (MI->getOperand(OpNum).isReg()) {
230 unsigned Reg = MI->getOperand(OpNum).getReg();
231 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000232 // Find the 'd' register that has this 's' register as a sub-register,
233 // and determine the lane number.
234 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
235 if (!ARM::DPRRegClass.contains(*SR))
236 continue;
237 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
238 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
239 return false;
240 }
Eric Christopher76178832011-05-24 22:10:34 +0000241 }
Eric Christopher1b724942011-05-24 23:27:13 +0000242 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000243 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000244 if (!MI->getOperand(OpNum).isImm())
245 return true;
246 O << ~(MI->getOperand(OpNum).getImm());
247 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000248 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000249 if (!MI->getOperand(OpNum).isImm())
250 return true;
251 O << (MI->getOperand(OpNum).getImm() & 0xffff);
252 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000253 case 'M': { // A register range suitable for LDM/STM.
254 if (!MI->getOperand(OpNum).isReg())
255 return true;
256 const MachineOperand &MO = MI->getOperand(OpNum);
257 unsigned RegBegin = MO.getReg();
258 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
259 // already got the operands in registers that are operands to the
260 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000261 O << "{";
262 if (ARM::GPRPairRegClass.contains(RegBegin)) {
263 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
264 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000265 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000266 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
267 }
268 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000269
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000270 // FIXME: The register allocator not only may not have given us the
271 // registers in sequence, but may not be in ascending registers. This
272 // will require changes in the register allocator that'll need to be
273 // propagated down here if the operands change.
274 unsigned RegOps = OpNum + 1;
275 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000276 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000277 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
278 RegOps++;
279 }
280
281 O << "}";
282
283 return false;
284 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000285 case 'R': // The most significant register of a pair.
286 case 'Q': { // The least significant register of a pair.
287 if (OpNum == 0)
288 return true;
289 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
290 if (!FlagsOP.isImm())
291 return true;
292 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000293
294 // This operand may not be the one that actually provides the register. If
295 // it's tied to a previous one then we should refer instead to that one
296 // for registers and their classes.
297 unsigned TiedIdx;
298 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
299 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
300 unsigned OpFlags = MI->getOperand(OpNum).getImm();
301 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
302 }
303 Flags = MI->getOperand(OpNum).getImm();
304
305 // Later code expects OpNum to be pointing at the register rather than
306 // the flags.
307 OpNum += 1;
308 }
309
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000310 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000311 unsigned RC;
312 InlineAsm::hasRegClassConstraint(Flags, RC);
313 if (RC == ARM::GPRPairRegClassID) {
314 if (NumVals != 1)
315 return true;
316 const MachineOperand &MO = MI->getOperand(OpNum);
317 if (!MO.isReg())
318 return true;
319 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
320 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
321 ARM::gsub_0 : ARM::gsub_1);
322 O << ARMInstPrinter::getRegisterName(Reg);
323 return false;
324 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000325 if (NumVals != 2)
326 return true;
327 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
328 if (RegOp >= MI->getNumOperands())
329 return true;
330 const MachineOperand &MO = MI->getOperand(RegOp);
331 if (!MO.isReg())
332 return true;
333 unsigned Reg = MO.getReg();
334 O << ARMInstPrinter::getRegisterName(Reg);
335 return false;
336 }
337
Eric Christopherd4562562011-05-24 22:27:43 +0000338 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000339 case 'f': { // The high doubleword register of a NEON quad register.
340 if (!MI->getOperand(OpNum).isReg())
341 return true;
342 unsigned Reg = MI->getOperand(OpNum).getReg();
343 if (!ARM::QPRRegClass.contains(Reg))
344 return true;
345 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
346 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
347 ARM::dsub_0 : ARM::dsub_1);
348 O << ARMInstPrinter::getRegisterName(SubReg);
349 return false;
350 }
351
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000352 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000353 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000354 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000355 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000356 const MachineOperand &MO = MI->getOperand(OpNum);
357 if (!MO.isReg())
358 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000359 const MachineFunction &MF = *MI->getParent()->getParent();
360 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000361 unsigned Reg = MO.getReg();
362 if(!ARM::GPRPairRegClass.contains(Reg))
363 return false;
364 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000365 O << ARMInstPrinter::getRegisterName(Reg);
366 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000367 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000368 }
Evan Cheng10043e22007-01-19 07:51:42 +0000369 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000370
Chris Lattner76c564b2010-04-04 04:47:45 +0000371 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000372 return false;
373}
374
Bob Wilsona2c462b2009-05-19 05:53:42 +0000375bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000376 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000377 const char *ExtraCode,
378 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000379 // Does this asm operand have a single letter operand modifier?
380 if (ExtraCode && ExtraCode[0]) {
381 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000382
Eric Christopher8c5e4192011-05-25 20:51:58 +0000383 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000384 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000385 default: return true; // Unknown modifier.
386 case 'm': // The base register of a memory operand.
387 if (!MI->getOperand(OpNum).isReg())
388 return true;
389 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
390 return false;
391 }
392 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000393
Bob Wilson3b515602009-10-13 20:50:28 +0000394 const MachineOperand &MO = MI->getOperand(OpNum);
395 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000396 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000397 return false;
398}
399
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000400static bool isThumb(const MCSubtargetInfo& STI) {
401 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
402}
403
404void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000405 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000406 // If either end mode is unknown (EndInfo == NULL) or different than
407 // the start mode, then restore the start mode.
408 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000409 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000410 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000411 }
412}
413
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000414void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000415 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000416 Reloc::Model RelocM = TM.getRelocationModel();
417 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
418 // Declare all the text sections up front (before the DWARF sections
419 // emitted by AsmPrinter::doInitialization) so the assembler will keep
420 // them together at the beginning of the object file. This helps
421 // avoid out-of-range branches that are due a fundamental limitation of
422 // the way symbol offsets are encoded with the current Darwin ARM
423 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000424 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000425 static_cast<const TargetLoweringObjectFileMachO &>(
426 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000427
428 // Collect the set of sections our functions will go into.
429 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
430 SmallPtrSet<const MCSection *, 8> > TextSections;
431 // Default text section comes first.
432 TextSections.insert(TLOFMacho.getTextSection());
433 // Now any user defined text sections from function attributes.
434 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
435 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000436 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000437 // Now the coalescable sections.
438 TextSections.insert(TLOFMacho.getTextCoalSection());
439 TextSections.insert(TLOFMacho.getConstTextCoalSection());
440
441 // Emit the sections in the .s file header to fix the order.
442 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
443 OutStreamer.SwitchSection(TextSections[i]);
444
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000445 if (RelocM == Reloc::DynamicNoPIC) {
446 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000447 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000448 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000449 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000450 OutStreamer.SwitchSection(sect);
451 } else {
452 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000453 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000454 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000455 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000456 OutStreamer.SwitchSection(sect);
457 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000458 const MCSection *StaticInitSect =
459 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000460 MachO::S_REGULAR |
461 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000462 SectionKind::getText());
463 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000464 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000465
466 // Compiling with debug info should not affect the code
467 // generation. Ensure the cstring section comes before the
468 // optional __DWARF secion. Otherwise, PC-relative loads would
469 // have to use different instruction sequences at "-g" in order to
470 // reach global data in the same object file.
471 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000472 }
473
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000474 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000475 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000476
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000477 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000478 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000479 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000480}
481
Tim Northover23723012014-04-29 10:06:05 +0000482static void
483emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
484 MachineModuleInfoImpl::StubValueTy &MCSym) {
485 // L_foo$stub:
486 OutStreamer.EmitLabel(StubLabel);
487 // .indirect_symbol _foo
488 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
489
490 if (MCSym.getInt())
491 // External to current translation unit.
492 OutStreamer.EmitIntValue(0, 4/*size*/);
493 else
494 // Internal to current translation unit.
495 //
496 // When we place the LSDA into the TEXT section, the type info
497 // pointers need to be indirect and pc-rel. We accomplish this by
498 // using NLPs; however, sometimes the types are local to the file.
499 // We need to fill in the value for the NLP in those cases.
500 OutStreamer.EmitValue(
501 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
502 4 /*size*/);
503}
504
Anton Korobeynikov04083522008-08-07 09:54:23 +0000505
Chris Lattneree9399a2009-10-19 17:59:19 +0000506void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000507 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000508 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000509 const TargetLoweringObjectFileMachO &TLOFMacho =
510 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000511 MachineModuleInfoMachO &MMIMacho =
512 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000513
Evan Cheng10043e22007-01-19 07:51:42 +0000514 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000515 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000516
Chris Lattner6462adc2009-10-19 18:38:33 +0000517 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000518 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000519 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000520 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000521
Tim Northover23723012014-04-29 10:06:05 +0000522 for (auto &Stub : Stubs)
523 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000524
525 Stubs.clear();
526 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000527 }
528
Chris Lattner3334deb2009-10-19 18:44:38 +0000529 Stubs = MMIMacho.GetHiddenGVStubList();
530 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000531 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000532 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000533
534 for (auto &Stub : Stubs)
535 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000536
537 Stubs.clear();
538 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000539 }
540
Evan Cheng10043e22007-01-19 07:51:42 +0000541 // Funny Darwin hack: This flag tells the linker that no global symbols
542 // contain code that falls through to other global symbols (e.g. the obvious
543 // implementation of multiple entry points). If this doesn't occur, the
544 // linker can safely perform dead code stripping. Since LLVM never
545 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000546 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000547 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000548
549 // Emit a .data.rel section containing any stubs that were created.
550 if (Subtarget->isTargetELF()) {
551 const TargetLoweringObjectFileELF &TLOFELF =
552 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
553
554 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
555
556 // Output stubs for external and common global variables.
557 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
558 if (!Stubs.empty()) {
559 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
560 const DataLayout *TD = TM.getDataLayout();
561
562 for (auto &stub: Stubs) {
563 OutStreamer.EmitLabel(stub.first);
564 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
565 TD->getPointerSize(0));
566 }
567 Stubs.clear();
568 }
569 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000570}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000571
Chris Lattner71eb0772009-10-19 20:20:46 +0000572//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000573// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
574// FIXME:
575// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000576// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000577// Instead of subclassing the MCELFStreamer, we do the work here.
578
Amara Emerson5035ee02013-10-07 16:55:23 +0000579static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
580 const ARMSubtarget *Subtarget) {
581 if (CPU == "xscale")
582 return ARMBuildAttrs::v5TEJ;
583
584 if (Subtarget->hasV8Ops())
585 return ARMBuildAttrs::v8;
586 else if (Subtarget->hasV7Ops()) {
587 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
588 return ARMBuildAttrs::v7E_M;
589 return ARMBuildAttrs::v7;
590 } else if (Subtarget->hasV6T2Ops())
591 return ARMBuildAttrs::v6T2;
592 else if (Subtarget->hasV6MOps())
593 return ARMBuildAttrs::v6S_M;
594 else if (Subtarget->hasV6Ops())
595 return ARMBuildAttrs::v6;
596 else if (Subtarget->hasV5TEOps())
597 return ARMBuildAttrs::v5TE;
598 else if (Subtarget->hasV5TOps())
599 return ARMBuildAttrs::v5T;
600 else if (Subtarget->hasV4TOps())
601 return ARMBuildAttrs::v4T;
602 else
603 return ARMBuildAttrs::v4;
604}
605
Jason W Kimbff84d42010-10-06 22:36:46 +0000606void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000607 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000608 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000609
Logan Chien8cbb80d2013-10-28 17:51:12 +0000610 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000611
Jason W Kimbff84d42010-10-06 22:36:46 +0000612 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000613
Ana Pazos93a07c22013-12-06 22:48:17 +0000614 // FIXME: remove krait check when GNU tools support krait cpu
615 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000616 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000617
Logan Chien8cbb80d2013-10-28 17:51:12 +0000618 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
619 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000620
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000621 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000622 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000623 if (Subtarget->hasV7Ops()) {
624 if (Subtarget->isAClass()) {
625 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
626 ARMBuildAttrs::ApplicationProfile);
627 } else if (Subtarget->isRClass()) {
628 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
629 ARMBuildAttrs::RealTimeProfile);
630 } else if (Subtarget->isMClass()) {
631 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
632 ARMBuildAttrs::MicroControllerProfile);
633 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000634 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000635
Logan Chien8cbb80d2013-10-28 17:51:12 +0000636 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
637 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000638 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000639 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
640 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000641 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000642 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
643 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000644 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000645
Logan Chien8cbb80d2013-10-28 17:51:12 +0000646 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000647 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000648 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000649 if (Subtarget->hasFPARMv8()) {
650 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000651 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000652 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000653 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000654 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000655 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000656 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000657 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000658 ATS.emitFPU(ARM::NEON);
659 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000660 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000661 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
662 ARMBuildAttrs::AllowNeonARMv8);
663 } else {
664 if (Subtarget->hasFPARMv8())
665 ATS.emitFPU(ARM::FP_ARMV8);
666 else if (Subtarget->hasVFP4())
667 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
668 else if (Subtarget->hasVFP3())
669 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
670 else if (Subtarget->hasVFP2())
671 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000672 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000673
Amara Emersonceeb1c42014-05-27 13:30:21 +0000674 if (TM.getRelocationModel() == Reloc::PIC_) {
675 // PIC specific attributes.
676 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
677 ARMBuildAttrs::AddressRWPCRel);
678 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
679 ARMBuildAttrs::AddressROPCRel);
680 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
681 ARMBuildAttrs::AddressGOT);
682 } else {
683 // Allow direct addressing of imported data for all other relocation models.
684 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
685 ARMBuildAttrs::AddressDirect);
686 }
687
Jason W Kimbff84d42010-10-06 22:36:46 +0000688 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000689 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000690 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
691 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
692 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000693 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000694
Amara Emersonac695082013-10-11 16:03:43 +0000695 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000696 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
697 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000698 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000699 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
700 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000701
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000702 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000703 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000704 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
705 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000706
Bradley Smithc848beb2013-11-01 11:21:16 +0000707 // ABI_HardFP_use attribute to indicate single precision FP.
708 if (Subtarget->isFPOnlySP())
709 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
710 ARMBuildAttrs::HardFPSinglePrecision);
711
Jason W Kimbff84d42010-10-06 22:36:46 +0000712 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000713 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
714 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
715
Jason W Kimbff84d42010-10-06 22:36:46 +0000716 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000717
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000718 if (Subtarget->hasFP16())
719 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
720
Bradley Smith25219752013-11-01 13:27:35 +0000721 if (Subtarget->hasMPExtension())
722 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
723
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000724 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
725 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
726 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
727 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
728 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
729 // otherwise, the default value (AllowDIVIfExists) applies.
730 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
731 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000732
Oliver Stannard5dc29342014-06-20 10:08:11 +0000733 if (MMI) {
734 if (const Module *SourceModule = MMI->getModule()) {
735 // ABI_PCS_wchar_t to indicate wchar_t width
736 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
737 if (auto WCharWidthValue = cast_or_null<ConstantInt>(
738 SourceModule->getModuleFlag("wchar_size"))) {
739 int WCharWidth = WCharWidthValue->getZExtValue();
740 assert((WCharWidth == 2 || WCharWidth == 4) &&
741 "wchar_t width must be 2 or 4 bytes");
742 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
743 }
744
745 // ABI_enum_size to indicate enum width
746 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
747 // (all enums contain a value needing 32 bits to encode).
748 if (auto EnumWidthValue = cast_or_null<ConstantInt>(
749 SourceModule->getModuleFlag("min_enum_size"))) {
750 int EnumWidth = EnumWidthValue->getZExtValue();
751 assert((EnumWidth == 1 || EnumWidth == 4) &&
752 "Minimum enum width must be 1 or 4 bytes");
753 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
754 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
755 }
756 }
757 }
758
Bradley Smith25219752013-11-01 13:27:35 +0000759 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
760 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
761 ARMBuildAttrs::AllowTZVirtualization);
762 else if (Subtarget->hasTrustZone())
763 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
764 ARMBuildAttrs::AllowTZ);
765 else if (Subtarget->hasVirtualization())
766 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
767 ARMBuildAttrs::AllowVirtualization);
768
Logan Chien8cbb80d2013-10-28 17:51:12 +0000769 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000770}
771
Jason W Kimbff84d42010-10-06 22:36:46 +0000772//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000773
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000774static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
775 unsigned LabelId, MCContext &Ctx) {
776
777 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
778 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
779 return Label;
780}
781
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000782static MCSymbolRefExpr::VariantKind
783getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
784 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000785 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000786 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
787 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
788 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
789 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
790 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000791 }
David Blaikie46a9f012012-01-20 21:51:11 +0000792 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000793}
794
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000795MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
796 unsigned char TargetFlags) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000797 bool isIndirect = Subtarget->isTargetMachO() &&
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000798 (TargetFlags & ARMII::MO_NONLAZY) &&
Evan Chengdfce83c2011-01-17 08:03:18 +0000799 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
800 if (!isIndirect)
Rafael Espindola79858aa2013-10-29 17:07:16 +0000801 return getSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000802
803 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Rafael Espindolaf4e6b292013-12-02 16:25:47 +0000804 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Evan Chengdfce83c2011-01-17 08:03:18 +0000805 MachineModuleInfoMachO &MMIMachO =
806 MMI->getObjFileInfo<MachineModuleInfoMachO>();
807 MachineModuleInfoImpl::StubValueTy &StubSym =
808 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
809 MMIMachO.getGVStubEntry(MCSym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000810 if (!StubSym.getPointer())
Evan Chengdfce83c2011-01-17 08:03:18 +0000811 StubSym = MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000812 StubValueTy(getSymbol(GV), !GV->hasInternalLinkage());
Evan Chengdfce83c2011-01-17 08:03:18 +0000813 return MCSym;
814}
815
Jim Grosbach38f8e762010-11-09 18:45:04 +0000816void ARMAsmPrinter::
817EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Rafael Espindola58873562014-01-03 19:21:54 +0000818 const DataLayout *DL = TM.getDataLayout();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000819 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000820
821 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000822
Jim Grosbachca21cd72010-11-10 17:59:10 +0000823 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000824 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000825 SmallString<128> Str;
826 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000827 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000828 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000829 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000830 const BlockAddress *BA =
831 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
832 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000833 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000834 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000835
836 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
837 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000838 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000839 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000840 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000841 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000842 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000843 } else {
844 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000845 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
846 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000847 }
848
849 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000850 const MCExpr *Expr =
851 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
852 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000853
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000854 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000855 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000856 getFunctionNumber(),
857 ACPV->getLabelId(),
858 OutContext);
859 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
860 PCRelExpr =
861 MCBinaryExpr::CreateAdd(PCRelExpr,
862 MCConstantExpr::Create(ACPV->getPCAdjustment(),
863 OutContext),
864 OutContext);
865 if (ACPV->mustAddCurrentAddress()) {
866 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
867 // label, so just emit a local label end reference that instead.
868 MCSymbol *DotSym = OutContext.CreateTempSymbol();
869 OutStreamer.EmitLabel(DotSym);
870 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
871 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000872 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000873 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000874 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000875 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000876}
877
Jim Grosbach284eebc2010-09-22 17:39:48 +0000878void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
879 unsigned Opcode = MI->getOpcode();
880 int OpNum = 1;
881 if (Opcode == ARM::BR_JTadd)
882 OpNum = 2;
883 else if (Opcode == ARM::BR_JTm)
884 OpNum = 3;
885
886 const MachineOperand &MO1 = MI->getOperand(OpNum);
887 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
888 unsigned JTI = MO1.getIndex();
889
890 // Emit a label for the jump table.
891 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
892 OutStreamer.EmitLabel(JTISymbol);
893
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000894 // Mark the jump table as data-in-code.
895 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
896
Jim Grosbach284eebc2010-09-22 17:39:48 +0000897 // Emit each entry of the table.
898 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
899 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
900 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
901
902 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
903 MachineBasicBlock *MBB = JTBBs[i];
904 // Construct an MCExpr for the entry. We want a value of the form:
905 // (BasicBlockAddr - TableBeginAddr)
906 //
907 // For example, a table with entries jumping to basic blocks BB0 and BB1
908 // would look like:
909 // LJTI_0_0:
910 // .word (LBB0 - LJTI_0_0)
911 // .word (LBB1 - LJTI_0_0)
912 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
913
914 if (TM.getRelocationModel() == Reloc::PIC_)
915 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
916 OutContext),
917 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000918 // If we're generating a table of Thumb addresses in static relocation
919 // model, we need to add one to keep interworking correctly.
920 else if (AFI->isThumbFunction())
921 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
922 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000923 OutStreamer.EmitValue(Expr, 4);
924 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000925 // Mark the end of jump table data-in-code region.
926 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000927}
928
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000929void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
930 unsigned Opcode = MI->getOpcode();
931 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
932 const MachineOperand &MO1 = MI->getOperand(OpNum);
933 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
934 unsigned JTI = MO1.getIndex();
935
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000936 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
937 OutStreamer.EmitLabel(JTISymbol);
938
939 // Emit each entry of the table.
940 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
941 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
942 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000943 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000944 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000945 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000946 // Mark the jump table as data-in-code.
947 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
948 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000949 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000950 // Mark the jump table as data-in-code.
951 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
952 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000953
954 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
955 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000956 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
957 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000958 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +0000959 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +0000960 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000961 .addExpr(MBBSymbolExpr)
962 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000963 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000964 continue;
965 }
966 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +0000967 // MCExpr for the entry. We want a value of the form:
968 // (BasicBlockAddr - TableBeginAddr) / 2
969 //
970 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
971 // would look like:
972 // LJTI_0_0:
973 // .byte (LBB0 - LJTI_0_0) / 2
974 // .byte (LBB1 - LJTI_0_0) / 2
975 const MCExpr *Expr =
976 MCBinaryExpr::CreateSub(MBBSymbolExpr,
977 MCSymbolRefExpr::Create(JTISymbol, OutContext),
978 OutContext);
979 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
980 OutContext);
981 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000982 }
Jim Grosbach2597f832012-05-21 23:34:42 +0000983 // Mark the end of jump table data-in-code region. 32-bit offsets use
984 // actual branch instructions here, so we don't mark those as a data-region
985 // at all.
986 if (OffsetWidth != 4)
987 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000988}
989
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000990void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
991 assert(MI->getFlag(MachineInstr::FrameSetup) &&
992 "Only instruction which are involved into frame setup code are allowed");
993
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000994 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000995 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000996 const MachineFunction &MF = *MI->getParent()->getParent();
997 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +0000998 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000999
1000 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001001 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001002 unsigned SrcReg, DstReg;
1003
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001004 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1005 // Two special cases:
1006 // 1) tPUSH does not have src/dst regs.
1007 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1008 // load. Yes, this is pretty fragile, but for now I don't see better
1009 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001010 SrcReg = DstReg = ARM::SP;
1011 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001012 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001013 DstReg = MI->getOperand(0).getReg();
1014 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001015
1016 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001017 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001018 // Register saves.
1019 assert(DstReg == ARM::SP &&
1020 "Only stack pointer as a destination reg is supported");
1021
1022 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001023 // Skip src & dst reg, and pred ops.
1024 unsigned StartOp = 2 + 2;
1025 // Use all the operands.
1026 unsigned NumOffset = 0;
1027
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001028 switch (Opc) {
1029 default:
1030 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001031 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001032 case ARM::tPUSH:
1033 // Special case here: no src & dst reg, but two extra imp ops.
1034 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001035 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001036 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001037 case ARM::VSTMDDB_UPD:
1038 assert(SrcReg == ARM::SP &&
1039 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001040 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001041 i != NumOps; ++i) {
1042 const MachineOperand &MO = MI->getOperand(i);
1043 // Actually, there should never be any impdef stuff here. Skip it
1044 // temporary to workaround PR11902.
1045 if (MO.isImplicit())
1046 continue;
1047 RegList.push_back(MO.getReg());
1048 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001049 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001050 case ARM::STR_PRE_IMM:
1051 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001052 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001053 assert(MI->getOperand(2).getReg() == ARM::SP &&
1054 "Only stack pointer as a source reg is supported");
1055 RegList.push_back(SrcReg);
1056 break;
1057 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001058 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1059 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001060 } else {
1061 // Changes of stack / frame pointer.
1062 if (SrcReg == ARM::SP) {
1063 int64_t Offset = 0;
1064 switch (Opc) {
1065 default:
1066 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001067 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001068 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001069 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001070 Offset = 0;
1071 break;
1072 case ARM::ADDri:
1073 Offset = -MI->getOperand(2).getImm();
1074 break;
1075 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001076 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001077 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001078 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001079 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001080 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001081 break;
1082 case ARM::tADDspi:
1083 case ARM::tADDrSPi:
1084 Offset = -MI->getOperand(2).getImm()*4;
1085 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001086 case ARM::tLDRpci: {
1087 // Grab the constpool index and check, whether it corresponds to
1088 // original or cloned constpool entry.
1089 unsigned CPI = MI->getOperand(1).getIndex();
1090 const MachineConstantPool *MCP = MF.getConstantPool();
1091 if (CPI >= MCP->getConstants().size())
1092 CPI = AFI.getOriginalCPIdx(CPI);
1093 assert(CPI != -1U && "Invalid constpool index");
1094
1095 // Derive the actual offset.
1096 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1097 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1098 // FIXME: Check for user, it should be "add" instruction!
1099 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001100 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001101 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001102 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001103
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001104 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1105 if (DstReg == FramePtr && FramePtr != ARM::SP)
1106 // Set-up of the frame pointer. Positive values correspond to "add"
1107 // instruction.
1108 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1109 else if (DstReg == ARM::SP) {
1110 // Change of SP by an offset. Positive values correspond to "sub"
1111 // instruction.
1112 ATS.emitPad(Offset);
1113 } else {
1114 // Move of SP to a register. Positive values correspond to an "add"
1115 // instruction.
1116 ATS.emitMovSP(DstReg, -Offset);
1117 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001118 }
1119 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001120 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001121 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001122 }
1123 else {
1124 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001125 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001126 }
1127 }
1128}
1129
Jim Grosbach95dee402011-07-08 17:40:42 +00001130// Simple pseudo-instructions have their lowering (with expansion to real
1131// instructions) auto-generated.
1132#include "ARMGenMCPseudoLowering.inc"
1133
Jim Grosbach05eccf02010-09-29 15:23:40 +00001134void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola58873562014-01-03 19:21:54 +00001135 const DataLayout *DL = TM.getDataLayout();
1136
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001137 // If we just ended a constant pool, mark it as such.
1138 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1139 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1140 InConstantPool = false;
1141 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001142
Jim Grosbach51b55422011-08-23 21:32:34 +00001143 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001144 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001145 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001146 EmitUnwindingInstruction(MI);
1147
Jim Grosbach95dee402011-07-08 17:40:42 +00001148 // Do any auto-generated pseudo lowerings.
1149 if (emitPseudoExpansionLowering(OutStreamer, MI))
1150 return;
1151
Andrew Trick924123a2011-09-21 02:20:46 +00001152 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1153 "Pseudo flag setting opcode should be expanded early");
1154
Jim Grosbach95dee402011-07-08 17:40:42 +00001155 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001156 unsigned Opc = MI->getOpcode();
1157 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001158 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001159 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001160 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001161 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001162 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001163 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001164 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001165 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001166 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001167 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1168 : ARM::ADR))
1169 .addReg(MI->getOperand(0).getReg())
1170 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1171 // Add predicate operands.
1172 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001173 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001174 return;
1175 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001176 case ARM::LEApcrelJT:
1177 case ARM::tLEApcrelJT:
1178 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001179 MCSymbol *JTIPICSymbol =
1180 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1181 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001182 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001183 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001184 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1185 : ARM::ADR))
1186 .addReg(MI->getOperand(0).getReg())
1187 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1188 // Add predicate operands.
1189 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001190 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001191 return;
1192 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001193 // Darwin call instructions are just normal call instructions with different
1194 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001195 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001196 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001197 .addReg(ARM::LR)
1198 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001199 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001200 .addImm(ARMCC::AL)
1201 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001202 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001203 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001204
David Woodhousee6c13e42014-01-28 23:12:42 +00001205 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001206 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001207 return;
1208 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001209 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001210 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001211 .addReg(ARM::LR)
1212 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001213 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001214 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001215 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001216
David Woodhousee6c13e42014-01-28 23:12:42 +00001217 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001218 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001219 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001220 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001221 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001222 return;
1223 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001224 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001225 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001226 .addReg(ARM::LR)
1227 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001228 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001229 .addImm(ARMCC::AL)
1230 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001231 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001232 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001233
David Woodhousee6c13e42014-01-28 23:12:42 +00001234 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001235 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001236 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001237 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001238 .addImm(ARMCC::AL)
1239 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001240 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001241 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001242 return;
1243 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001244 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001245 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001246 .addReg(ARM::LR)
1247 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001248 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001249 .addImm(ARMCC::AL)
1250 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001251 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001252 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001253
1254 const GlobalValue *GV = MI->getOperand(0).getGlobal();
Rafael Espindola79858aa2013-10-29 17:07:16 +00001255 MCSymbol *GVSym = getSymbol(GV);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001256 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001257 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001258 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001259 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001260 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001261 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001262 return;
1263 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001264 case ARM::MOVi16_ga_pcrel:
1265 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001266 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001267 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001268 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1269
Evan Cheng2f2435d2011-01-21 18:55:51 +00001270 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001271 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001272 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001273 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001274
Rafael Espindola58873562014-01-03 19:21:54 +00001275 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001276 getFunctionNumber(),
1277 MI->getOperand(2).getImm(), OutContext);
1278 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1279 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1280 const MCExpr *PCRelExpr =
1281 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1282 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001283 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001284 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001285 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001286
Evan Chengdfce83c2011-01-17 08:03:18 +00001287 // Add predicate operands.
1288 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1289 TmpInst.addOperand(MCOperand::CreateReg(0));
1290 // Add 's' bit operand (always reg0 for this)
1291 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001292 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001293 return;
1294 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001295 case ARM::MOVTi16_ga_pcrel:
1296 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001297 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001298 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1299 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001300 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1301 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1302
Evan Cheng2f2435d2011-01-21 18:55:51 +00001303 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001304 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001305 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001306 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001307
Rafael Espindola58873562014-01-03 19:21:54 +00001308 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001309 getFunctionNumber(),
1310 MI->getOperand(3).getImm(), OutContext);
1311 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1312 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1313 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001314 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1315 MCBinaryExpr::CreateAdd(LabelSymExpr,
1316 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001317 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001318 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001319 // Add predicate operands.
1320 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1321 TmpInst.addOperand(MCOperand::CreateReg(0));
1322 // Add 's' bit operand (always reg0 for this)
1323 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001324 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001325 return;
1326 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001327 case ARM::tPICADD: {
1328 // This is a pseudo op for a label + instruction sequence, which looks like:
1329 // LPC0:
1330 // add r0, pc
1331 // This adds the address of LPC0 to r0.
1332
1333 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001334 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001335 getFunctionNumber(), MI->getOperand(2).getImm(),
1336 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001337
1338 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001339 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001340 .addReg(MI->getOperand(0).getReg())
1341 .addReg(MI->getOperand(0).getReg())
1342 .addReg(ARM::PC)
1343 // Add predicate operands.
1344 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001345 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001346 return;
1347 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001348 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001349 // This is a pseudo op for a label + instruction sequence, which looks like:
1350 // LPC0:
1351 // add r0, pc, r0
1352 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001353
Chris Lattneradd57492009-10-19 22:23:04 +00001354 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001355 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001356 getFunctionNumber(), MI->getOperand(2).getImm(),
1357 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001358
Jim Grosbach7ae94222010-09-14 21:05:34 +00001359 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001360 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001361 .addReg(MI->getOperand(0).getReg())
1362 .addReg(ARM::PC)
1363 .addReg(MI->getOperand(1).getReg())
1364 // Add predicate operands.
1365 .addImm(MI->getOperand(3).getImm())
1366 .addReg(MI->getOperand(4).getReg())
1367 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001368 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001369 return;
1370 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001371 case ARM::PICSTR:
1372 case ARM::PICSTRB:
1373 case ARM::PICSTRH:
1374 case ARM::PICLDR:
1375 case ARM::PICLDRB:
1376 case ARM::PICLDRH:
1377 case ARM::PICLDRSB:
1378 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001379 // This is a pseudo op for a label + instruction sequence, which looks like:
1380 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001381 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001382 // The LCP0 label is referenced by a constant pool entry in order to get
1383 // a PC-relative address at the ldr instruction.
1384
1385 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001386 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001387 getFunctionNumber(), MI->getOperand(2).getImm(),
1388 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001389
1390 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001391 unsigned Opcode;
1392 switch (MI->getOpcode()) {
1393 default:
1394 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001395 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1396 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001397 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001398 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001399 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001400 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1401 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1402 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1403 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001404 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001405 .addReg(MI->getOperand(0).getReg())
1406 .addReg(ARM::PC)
1407 .addReg(MI->getOperand(1).getReg())
1408 .addImm(0)
1409 // Add predicate operands.
1410 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001411 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001412
1413 return;
1414 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001415 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001416 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1417 /// in the function. The first operand is the ID# for this instruction, the
1418 /// second is the index into the MachineConstantPool that this is, the third
1419 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001420 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001421 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1422 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1423
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001424 // If this is the first entry of the pool, mark it.
1425 if (!InConstantPool) {
1426 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1427 InConstantPool = true;
1428 }
1429
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001430 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001431
1432 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1433 if (MCPE.isMachineConstantPoolEntry())
1434 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1435 else
1436 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001437 return;
1438 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001439 case ARM::t2BR_JT: {
1440 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001441 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001442 .addReg(ARM::PC)
1443 .addReg(MI->getOperand(0).getReg())
1444 // Add predicate operands.
1445 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001446 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001447
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001448 // Output the data for the jump table itself
1449 EmitJump2Table(MI);
1450 return;
1451 }
1452 case ARM::t2TBB_JT: {
1453 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001454 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001455 .addReg(ARM::PC)
1456 .addReg(MI->getOperand(0).getReg())
1457 // Add predicate operands.
1458 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001459 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001460
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001461 // Output the data for the jump table itself
1462 EmitJump2Table(MI);
1463 // Make sure the next instruction is 2-byte aligned.
1464 EmitAlignment(1);
1465 return;
1466 }
1467 case ARM::t2TBH_JT: {
1468 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001469 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001470 .addReg(ARM::PC)
1471 .addReg(MI->getOperand(0).getReg())
1472 // Add predicate operands.
1473 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001474 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001475
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001476 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001477 EmitJump2Table(MI);
1478 return;
1479 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001480 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001481 case ARM::BR_JTr: {
1482 // Lower and emit the instruction itself, then the jump table following it.
1483 // mov pc, target
1484 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001485 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001486 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001487 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001488 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1489 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1490 // Add predicate operands.
1491 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1492 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001493 // Add 's' bit operand (always reg0 for this)
1494 if (Opc == ARM::MOVr)
1495 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001496 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001497
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001498 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001499 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001500 EmitAlignment(2);
1501
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001502 // Output the data for the jump table itself
1503 EmitJumpTable(MI);
1504 return;
1505 }
1506 case ARM::BR_JTm: {
1507 // Lower and emit the instruction itself, then the jump table following it.
1508 // ldr pc, target
1509 MCInst TmpInst;
1510 if (MI->getOperand(1).getReg() == 0) {
1511 // literal offset
1512 TmpInst.setOpcode(ARM::LDRi12);
1513 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1514 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1515 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1516 } else {
1517 TmpInst.setOpcode(ARM::LDRrs);
1518 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1519 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1520 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1521 TmpInst.addOperand(MCOperand::CreateImm(0));
1522 }
1523 // Add predicate operands.
1524 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1525 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001526 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001527
1528 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001529 EmitJumpTable(MI);
1530 return;
1531 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001532 case ARM::BR_JTadd: {
1533 // Lower and emit the instruction itself, then the jump table following it.
1534 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001535 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001536 .addReg(ARM::PC)
1537 .addReg(MI->getOperand(0).getReg())
1538 .addReg(MI->getOperand(1).getReg())
1539 // Add predicate operands.
1540 .addImm(ARMCC::AL)
1541 .addReg(0)
1542 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001543 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001544
1545 // Output the data for the jump table itself
1546 EmitJumpTable(MI);
1547 return;
1548 }
Jim Grosbach85030542010-09-23 18:05:37 +00001549 case ARM::TRAP: {
1550 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1551 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001552 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001553 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001554 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001555 OutStreamer.AddComment("trap");
1556 OutStreamer.EmitIntValue(Val, 4);
1557 return;
1558 }
1559 break;
1560 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001561 case ARM::TRAPNaCl: {
1562 //.long 0xe7fedef0 @ trap
1563 uint32_t Val = 0xe7fedef0UL;
1564 OutStreamer.AddComment("trap");
1565 OutStreamer.EmitIntValue(Val, 4);
1566 return;
1567 }
Jim Grosbach85030542010-09-23 18:05:37 +00001568 case ARM::tTRAP: {
1569 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1570 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001571 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001572 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001573 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001574 OutStreamer.AddComment("trap");
1575 OutStreamer.EmitIntValue(Val, 2);
1576 return;
1577 }
1578 break;
1579 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001580 case ARM::t2Int_eh_sjlj_setjmp:
1581 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001582 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001583 // Two incoming args: GPR:$src, GPR:$val
1584 // mov $val, pc
1585 // adds $val, #7
1586 // str $val, [$src, #4]
1587 // movs r0, #0
1588 // b 1f
1589 // movs r0, #1
1590 // 1:
1591 unsigned SrcReg = MI->getOperand(0).getReg();
1592 unsigned ValReg = MI->getOperand(1).getReg();
1593 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001594 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001595 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001596 .addReg(ValReg)
1597 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001598 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001599 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001600 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001601
David Woodhousee6c13e42014-01-28 23:12:42 +00001602 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001603 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001604 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001605 .addReg(ARM::CPSR)
1606 .addReg(ValReg)
1607 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001608 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001609 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001610 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001611
David Woodhousee6c13e42014-01-28 23:12:42 +00001612 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001613 .addReg(ValReg)
1614 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001615 // The offset immediate is #4. The operand value is scaled by 4 for the
1616 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001617 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001618 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001619 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001620 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001621
David Woodhousee6c13e42014-01-28 23:12:42 +00001622 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001623 .addReg(ARM::R0)
1624 .addReg(ARM::CPSR)
1625 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001626 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001627 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001628 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001629
1630 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001631 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001632 .addExpr(SymbolExpr)
1633 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001634 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001635
1636 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001637 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001638 .addReg(ARM::R0)
1639 .addReg(ARM::CPSR)
1640 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001641 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001642 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001643 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001644
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001645 OutStreamer.EmitLabel(Label);
1646 return;
1647 }
1648
Jim Grosbachc0aed712010-09-23 23:33:56 +00001649 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001650 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001651 // Two incoming args: GPR:$src, GPR:$val
1652 // add $val, pc, #8
1653 // str $val, [$src, #+4]
1654 // mov r0, #0
1655 // add pc, pc, #0
1656 // mov r0, #1
1657 unsigned SrcReg = MI->getOperand(0).getReg();
1658 unsigned ValReg = MI->getOperand(1).getReg();
1659
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001660 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001661 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001662 .addReg(ValReg)
1663 .addReg(ARM::PC)
1664 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001665 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001666 .addImm(ARMCC::AL)
1667 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001668 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001669 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001670
David Woodhousee6c13e42014-01-28 23:12:42 +00001671 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001672 .addReg(ValReg)
1673 .addReg(SrcReg)
1674 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001675 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001676 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001677 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001678
David Woodhousee6c13e42014-01-28 23:12:42 +00001679 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001680 .addReg(ARM::R0)
1681 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001682 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001683 .addImm(ARMCC::AL)
1684 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001685 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001686 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001687
David Woodhousee6c13e42014-01-28 23:12:42 +00001688 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001689 .addReg(ARM::PC)
1690 .addReg(ARM::PC)
1691 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001692 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001693 .addImm(ARMCC::AL)
1694 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001695 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001696 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001697
1698 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001699 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001700 .addReg(ARM::R0)
1701 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001702 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001703 .addImm(ARMCC::AL)
1704 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001705 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001706 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001707 return;
1708 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001709 case ARM::Int_eh_sjlj_longjmp: {
1710 // ldr sp, [$src, #8]
1711 // ldr $scratch, [$src, #4]
1712 // ldr r7, [$src]
1713 // bx $scratch
1714 unsigned SrcReg = MI->getOperand(0).getReg();
1715 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001716 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001717 .addReg(ARM::SP)
1718 .addReg(SrcReg)
1719 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001720 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001721 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001722 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001723
David Woodhousee6c13e42014-01-28 23:12:42 +00001724 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001725 .addReg(ScratchReg)
1726 .addReg(SrcReg)
1727 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001728 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001729 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001730 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001731
David Woodhousee6c13e42014-01-28 23:12:42 +00001732 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001733 .addReg(ARM::R7)
1734 .addReg(SrcReg)
1735 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001736 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001738 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001739
David Woodhousee6c13e42014-01-28 23:12:42 +00001740 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001741 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001742 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001743 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001744 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001745 return;
1746 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001747 case ARM::tInt_eh_sjlj_longjmp: {
1748 // ldr $scratch, [$src, #8]
1749 // mov sp, $scratch
1750 // ldr $scratch, [$src, #4]
1751 // ldr r7, [$src]
1752 // bx $scratch
1753 unsigned SrcReg = MI->getOperand(0).getReg();
1754 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001755 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001756 .addReg(ScratchReg)
1757 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001758 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001759 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001761 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001762 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001763 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764
David Woodhousee6c13e42014-01-28 23:12:42 +00001765 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001766 .addReg(ARM::SP)
1767 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001768 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001769 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001770 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001771
David Woodhousee6c13e42014-01-28 23:12:42 +00001772 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773 .addReg(ScratchReg)
1774 .addReg(SrcReg)
1775 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001776 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001778 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001779
David Woodhousee6c13e42014-01-28 23:12:42 +00001780 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addReg(ARM::R7)
1782 .addReg(SrcReg)
1783 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001784 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001786 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787
David Woodhousee6c13e42014-01-28 23:12:42 +00001788 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001789 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001790 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001792 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001793 return;
1794 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001795 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001796
Chris Lattner71eb0772009-10-19 20:20:46 +00001797 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001798 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001799
David Woodhousee6c13e42014-01-28 23:12:42 +00001800 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001801}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001802
1803//===----------------------------------------------------------------------===//
1804// Target Registry Stuff
1805//===----------------------------------------------------------------------===//
1806
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001807// Force static initialization.
1808extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001809 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1810 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1811 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1812 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001813}