blob: a1c742462fa5990e8d63a927e06be33bd1131fb5 [file] [log] [blame]
Chris Lattner85638332004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Chris Lattnerb1f89822005-09-21 04:19:09 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "LiveRangeCalc.h"
20#include "llvm/ADT/DenseSet.h"
21#include "llvm/ADT/STLExtras.h"
Dan Gohman09b04482008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
Michael Gottesman9f49d742013-12-14 00:53:32 +000024#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000025#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000029#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Value.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000031#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +000032#include "llvm/Support/CommandLine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000033#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000038#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000039#include <algorithm>
Jeff Cohencc08c832006-12-02 02:22:01 +000040#include <cmath>
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include <limits>
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000042using namespace llvm;
43
Chandler Carruth1b9dde02014-04-22 02:02:50 +000044#define DEBUG_TYPE "regalloc"
45
Devang Patel8c78a0b2007-05-03 01:11:54 +000046char LiveIntervals::ID = 0;
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000047char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson8ac477f2010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson8ac477f2010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson8ac477f2010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000056
Andrew Trick8d02e912013-06-21 18:33:23 +000057#ifndef NDEBUG
58static cl::opt<bool> EnablePrecomputePhysRegs(
59 "precompute-phys-liveness", cl::Hidden,
60 cl::desc("Eagerly compute live intervals for all physreg units."));
61#else
62static bool EnablePrecomputePhysRegs = false;
63#endif // NDEBUG
64
Chris Lattnerbdf12102006-08-24 22:43:55 +000065void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000066 AU.setPreservesCFG();
Dan Gohman09b04482008-07-25 00:02:30 +000067 AU.addRequired<AliasAnalysis>();
68 AU.addPreserved<AliasAnalysis>();
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +000069 // LiveVariables isn't really required by this analysis, it is only required
70 // here to make sure it is live during TwoAddressInstructionPass and
71 // PHIElimination. This is temporary.
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000072 AU.addRequired<LiveVariables>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000073 AU.addPreserved<LiveVariables>();
Andrew Trick5188c002012-02-13 20:44:42 +000074 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +000075 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling0c209432008-01-04 20:54:55 +000076 AU.addPreservedID(MachineDominatorsID);
Lang Hames05fb9632009-11-03 23:52:08 +000077 AU.addPreserved<SlotIndexes>();
78 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000079 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000080}
81
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000082LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
Craig Topperc0196b12014-04-14 00:51:57 +000083 DomTree(nullptr), LRCalc(nullptr) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000084 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
85}
86
87LiveIntervals::~LiveIntervals() {
88 delete LRCalc;
89}
90
Chris Lattnerbdf12102006-08-24 22:43:55 +000091void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +000092 // Free the live intervals themselves.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +000093 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
94 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
95 VirtRegIntervals.clear();
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +000096 RegMaskSlots.clear();
97 RegMaskBits.clear();
Jakob Stoklund Olesen25c41952012-02-10 01:26:29 +000098 RegMaskBlocks.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +000099
Matthias Braun34e1be92013-10-10 21:29:02 +0000100 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
101 delete RegUnitRanges[i];
102 RegUnitRanges.clear();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000103
Benjamin Kramera0000022010-06-26 11:30:59 +0000104 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
105 VNInfoAllocator.Reset();
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000106}
107
Jakob Stoklund Olesen6d13b8f2013-08-14 17:28:46 +0000108/// runOnMachineFunction - calculates LiveIntervals
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000109///
110bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000111 MF = &fn;
112 MRI = &MF->getRegInfo();
Eric Christopherd3fa4402014-10-14 06:26:53 +0000113 TRI = MF->getSubtarget().getRegisterInfo();
114 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000115 AA = &getAnalysis<AliasAnalysis>();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000116 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000117 DomTree = &getAnalysis<MachineDominatorTree>();
118 if (!LRCalc)
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000119 LRCalc = new LiveRangeCalc();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000120
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000121 // Allocate space for all virtual registers.
122 VirtRegIntervals.resize(MRI->getNumVirtRegs());
123
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +0000124 computeVirtRegs();
125 computeRegMasks();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000126 computeLiveInRegUnits();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000127
Andrew Trick8d02e912013-06-21 18:33:23 +0000128 if (EnablePrecomputePhysRegs) {
129 // For stress testing, precompute live ranges of all physical register
130 // units, including reserved registers.
131 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
132 getRegUnit(i);
133 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000134 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000135 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000136}
137
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000138/// print - Implement the dump method.
Chris Lattner13626022009-08-23 06:03:38 +0000139void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000140 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000141
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000142 // Dump the regunits.
Matthias Braun34e1be92013-10-10 21:29:02 +0000143 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
144 if (LiveRange *LR = RegUnitRanges[i])
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000145 OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000146
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000147 // Dump the virtregs.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000148 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
149 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
150 if (hasInterval(Reg))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000151 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000152 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000153
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000154 OS << "RegMasks:";
155 for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i)
156 OS << ' ' << RegMaskSlots[i];
157 OS << '\n';
158
Evan Cheng7f789592009-09-14 21:33:42 +0000159 printInstrs(OS);
160}
161
162void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000163 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000164 MF->print(OS, Indexes);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000165}
166
Manman Ren19f49ac2012-09-11 22:23:19 +0000167#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng7f789592009-09-14 21:33:42 +0000168void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000169 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000170}
Manman Ren742534c2012-09-06 19:06:06 +0000171#endif
Evan Cheng7f789592009-09-14 21:33:42 +0000172
Owen Anderson51f689a2008-08-13 21:49:13 +0000173LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Aaron Ballman04999042013-11-13 00:15:44 +0000174 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
175 llvm::huge_valf : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000176 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000177}
Evan Chengbe51f282007-11-12 06:35:08 +0000178
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000179
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000180/// computeVirtRegInterval - Compute the live interval of a virtual register,
181/// based on defs and uses.
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000182void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000183 assert(LRCalc && "LRCalc not initialized.");
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000184 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000185 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
186 LRCalc->createDeadDefs(LI);
187 LRCalc->extendToUses(LI);
Matthias Braun20e1f382014-12-10 01:12:18 +0000188 computeDeadValues(LI, LI);
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000189}
190
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000191void LiveIntervals::computeVirtRegs() {
192 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
193 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
194 if (MRI->reg_nodbg_empty(Reg))
195 continue;
Mark Lacey9d8103d2013-08-14 23:50:16 +0000196 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000197 }
198}
199
200void LiveIntervals::computeRegMasks() {
201 RegMaskBlocks.resize(MF->getNumBlockIDs());
202
203 // Find all instructions with regmask operands.
204 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
205 MBBI != E; ++MBBI) {
206 MachineBasicBlock *MBB = MBBI;
207 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
208 RMB.first = RegMaskSlots.size();
209 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
210 MI != ME; ++MI)
211 for (MIOperands MO(MI); MO.isValid(); ++MO) {
212 if (!MO->isRegMask())
213 continue;
214 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
215 RegMaskBits.push_back(MO->getRegMask());
216 }
217 // Compute the number of register mask instructions in this block.
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000218 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000219 }
220}
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000221
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000222//===----------------------------------------------------------------------===//
223// Register Unit Liveness
224//===----------------------------------------------------------------------===//
225//
226// Fixed interference typically comes from ABI boundaries: Function arguments
227// and return values are passed in fixed registers, and so are exception
228// pointers entering landing pads. Certain instructions require values to be
229// present in specific registers. That is also represented through fixed
230// interference.
231//
232
Matthias Braun34e1be92013-10-10 21:29:02 +0000233/// computeRegUnitInterval - Compute the live range of a register unit, based
234/// on the uses and defs of aliasing registers. The range should be empty,
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000235/// or contain only dead phi-defs from ABI blocks.
Matthias Braun34e1be92013-10-10 21:29:02 +0000236void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000237 assert(LRCalc && "LRCalc not initialized.");
238 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
239
240 // The physregs aliasing Unit are the roots and their super-registers.
241 // Create all values as dead defs before extending to uses. Note that roots
242 // may share super-registers. That's OK because createDeadDefs() is
243 // idempotent. It is very rare for a register unit to have multiple roots, so
244 // uniquing super-registers is probably not worthwhile.
245 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000246 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
247 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000248 if (!MRI->reg_empty(*Supers))
Matthias Braun34e1be92013-10-10 21:29:02 +0000249 LRCalc->createDeadDefs(LR, *Supers);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000250 }
251 }
252
Matthias Braun34e1be92013-10-10 21:29:02 +0000253 // Now extend LR to reach all uses.
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000254 // Ignore uses of reserved registers. We only track defs of those.
255 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000256 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
257 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000258 unsigned Reg = *Supers;
Jakob Stoklund Olesencea596a2012-10-15 22:14:34 +0000259 if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg))
Matthias Braun34e1be92013-10-10 21:29:02 +0000260 LRCalc->extendToUses(LR, Reg);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000261 }
262 }
263}
264
265
266/// computeLiveInRegUnits - Precompute the live ranges of any register units
267/// that are live-in to an ABI block somewhere. Register values can appear
268/// without a corresponding def when entering the entry block or a landing pad.
269///
270void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun34e1be92013-10-10 21:29:02 +0000271 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000272 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
273
Matthias Braun34e1be92013-10-10 21:29:02 +0000274 // Keep track of the live range sets allocated.
275 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000276
277 // Check all basic blocks for live-ins.
278 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
279 MFI != MFE; ++MFI) {
280 const MachineBasicBlock *MBB = MFI;
281
282 // We only care about ABI blocks: Entry + landing pads.
283 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
284 continue;
285
286 // Create phi-defs at Begin for all live-in registers.
287 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
288 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
289 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
290 LIE = MBB->livein_end(); LII != LIE; ++LII) {
291 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
292 unsigned Unit = *Units;
Matthias Braun34e1be92013-10-10 21:29:02 +0000293 LiveRange *LR = RegUnitRanges[Unit];
294 if (!LR) {
295 LR = RegUnitRanges[Unit] = new LiveRange();
296 NewRanges.push_back(Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000297 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000298 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay7ba769b2012-06-05 23:00:03 +0000299 (void)VNI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000300 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
301 }
302 }
303 DEBUG(dbgs() << '\n');
304 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000305 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000306
Matthias Braun34e1be92013-10-10 21:29:02 +0000307 // Compute the 'normal' part of the ranges.
308 for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) {
309 unsigned Unit = NewRanges[i];
310 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
311 }
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000312}
313
314
Matthias Braun20e1f382014-12-10 01:12:18 +0000315static void createSegmentsForValues(LiveRange &LR,
316 iterator_range<LiveInterval::vni_iterator> VNIs) {
317 for (auto VNI : VNIs) {
318 if (VNI->isUnused())
319 continue;
320 SlotIndex Def = VNI->def;
321 LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI));
322 }
323}
324
325typedef SmallVector<std::pair<SlotIndex, VNInfo*>, 16> ShrinkToUsesWorkList;
326
327static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes,
328 ShrinkToUsesWorkList &WorkList,
329 const LiveRange &OldRange) {
330 // Keep track of the PHIs that are in use.
331 SmallPtrSet<VNInfo*, 8> UsedPHIs;
332 // Blocks that have already been added to WorkList as live-out.
333 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
334
335 // Extend intervals to reach all uses in WorkList.
336 while (!WorkList.empty()) {
337 SlotIndex Idx = WorkList.back().first;
338 VNInfo *VNI = WorkList.back().second;
339 WorkList.pop_back();
340 const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot());
341 SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB);
342
343 // Extend the live range for VNI to be live at Idx.
344 if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) {
345 assert(ExtVNI == VNI && "Unexpected existing value number");
346 (void)ExtVNI;
347 // Is this a PHIDef we haven't seen before?
348 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
349 !UsedPHIs.insert(VNI).second)
350 continue;
351 // The PHI is live, make sure the predecessors are live-out.
352 for (auto &Pred : MBB->predecessors()) {
353 if (!LiveOut.insert(Pred).second)
354 continue;
355 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
356 // A predecessor is not required to have a live-out value for a PHI.
357 if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop))
358 WorkList.push_back(std::make_pair(Stop, PVNI));
359 }
360 continue;
361 }
362
363 // VNI is live-in to MBB.
364 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
365 LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
366
367 // Make sure VNI is live-out from the predecessors.
368 for (auto &Pred : MBB->predecessors()) {
369 if (!LiveOut.insert(Pred).second)
370 continue;
371 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
372 assert(OldRange.getVNInfoBefore(Stop) == VNI &&
373 "Wrong value out of predecessor");
374 WorkList.push_back(std::make_pair(Stop, VNI));
375 }
376 }
377}
378
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000379/// shrinkToUses - After removing some uses of a register, shrink its live
380/// range to just the remaining uses. This method does not compute reaching
381/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000382bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000383 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000384 DEBUG(dbgs() << "Shrink: " << *li << '\n');
385 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hamesc405ac42012-01-03 20:05:57 +0000386 && "Can only shrink virtual registers");
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000387
Matthias Braun20e1f382014-12-10 01:12:18 +0000388 // Shrink subregister live ranges.
389 for (LiveInterval::subrange_iterator I = li->subrange_begin(),
390 E = li->subrange_end(); I != E; ++I) {
391 shrinkToUses(*I, li->reg);
392 }
393
394 // Find all the values used, including PHI kills.
395 ShrinkToUsesWorkList WorkList;
Jakob Stoklund Olesenb8b1d4c2011-09-15 15:24:16 +0000396
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000397 // Visit all instructions reading li->reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000398 for (MachineRegisterInfo::reg_instr_iterator
399 I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end();
400 I != E; ) {
401 MachineInstr *UseMI = &*(I++);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000402 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
403 continue;
Jakob Stoklund Olesen69797902011-11-13 23:53:25 +0000404 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000405 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000406 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000407 if (!VNI) {
408 // This shouldn't happen: readsVirtualRegister returns true, but there is
409 // no live value. It is likely caused by a target getting <undef> flags
410 // wrong.
411 DEBUG(dbgs() << Idx << '\t' << *UseMI
412 << "Warning: Instr claims to read non-existent value in "
413 << *li << '\n');
414 continue;
415 }
Jakob Stoklund Olesen7e6004a2011-11-14 18:45:38 +0000416 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000417 // register one slot early.
418 if (VNInfo *DefVNI = LRQ.valueDefined())
419 Idx = DefVNI->def;
420
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000421 WorkList.push_back(std::make_pair(Idx, VNI));
422 }
423
Matthias Braund7df9352013-10-10 21:28:47 +0000424 // Create new live ranges with only minimal live segments per def.
425 LiveRange NewLR;
Matthias Braun20e1f382014-12-10 01:12:18 +0000426 createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end()));
427 extendSegmentsToUses(NewLR, *Indexes, WorkList, *li);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000428
429 // Handle dead values.
Matthias Braun20e1f382014-12-10 01:12:18 +0000430 bool CanSeparate;
431 computeDeadValues(NewLR, *li, &CanSeparate, li->reg, dead);
Pete Cooper72235572014-06-03 22:42:10 +0000432
433 // Move the trimmed segments back.
434 li->segments.swap(NewLR.segments);
435 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
436 return CanSeparate;
437}
438
Matthias Braun20e1f382014-12-10 01:12:18 +0000439void LiveIntervals::computeDeadValues(LiveRange &Segments, LiveRange &LR,
440 bool *CanSeparateRes, unsigned Reg,
Pete Cooper72235572014-06-03 22:42:10 +0000441 SmallVectorImpl<MachineInstr*> *dead) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000442 bool CanSeparate = false;
443 for (auto VNI : make_range(LR.vni_begin(), LR.vni_end())) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000444 if (VNI->isUnused())
445 continue;
Matthias Braun20e1f382014-12-10 01:12:18 +0000446 LiveRange::iterator LRI = Segments.FindSegmentContaining(VNI->def);
447 assert(LRI != Segments.end() && "Missing segment for PHI");
Matthias Braund7df9352013-10-10 21:28:47 +0000448 if (LRI->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000449 continue;
Jakob Stoklund Olesen81eb18d2011-03-02 00:33:01 +0000450 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000451 // This is a dead PHI. Remove it.
Jakob Stoklund Olesendaae19f2012-08-03 20:59:32 +0000452 VNI->markUnused();
Matthias Braun20e1f382014-12-10 01:12:18 +0000453 Segments.removeSegment(LRI->start, LRI->end);
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000454 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
Matthias Braun20e1f382014-12-10 01:12:18 +0000455 CanSeparate = true;
456 } else if (dead != nullptr) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000457 // This is a dead def. Make sure the instruction knows.
458 MachineInstr *MI = getInstructionFromIndex(VNI->def);
459 assert(MI && "No instruction defining live value");
Matthias Braun20e1f382014-12-10 01:12:18 +0000460 MI->addRegisterDead(Reg, TRI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000461 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +0000462 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000463 dead->push_back(MI);
464 }
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000465 }
466 }
Matthias Braun20e1f382014-12-10 01:12:18 +0000467 if (CanSeparateRes != nullptr)
468 *CanSeparateRes = CanSeparate;
469}
470
471bool LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg)
472{
473 DEBUG(dbgs() << "Shrink: " << SR << '\n');
474 assert(TargetRegisterInfo::isVirtualRegister(Reg)
475 && "Can only shrink virtual registers");
476 // Find all the values used, including PHI kills.
477 ShrinkToUsesWorkList WorkList;
478
479 // Visit all instructions reading Reg.
480 SlotIndex LastIdx;
481 for (MachineOperand &MO : MRI->reg_operands(Reg)) {
482 MachineInstr *UseMI = MO.getParent();
483 if (UseMI->isDebugValue())
484 continue;
485 // Maybe the operand is for a subregister we don't care about.
486 unsigned SubReg = MO.getSubReg();
487 if (SubReg != 0) {
488 unsigned SubRegMask = TRI->getSubRegIndexLaneMask(SubReg);
489 if ((SubRegMask & SR.LaneMask) == 0)
490 continue;
491 }
492 // We only need to visit each instruction once.
493 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
494 if (Idx == LastIdx)
495 continue;
496 LastIdx = Idx;
497
498 LiveQueryResult LRQ = SR.Query(Idx);
499 VNInfo *VNI = LRQ.valueIn();
500 // For Subranges it is possible that only undef values are left in that
501 // part of the subregister, so there is no real liverange at the use
502 if (!VNI)
503 continue;
504
505 // Special case: An early-clobber tied operand reads and writes the
506 // register one slot early.
507 if (VNInfo *DefVNI = LRQ.valueDefined())
508 Idx = DefVNI->def;
509
510 WorkList.push_back(std::make_pair(Idx, VNI));
511 }
512
513 // Create a new live ranges with only minimal live segments per def.
514 LiveRange NewLR;
515 createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end()));
516 extendSegmentsToUses(NewLR, *Indexes, WorkList, SR);
517
518 // Handle dead values.
519 bool CanSeparate;
520 computeDeadValues(NewLR, SR, &CanSeparate);
521
522 // Move the trimmed ranges back.
523 SR.segments.swap(NewLR.segments);
524 DEBUG(dbgs() << "Shrunk: " << SR << '\n');
525 return CanSeparate;
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000526}
527
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000528void LiveIntervals::extendToIndices(LiveRange &LR,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000529 ArrayRef<SlotIndex> Indices) {
530 assert(LRCalc && "LRCalc not initialized.");
531 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
532 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000533 LRCalc->extend(LR, Indices[i]);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000534}
535
536void LiveIntervals::pruneValue(LiveInterval *LI, SlotIndex Kill,
537 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000538 LiveQueryResult LRQ = LI->Query(Kill);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000539 VNInfo *VNI = LRQ.valueOut();
540 if (!VNI)
541 return;
542
543 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
544 SlotIndex MBBStart, MBBEnd;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000545 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(KillMBB);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000546
547 // If VNI isn't live out from KillMBB, the value is trivially pruned.
548 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000549 LI->removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000550 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
551 return;
552 }
553
554 // VNI is live out of KillMBB.
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000555 LI->removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000556 if (EndPoints) EndPoints->push_back(MBBEnd);
557
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000558 // Find all blocks that are reachable from KillMBB without leaving VNI's live
559 // range. It is possible that KillMBB itself is reachable, so start a DFS
560 // from each successor.
561 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
562 VisitedTy Visited;
563 for (MachineBasicBlock::succ_iterator
564 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
565 SuccI != SuccE; ++SuccI) {
566 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
567 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
568 I != E;) {
569 MachineBasicBlock *MBB = *I;
570
571 // Check if VNI is live in to MBB.
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000572 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000573 LiveQueryResult LRQ = LI->Query(MBBStart);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000574 if (LRQ.valueIn() != VNI) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000575 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000576 I.skipChildren();
577 continue;
578 }
579
580 // Prune the search if VNI is killed in MBB.
581 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000582 LI->removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000583 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
584 I.skipChildren();
585 continue;
586 }
587
588 // VNI is live through MBB.
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000589 LI->removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000590 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000591 ++I;
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000592 }
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000593 }
594}
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000595
Evan Chengbe51f282007-11-12 06:35:08 +0000596//===----------------------------------------------------------------------===//
597// Register allocator hooks.
598//
599
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000600void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
601 // Keep track of regunit ranges.
Matthias Braun34e1be92013-10-10 21:29:02 +0000602 SmallVector<std::pair<LiveRange*, LiveRange::iterator>, 8> RU;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000603
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000604 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
605 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000606 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000607 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000608 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000609 if (LI->empty())
610 continue;
611
612 // Find the regunit intervals for the assigned register. They may overlap
613 // the virtual register live range, cancelling any kills.
614 RU.clear();
615 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
616 ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000617 LiveRange &RURanges = getRegUnit(*Units);
618 if (RURanges.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000619 continue;
Matthias Braun34e1be92013-10-10 21:29:02 +0000620 RU.push_back(std::make_pair(&RURanges, RURanges.find(LI->begin()->end)));
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000621 }
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000622
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000623 // Every instruction that kills Reg corresponds to a segment range end
624 // point.
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000625 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
626 ++RI) {
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000627 // A block index indicates an MBB edge.
628 if (RI->end.isBlock())
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000629 continue;
630 MachineInstr *MI = getInstructionFromIndex(RI->end);
631 if (!MI)
632 continue;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000633
Matthias Braunc9d5c0f2013-10-04 16:52:58 +0000634 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000635 // happen when a physreg is defined as a copy of a virtreg:
636 //
637 // %EAX = COPY %vreg5
638 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
639 // BAR %EAX<kill>
640 //
641 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
642 bool CancelKill = false;
643 for (unsigned u = 0, e = RU.size(); u != e; ++u) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000644 LiveRange &RRanges = *RU[u].first;
645 LiveRange::iterator &I = RU[u].second;
646 if (I == RRanges.end())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000647 continue;
Matthias Braun34e1be92013-10-10 21:29:02 +0000648 I = RRanges.advanceTo(I, RI->end);
649 if (I == RRanges.end() || I->start >= RI->end)
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000650 continue;
651 // I is overlapping RI.
652 CancelKill = true;
653 break;
654 }
655 if (CancelKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000656 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000657 else
Craig Topperc0196b12014-04-14 00:51:57 +0000658 MI->addRegisterKilled(Reg, nullptr);
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000659 }
660 }
661}
662
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000663MachineBasicBlock*
664LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
665 // A local live range must be fully contained inside the block, meaning it is
666 // defined and killed at instructions, not at block boundaries. It is not
667 // live in or or out of any block.
668 //
669 // It is technically possible to have a PHI-defined live range identical to a
670 // single block, but we are going to return false in that case.
Lang Hames05fb9632009-11-03 23:52:08 +0000671
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000672 SlotIndex Start = LI.beginIndex();
673 if (Start.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000674 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000675
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000676 SlotIndex Stop = LI.endIndex();
677 if (Stop.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000678 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000679
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000680 // getMBBFromIndex doesn't need to search the MBB table when both indexes
681 // belong to proper instructions.
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000682 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
683 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Craig Topperc0196b12014-04-14 00:51:57 +0000684 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng8e223792007-11-17 00:40:40 +0000685}
686
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000687bool
688LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
689 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
690 I != E; ++I) {
691 const VNInfo *PHI = *I;
692 if (PHI->isUnused() || !PHI->isPHIDef())
693 continue;
694 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
695 // Conservatively return true instead of scanning huge predecessor lists.
696 if (PHIMBB->pred_size() > 100)
697 return true;
698 for (MachineBasicBlock::const_pred_iterator
699 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
700 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
701 return true;
702 }
703 return false;
704}
705
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000706float
Michael Gottesman9f49d742013-12-14 00:53:32 +0000707LiveIntervals::getSpillWeight(bool isDef, bool isUse,
708 const MachineBlockFrequencyInfo *MBFI,
709 const MachineInstr *MI) {
710 BlockFrequency Freq = MBFI->getBlockFreq(MI->getParent());
Michael Gottesman5e985ee2013-12-14 02:37:38 +0000711 const float Scale = 1.0f / MBFI->getEntryFreq();
Michael Gottesman9f49d742013-12-14 00:53:32 +0000712 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000713}
714
Matthias Braund7df9352013-10-10 21:28:47 +0000715LiveRange::Segment
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000716LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr* startInst) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000717 LiveInterval& Interval = createEmptyInterval(reg);
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000718 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000719 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +0000720 getVNInfoAllocator());
Matthias Braund7df9352013-10-10 21:28:47 +0000721 LiveRange::Segment S(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000722 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames4c052262009-12-22 00:11:50 +0000723 getMBBEndIdx(startInst->getParent()), VN);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000724 Interval.addSegment(S);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000725
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000726 return S;
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000727}
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000728
729
730//===----------------------------------------------------------------------===//
731// Register mask functions
732//===----------------------------------------------------------------------===//
733
734bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
735 BitVector &UsableRegs) {
736 if (LI.empty())
737 return false;
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000738 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
739
740 // Use a smaller arrays for local live ranges.
741 ArrayRef<SlotIndex> Slots;
742 ArrayRef<const uint32_t*> Bits;
743 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
744 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
745 Bits = getRegMaskBitsInBlock(MBB->getNumber());
746 } else {
747 Slots = getRegMaskSlots();
748 Bits = getRegMaskBits();
749 }
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000750
751 // We are going to enumerate all the register mask slots contained in LI.
752 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000753 ArrayRef<SlotIndex>::iterator SlotI =
754 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
755 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
756
757 // No slots in range, LI begins after the last call.
758 if (SlotI == SlotE)
759 return false;
760
761 bool Found = false;
762 for (;;) {
763 assert(*SlotI >= LiveI->start);
764 // Loop over all slots overlapping this segment.
765 while (*SlotI < LiveI->end) {
766 // *SlotI overlaps LI. Collect mask bits.
767 if (!Found) {
768 // This is the first overlap. Initialize UsableRegs to all ones.
769 UsableRegs.clear();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000770 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000771 Found = true;
772 }
773 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000774 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000775 if (++SlotI == SlotE)
776 return Found;
777 }
778 // *SlotI is beyond the current LI segment.
779 LiveI = LI.advanceTo(LiveI, *SlotI);
780 if (LiveI == LiveE)
781 return Found;
782 // Advance SlotI until it overlaps.
783 while (*SlotI < LiveI->start)
784 if (++SlotI == SlotE)
785 return Found;
786 }
787}
Lang Hamesb9057d52012-02-17 18:44:18 +0000788
789//===----------------------------------------------------------------------===//
790// IntervalUpdate class.
791//===----------------------------------------------------------------------===//
792
Lang Hames7e2ce882012-02-21 00:00:36 +0000793// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hamesb9057d52012-02-17 18:44:18 +0000794class LiveIntervals::HMEditor {
795private:
Lang Hames59761982012-02-17 23:43:40 +0000796 LiveIntervals& LIS;
797 const MachineRegisterInfo& MRI;
798 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000799 SlotIndex OldIdx;
Lang Hames59761982012-02-17 23:43:40 +0000800 SlotIndex NewIdx;
Matthias Braun34e1be92013-10-10 21:29:02 +0000801 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trickd9d4be02012-10-16 00:22:51 +0000802 bool UpdateFlags;
Lang Hames13b11522012-02-19 07:13:05 +0000803
Lang Hamesb9057d52012-02-17 18:44:18 +0000804public:
Lang Hames59761982012-02-17 23:43:40 +0000805 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000806 const TargetRegisterInfo& TRI,
Andrew Trickd9d4be02012-10-16 00:22:51 +0000807 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
808 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
809 UpdateFlags(UpdateFlags) {}
810
811 // FIXME: UpdateFlags is a workaround that creates live intervals for all
812 // physregs, even those that aren't needed for regalloc, in order to update
813 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
814 // flags, and postRA passes will use a live register utility instead.
Matthias Braun34e1be92013-10-10 21:29:02 +0000815 LiveRange *getRegUnitLI(unsigned Unit) {
Andrew Trickd9d4be02012-10-16 00:22:51 +0000816 if (UpdateFlags)
817 return &LIS.getRegUnit(Unit);
818 return LIS.getCachedRegUnit(Unit);
819 }
Lang Hamesb9057d52012-02-17 18:44:18 +0000820
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000821 /// Update all live ranges touched by MI, assuming a move from OldIdx to
822 /// NewIdx.
823 void updateAllRanges(MachineInstr *MI) {
824 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
825 bool hasRegMask = false;
826 for (MIOperands MO(MI); MO.isValid(); ++MO) {
827 if (MO->isRegMask())
828 hasRegMask = true;
829 if (!MO->isReg())
Lang Hamesd6e765c2012-02-21 22:29:38 +0000830 continue;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000831 // Aggressively clear all kill flags.
832 // They are reinserted by VirtRegRewriter.
833 if (MO->isUse())
834 MO->setIsKill(false);
835
836 unsigned Reg = MO->getReg();
837 if (!Reg)
838 continue;
839 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000840 LiveInterval &LI = LIS.getInterval(Reg);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000841 // TODO: handle subranges instead of dropping them
842 LI.clearSubRanges();
Matthias Braun34e1be92013-10-10 21:29:02 +0000843 updateRange(LI, Reg);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000844 continue;
845 }
846
847 // For physregs, only update the regunits that actually have a
848 // precomputed live range.
849 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun34e1be92013-10-10 21:29:02 +0000850 if (LiveRange *LR = getRegUnitLI(*Units))
851 updateRange(*LR, *Units);
Lang Hamesd6e765c2012-02-21 22:29:38 +0000852 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000853 if (hasRegMask)
854 updateRegMaskSlots();
Lang Hames13b11522012-02-19 07:13:05 +0000855 }
856
Lang Hames4645a722012-02-19 03:00:30 +0000857private:
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000858 /// Update a single live range, assuming an instruction has been moved from
859 /// OldIdx to NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000860 void updateRange(LiveRange &LR, unsigned Reg) {
David Blaikie70573dc2014-11-19 07:49:26 +0000861 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000862 return;
863 DEBUG({
864 dbgs() << " ";
Matthias Braun34e1be92013-10-10 21:29:02 +0000865 if (TargetRegisterInfo::isVirtualRegister(Reg))
866 dbgs() << PrintReg(Reg);
Jakob Stoklund Olesen3802bbf2012-06-19 23:50:18 +0000867 else
Matthias Braun34e1be92013-10-10 21:29:02 +0000868 dbgs() << PrintRegUnit(Reg, &TRI);
869 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000870 });
871 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun34e1be92013-10-10 21:29:02 +0000872 handleMoveDown(LR);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000873 else
Matthias Braun34e1be92013-10-10 21:29:02 +0000874 handleMoveUp(LR, Reg);
875 DEBUG(dbgs() << " -->\t" << LR << '\n');
876 LR.verify();
Lang Hamesb9057d52012-02-17 18:44:18 +0000877 }
878
Matthias Braun34e1be92013-10-10 21:29:02 +0000879 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000880 /// to NewIdx.
881 ///
882 /// 1. Live def at OldIdx:
883 /// Move def to NewIdx, assert endpoint after NewIdx.
884 ///
885 /// 2. Live def at OldIdx, killed at NewIdx:
886 /// Change to dead def at NewIdx.
887 /// (Happens when bundling def+kill together).
888 ///
889 /// 3. Dead def at OldIdx:
890 /// Move def to NewIdx, possibly across another live value.
891 ///
892 /// 4. Def at OldIdx AND at NewIdx:
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000893 /// Remove segment [OldIdx;NewIdx) and value defined at OldIdx.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000894 /// (Happens when bundling multiple defs together).
895 ///
896 /// 5. Value read at OldIdx, killed before NewIdx:
897 /// Extend kill to NewIdx.
898 ///
Matthias Braun34e1be92013-10-10 21:29:02 +0000899 void handleMoveDown(LiveRange &LR) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000900 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000901 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
902 LiveRange::iterator E = LR.end();
903 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000904 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
905 return;
Lang Hames13b11522012-02-19 07:13:05 +0000906
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000907 // Handle a live-in value.
908 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
909 bool isKill = SlotIndex::isSameInstr(OldIdx, I->end);
910 // If the live-in value already extends to NewIdx, there is nothing to do.
911 if (!SlotIndex::isEarlierInstr(I->end, NewIdx))
912 return;
913 // Aggressively remove all kill flags from the old kill point.
914 // Kill flags shouldn't be used while live intervals exist, they will be
915 // reinserted by VirtRegRewriter.
916 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end))
917 for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO)
918 if (MO->isReg() && MO->isUse())
919 MO->setIsKill(false);
Matthias Braun34e1be92013-10-10 21:29:02 +0000920 // Adjust I->end to reach NewIdx. This may temporarily make LR invalid by
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000921 // overlapping ranges. Case 5 above.
922 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
923 // If this was a kill, there may also be a def. Otherwise we're done.
924 if (!isKill)
925 return;
926 ++I;
Lang Hames13b11522012-02-19 07:13:05 +0000927 }
928
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000929 // Check for a def at OldIdx.
930 if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start))
931 return;
932 // We have a def at OldIdx.
933 VNInfo *DefVNI = I->valno;
934 assert(DefVNI->def == I->start && "Inconsistent def");
935 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
936 // If the defined value extends beyond NewIdx, just move the def down.
937 // This is case 1 above.
938 if (SlotIndex::isEarlierInstr(NewIdx, I->end)) {
939 I->start = DefVNI->def;
940 return;
941 }
942 // The remaining possibilities are now:
943 // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx).
944 // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot().
945 // In either case, it is possible that there is an existing def at NewIdx.
946 assert((I->end == OldIdx.getDeadSlot() ||
947 SlotIndex::isSameInstr(I->end, NewIdx)) &&
948 "Cannot move def below kill");
Matthias Braun34e1be92013-10-10 21:29:02 +0000949 LiveRange::iterator NewI = LR.advanceTo(I, NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000950 if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) {
951 // There is an existing def at NewIdx, case 4 above. The def at OldIdx is
952 // coalesced into that value.
953 assert(NewI->valno != DefVNI && "Multiple defs of value?");
Matthias Braun34e1be92013-10-10 21:29:02 +0000954 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000955 return;
956 }
957 // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000958 // If the def at OldIdx was dead, we allow it to be moved across other LR
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000959 // values. The new range should be placed immediately before NewI, move any
960 // intermediate ranges up.
961 assert(NewI != I && "Inconsistent iterators");
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000962 std::copy(std::next(I), NewI, I);
963 *std::prev(NewI)
Matthias Braund7df9352013-10-10 21:28:47 +0000964 = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000965 }
966
Matthias Braun34e1be92013-10-10 21:29:02 +0000967 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000968 /// to NewIdx.
969 ///
970 /// 1. Live def at OldIdx:
971 /// Hoist def to NewIdx.
972 ///
973 /// 2. Dead def at OldIdx:
974 /// Hoist def+end to NewIdx, possibly move across other values.
975 ///
976 /// 3. Dead def at OldIdx AND existing def at NewIdx:
977 /// Remove value defined at OldIdx, coalescing it with existing value.
978 ///
979 /// 4. Live def at OldIdx AND existing def at NewIdx:
980 /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx.
981 /// (Happens when bundling multiple defs together).
982 ///
983 /// 5. Value killed at OldIdx:
984 /// Hoist kill to NewIdx, then scan for last kill between NewIdx and
985 /// OldIdx.
986 ///
Matthias Braun34e1be92013-10-10 21:29:02 +0000987 void handleMoveUp(LiveRange &LR, unsigned Reg) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000988 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000989 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
990 LiveRange::iterator E = LR.end();
991 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000992 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
993 return;
994
995 // Handle a live-in value.
996 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
997 // If the live-in value isn't killed here, there is nothing to do.
998 if (!SlotIndex::isSameInstr(OldIdx, I->end))
999 return;
1000 // Adjust I->end to end at NewIdx. If we are hoisting a kill above
1001 // another use, we need to search for that use. Case 5 above.
1002 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1003 ++I;
1004 // If OldIdx also defines a value, there couldn't have been another use.
1005 if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) {
1006 // No def, search for the new kill.
1007 // This can never be an early clobber kill since there is no def.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001008 std::prev(I)->end = findLastUseBefore(Reg).getRegSlot();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001009 return;
Lang Hames13b11522012-02-19 07:13:05 +00001010 }
1011 }
1012
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001013 // Now deal with the def at OldIdx.
1014 assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?");
1015 VNInfo *DefVNI = I->valno;
1016 assert(DefVNI->def == I->start && "Inconsistent def");
1017 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1018
1019 // Check for an existing def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001020 LiveRange::iterator NewI = LR.find(NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001021 if (SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1022 assert(NewI->valno != DefVNI && "Same value defined more than once?");
1023 // There is an existing def at NewIdx.
1024 if (I->end.isDead()) {
1025 // Case 3: Remove the dead def at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001026 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001027 return;
1028 }
1029 // Case 4: Replace def at NewIdx with live def at OldIdx.
1030 I->start = DefVNI->def;
Matthias Braun34e1be92013-10-10 21:29:02 +00001031 LR.removeValNo(NewI->valno);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001032 return;
Lang Hames13b11522012-02-19 07:13:05 +00001033 }
1034
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001035 // There is no existing def at NewIdx. Hoist DefVNI.
1036 if (!I->end.isDead()) {
1037 // Leave the end point of a live def.
1038 I->start = DefVNI->def;
1039 return;
1040 }
1041
Matthias Braun34e1be92013-10-10 21:29:02 +00001042 // DefVNI is a dead def. It may have been moved across other values in LR,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001043 // so move I up to NewI. Slide [NewI;I) down one position.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001044 std::copy_backward(NewI, I, std::next(I));
Matthias Braund7df9352013-10-10 21:28:47 +00001045 *NewI = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Lang Hames13b11522012-02-19 07:13:05 +00001046 }
1047
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001048 void updateRegMaskSlots() {
Lang Hames59761982012-02-17 23:43:40 +00001049 SmallVectorImpl<SlotIndex>::iterator RI =
1050 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1051 OldIdx);
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +00001052 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
1053 "No RegMask at OldIdx.");
1054 *RI = NewIdx.getRegSlot();
1055 assert((RI == LIS.RegMaskSlots.begin() ||
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001056 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
1057 "Cannot move regmask instruction above another call");
1058 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
1059 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
1060 "Cannot move regmask instruction below another call");
Lang Hamesa9afc6a2012-02-17 21:29:41 +00001061 }
Lang Hames4645a722012-02-19 03:00:30 +00001062
1063 // Return the last use of reg between NewIdx and OldIdx.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001064 SlotIndex findLastUseBefore(unsigned Reg) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001065
1066 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001067 SlotIndex LastUse = NewIdx;
Owen Andersonabb90c92014-03-13 06:02:25 +00001068 for (MachineRegisterInfo::use_instr_nodbg_iterator
1069 UI = MRI.use_instr_nodbg_begin(Reg),
1070 UE = MRI.use_instr_nodbg_end();
1071 UI != UE; ++UI) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001072 const MachineInstr* MI = &*UI;
1073 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1074 if (InstSlot > LastUse && InstSlot < OldIdx)
1075 LastUse = InstSlot;
1076 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001077 return LastUse;
Lang Hames4645a722012-02-19 03:00:30 +00001078 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001079
1080 // This is a regunit interval, so scanning the use list could be very
1081 // expensive. Scan upwards from OldIdx instead.
1082 assert(NewIdx < OldIdx && "Expected upwards move");
1083 SlotIndexes *Indexes = LIS.getSlotIndexes();
1084 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(NewIdx);
1085
1086 // OldIdx may not correspond to an instruction any longer, so set MII to
1087 // point to the next instruction after OldIdx, or MBB->end().
1088 MachineBasicBlock::iterator MII = MBB->end();
1089 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1090 Indexes->getNextNonNullIndex(OldIdx)))
1091 if (MI->getParent() == MBB)
1092 MII = MI;
1093
1094 MachineBasicBlock::iterator Begin = MBB->begin();
1095 while (MII != Begin) {
1096 if ((--MII)->isDebugValue())
1097 continue;
1098 SlotIndex Idx = Indexes->getInstructionIndex(MII);
1099
1100 // Stop searching when NewIdx is reached.
1101 if (!SlotIndex::isEarlierInstr(NewIdx, Idx))
1102 return NewIdx;
1103
1104 // Check if MII uses Reg.
1105 for (MIBundleOperands MO(MII); MO.isValid(); ++MO)
1106 if (MO->isReg() &&
1107 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1108 TRI.hasRegUnit(MO->getReg(), Reg))
1109 return Idx;
1110 }
1111 // Didn't reach NewIdx. It must be the first instruction in the block.
1112 return NewIdx;
Lang Hames4645a722012-02-19 03:00:30 +00001113 }
Lang Hamesb9057d52012-02-17 18:44:18 +00001114};
1115
Andrew Trickd9d4be02012-10-16 00:22:51 +00001116void LiveIntervals::handleMove(MachineInstr* MI, bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001117 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001118 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1119 Indexes->removeMachineInstrFromMaps(MI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001120 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
Lang Hames59761982012-02-17 23:43:40 +00001121 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1122 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hamesb9057d52012-02-17 18:44:18 +00001123 "Cannot handle moves across basic block boundaries.");
Lang Hamesb9057d52012-02-17 18:44:18 +00001124
Andrew Trickd9d4be02012-10-16 00:22:51 +00001125 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001126 HME.updateAllRanges(MI);
Lang Hamesd6e765c2012-02-21 22:29:38 +00001127}
1128
Jakob Stoklund Olesen2db11252012-06-19 22:50:53 +00001129void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
Andrew Trickd9d4be02012-10-16 00:22:51 +00001130 MachineInstr* BundleStart,
1131 bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001132 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001133 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trickd9d4be02012-10-16 00:22:51 +00001134 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001135 HME.updateAllRanges(MI);
Lang Hamesb9057d52012-02-17 18:44:18 +00001136}
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001137
1138void
1139LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich24955962013-02-17 11:09:00 +00001140 MachineBasicBlock::iterator Begin,
1141 MachineBasicBlock::iterator End,
Cameron Zwarich1286ef92013-02-17 03:48:23 +00001142 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001143 // Find anchor points, which are at the beginning/end of blocks or at
1144 // instructions that already have indexes.
1145 while (Begin != MBB->begin() && !Indexes->hasIndex(Begin))
1146 --Begin;
1147 while (End != MBB->end() && !Indexes->hasIndex(End))
1148 ++End;
1149
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001150 SlotIndex endIdx;
1151 if (End == MBB->end())
1152 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich24955962013-02-17 11:09:00 +00001153 else
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001154 endIdx = getInstructionIndex(End);
Cameron Zwarich24955962013-02-17 11:09:00 +00001155
Cameron Zwarich29414822013-02-20 06:46:41 +00001156 Indexes->repairIndexesInRange(MBB, Begin, End);
1157
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001158 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1159 --I;
1160 MachineInstr *MI = I;
Cameron Zwarich63acc732013-02-23 10:25:25 +00001161 if (MI->isDebugValue())
1162 continue;
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001163 for (MachineInstr::const_mop_iterator MOI = MI->operands_begin(),
1164 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
1165 if (MOI->isReg() &&
1166 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1167 !hasInterval(MOI->getReg())) {
Mark Lacey9d8103d2013-08-14 23:50:16 +00001168 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001169 }
1170 }
1171 }
1172
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001173 for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) {
1174 unsigned Reg = OrigRegs[i];
1175 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1176 continue;
1177
1178 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001179 // FIXME: Should we support undefs that gain defs?
1180 if (!LI.hasAtLeastOneValue())
1181 continue;
1182
1183 LiveInterval::iterator LII = LI.find(endIdx);
1184 SlotIndex lastUseIdx;
1185 if (LII != LI.end() && LII->start < endIdx)
1186 lastUseIdx = LII->end;
1187 else
1188 --LII;
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001189
Cameron Zwarich24955962013-02-17 11:09:00 +00001190 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1191 --I;
1192 MachineInstr *MI = I;
Cameron Zwarich63acc732013-02-23 10:25:25 +00001193 if (MI->isDebugValue())
1194 continue;
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001195
Cameron Zwarich63acc732013-02-23 10:25:25 +00001196 SlotIndex instrIdx = getInstructionIndex(MI);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001197 bool isStartValid = getInstructionFromIndex(LII->start);
1198 bool isEndValid = getInstructionFromIndex(LII->end);
1199
1200 // FIXME: This doesn't currently handle early-clobber or multiple removed
1201 // defs inside of the region to repair.
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001202 for (MachineInstr::mop_iterator OI = MI->operands_begin(),
1203 OE = MI->operands_end(); OI != OE; ++OI) {
1204 const MachineOperand &MO = *OI;
1205 if (!MO.isReg() || MO.getReg() != Reg)
1206 continue;
1207
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001208 if (MO.isDef()) {
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001209 if (!isStartValid) {
1210 if (LII->end.isDead()) {
1211 SlotIndex prevStart;
1212 if (LII != LI.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001213 prevStart = std::prev(LII)->start;
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001214
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001215 // FIXME: This could be more efficient if there was a
1216 // removeSegment method that returned an iterator.
1217 LI.removeSegment(*LII, true);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001218 if (prevStart.isValid())
1219 LII = LI.find(prevStart);
1220 else
1221 LII = LI.begin();
1222 } else {
1223 LII->start = instrIdx.getRegSlot();
1224 LII->valno->def = instrIdx.getRegSlot();
1225 if (MO.getSubReg() && !MO.isUndef())
1226 lastUseIdx = instrIdx.getRegSlot();
1227 else
1228 lastUseIdx = SlotIndex();
1229 continue;
1230 }
1231 }
1232
1233 if (!lastUseIdx.isValid()) {
1234 VNInfo *VNI = LI.getNextValue(instrIdx.getRegSlot(),
1235 VNInfoAllocator);
Matthias Braund7df9352013-10-10 21:28:47 +00001236 LiveRange::Segment S(instrIdx.getRegSlot(),
1237 instrIdx.getDeadSlot(), VNI);
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001238 LII = LI.addSegment(S);
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001239 } else if (LII->start != instrIdx.getRegSlot()) {
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001240 VNInfo *VNI = LI.getNextValue(instrIdx.getRegSlot(),
1241 VNInfoAllocator);
Matthias Braund7df9352013-10-10 21:28:47 +00001242 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001243 LII = LI.addSegment(S);
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001244 }
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001245
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001246 if (MO.getSubReg() && !MO.isUndef())
1247 lastUseIdx = instrIdx.getRegSlot();
1248 else
1249 lastUseIdx = SlotIndex();
1250 } else if (MO.isUse()) {
1251 // FIXME: This should probably be handled outside of this branch,
1252 // either as part of the def case (for defs inside of the region) or
1253 // after the loop over the region.
1254 if (!isEndValid && !LII->end.isBlock())
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001255 LII->end = instrIdx.getRegSlot();
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001256 if (!lastUseIdx.isValid())
1257 lastUseIdx = instrIdx.getRegSlot();
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001258 }
1259 }
1260 }
1261 }
1262}