blob: 9467f17cd5d8b13e096d8df7926ab98cab48df18 [file] [log] [blame]
Misha Brukman92ca8ec2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukmancd4f51b2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattner0ec8fa02005-09-08 19:50:41 +000017//===----------------------------------------------------------------------===//
18// Selection DAG Type Constraint definitions.
19//
Chris Lattner4b09f3c2005-09-08 23:17:26 +000020// Note that the semantics of these constraints are hard coded into tblgen. To
21// modify or add constraints, you have to hack tblgen.
Chris Lattner0ec8fa02005-09-08 19:50:41 +000022//
23
24class SDTypeConstraint<int opnum> {
25 int OperandNum = opnum;
26}
27
28// SDTCisVT - The specified operand has exactly this VT.
29class SDTCisVT <int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
30 ValueType VT = vt;
31}
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP <int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50//===----------------------------------------------------------------------===//
51// Selection DAG Type Profile definitions.
52//
53// These use the constraints defined above to describe the type requirements of
54// the various nodes. These are not hard coded into tblgen, allowing targets to
55// add their own if needed.
56//
57
58// SDTypeProfile - This profile describes the type requirements of a Selection
59// DAG node.
60class SDTypeProfile<int numresults, int numoperands,
61 list<SDTypeConstraint> constraints> {
62 int NumResults = numresults;
63 int NumOperands = numoperands;
64 list<SDTypeConstraint> Constraints = constraints;
65}
66
67// Builtin profiles.
68def SDTImm : SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
69def SDTVT : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'
Chris Lattner4b09f3c2005-09-08 23:17:26 +000070def SDTBinOp : SDTypeProfile<1, 2, [ // add, mul, etc.
71 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
72]>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000073def SDTIntBinOp : SDTypeProfile<1, 2, [ // and, or, xor, udiv, etc.
74 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
75]>;
76def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
77 SDTCisSameAs<0, 1>, SDTCisInt<0>
78]>;
79def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
80 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
81 SDTCisVTSmallerThanOp<2, 1>
82]>;
83
Chris Lattner89d168c2005-09-28 18:27:58 +000084//===----------------------------------------------------------------------===//
85// Selection DAG Node Properties.
86//
87// Note: These are hard coded into tblgen.
88//
89class SDNodeProperty;
Chris Lattner7fe67342005-09-28 20:58:39 +000090def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
91def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
Chris Lattner0ec8fa02005-09-08 19:50:41 +000092
93//===----------------------------------------------------------------------===//
94// Selection DAG Node definitions.
95//
Chris Lattner89d168c2005-09-28 18:27:58 +000096class SDNode<string opcode, SDTypeProfile typeprof,
97 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
Chris Lattner9220f922005-09-03 00:21:51 +000098 string Opcode = opcode;
99 string SDClass = sdclass;
Chris Lattner89d168c2005-09-28 18:27:58 +0000100 list<SDNodeProperty> Properties = props;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000101 SDTypeProfile TypeProfile = typeprof;
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000102}
103
Chris Lattner3a1002d2005-09-02 21:18:00 +0000104def set;
Chris Lattneraa833d42005-09-03 01:28:40 +0000105def node;
Chris Lattner9220f922005-09-03 00:21:51 +0000106
Chris Lattner89d168c2005-09-28 18:27:58 +0000107def imm : SDNode<"ISD::Constant" , SDTImm , [], "ConstantSDNode">;
108def vt : SDNode<"ISD::VALUETYPE" , SDTVT , [], "VTSDNode">;
Chris Lattner7fe67342005-09-28 20:58:39 +0000109def and : SDNode<"ISD::AND" , SDTIntBinOp,
110 [SDNPCommutative, SDNPAssociative]>;
111def or : SDNode<"ISD::OR" , SDTIntBinOp,
112 [SDNPCommutative, SDNPAssociative]>;
113def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
114 [SDNPCommutative, SDNPAssociative]>;
115def add : SDNode<"ISD::ADD" , SDTBinOp ,
116 [SDNPCommutative, SDNPAssociative]>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000117def sub : SDNode<"ISD::SUB" , SDTBinOp>;
Chris Lattner7fe67342005-09-28 20:58:39 +0000118def mul : SDNode<"ISD::MUL" , SDTBinOp ,
119 [SDNPCommutative, SDNPAssociative]>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000120def sdiv : SDNode<"ISD::SDIV" , SDTBinOp>;
121def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
Chris Lattnerb97b0542005-09-28 19:01:44 +0000122def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
123def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000124def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
125def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
126
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000127//===----------------------------------------------------------------------===//
128// Selection DAG Node Transformation Functions.
129//
130// This mechanism allows targets to manipulate nodes in the output DAG once a
131// match has been formed. This is typically used to manipulate immediate
132// values.
133//
134class SDNodeXForm<SDNode opc, code xformFunction> {
135 SDNode Opcode = opc;
136 code XFormFunction = xformFunction;
137}
138
139def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
140
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000141
142//===----------------------------------------------------------------------===//
143// Selection DAG Pattern Fragments.
144//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000145// Pattern fragments are reusable chunks of dags that match specific things.
146// They can take arguments and have C++ predicates that control whether they
147// match. They are intended to make the patterns for common instructions more
148// compact and readable.
149//
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000150
Chris Lattner9220f922005-09-03 00:21:51 +0000151/// PatFrag - Represents a pattern fragment. This can match something on the
152/// DAG, frame a single node to multiply nested other fragments.
153///
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000154class PatFrag<dag ops, dag frag, code pred = [{}],
155 SDNodeXForm xform = NOOP_SDNodeXForm> {
Chris Lattneraa833d42005-09-03 01:28:40 +0000156 dag Operands = ops;
Chris Lattner9220f922005-09-03 00:21:51 +0000157 dag Fragment = frag;
158 code Predicate = pred;
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000159 SDNodeXForm OperandTransform = xform;
Chris Lattner9220f922005-09-03 00:21:51 +0000160}
Chris Lattner2d8032b2005-09-08 17:33:10 +0000161
162// PatLeaf's are pattern fragments that have no operands. This is just a helper
163// to define immediates and other common things concisely.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000164class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
Chris Lattner2d8032b2005-09-08 17:33:10 +0000165 : PatFrag<(ops), frag, pred, xform>;
Chris Lattner9220f922005-09-03 00:21:51 +0000166
167// Leaf fragments.
168
Chris Lattneraa833d42005-09-03 01:28:40 +0000169def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
170def immZero : PatLeaf<(imm), [{ return N->isNullValue(); }]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000171
Chris Lattneraa833d42005-09-03 01:28:40 +0000172def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
173def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000174
175// Other helper fragments.
176
Chris Lattneraa833d42005-09-03 01:28:40 +0000177def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
178def ineg : PatFrag<(ops node:$in), (sub immZero, node:$in)>;
179
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000180//===----------------------------------------------------------------------===//
181// Selection DAG Pattern Support.
182//
183// Patterns are what are actually matched against the target-flavored
184// instruction selection DAG. Instructions defined by the target implicitly
185// define patterns in most cases, but patterns can also be explicitly added when
186// an operation is defined by a sequence of instructions (e.g. loading a large
187// immediate value on RISC targets that do not support immediates as large as
188// their GPRs).
189//
190
191class Pattern<dag patternToMatch, list<dag> resultInstrs> {
192 dag PatternToMatch = patternToMatch;
193 list<dag> ResultInstrs = resultInstrs;
194}
195
196// Pat - A simple (but common) form of a pattern, which produces a simple result
197// not needing a full list.
198class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000199
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000200//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000201// PowerPC specific transformation functions and pattern fragments.
202//
203def LO16 : SDNodeXForm<imm, [{
204 // Transformation function: get the low 16 bits.
205 return getI32Imm((unsigned short)N->getValue());
206}]>;
207
208def HI16 : SDNodeXForm<imm, [{
209 // Transformation function: shift the immediate value down into the low bits.
210 return getI32Imm((unsigned)N->getValue() >> 16);
211}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000212
213def immSExt16 : PatLeaf<(imm), [{
214 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
215 // field. Used by instructions like 'addi'.
216 return (int)N->getValue() == (short)N->getValue();
217}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000218def immZExt16 : PatLeaf<(imm), [{
219 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
220 // field. Used by instructions like 'ori'.
221 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000222}], LO16>;
223
Chris Lattner2d8032b2005-09-08 17:33:10 +0000224def imm16Shifted : PatLeaf<(imm), [{
225 // imm16Shifted predicate - True if only bits in the top 16-bits of the
226 // immediate are set. Used by instructions like 'addis'.
227 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000228}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000229
Chris Lattner76cb0062005-09-08 17:40:49 +0000230/*
231// Example of a legalize expander: Only for PPC64.
232def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
233 [(set f64:$tmp , (FCTIDZ f64:$src)),
234 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
235 (store f64:$tmp, i32:$tmpFI),
236 (set i64:$dst, (load i32:$tmpFI))],
237 Subtarget_PPC64>;
238*/
Chris Lattner2d8032b2005-09-08 17:33:10 +0000239
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000240//===----------------------------------------------------------------------===//
241// PowerPC Flag Definitions.
242
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000243class isPPC64 { bit PPC64 = 1; }
244class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000245class isDOT {
246 list<Register> Defs = [CR0];
247 bit RC = 1;
248}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000249
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000250
251
252//===----------------------------------------------------------------------===//
253// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000254
Chris Lattnerf006d152005-09-14 20:53:05 +0000255def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000256 let PrintMethod = "printU5ImmOperand";
257}
Chris Lattnerf006d152005-09-14 20:53:05 +0000258def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000259 let PrintMethod = "printU6ImmOperand";
260}
Chris Lattnerf006d152005-09-14 20:53:05 +0000261def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000262 let PrintMethod = "printS16ImmOperand";
263}
Chris Lattnerf006d152005-09-14 20:53:05 +0000264def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000265 let PrintMethod = "printU16ImmOperand";
266}
Nate Begeman61738782004-09-02 08:13:00 +0000267def target : Operand<i32> {
268 let PrintMethod = "printBranchOperand";
269}
270def piclabel: Operand<i32> {
271 let PrintMethod = "printPICLabel";
272}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000273def symbolHi: Operand<i32> {
274 let PrintMethod = "printSymbolHi";
275}
276def symbolLo: Operand<i32> {
277 let PrintMethod = "printSymbolLo";
278}
Nate Begeman8465fe82005-07-20 22:42:00 +0000279def crbitm: Operand<i8> {
280 let PrintMethod = "printcrbitm";
281}
Chris Lattner8a796852004-08-15 05:20:16 +0000282
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000283
284
285//===----------------------------------------------------------------------===//
286// PowerPC Instruction Definitions.
287
Misha Brukmane05203f2004-06-21 16:55:25 +0000288// Pseudo-instructions:
Chris Lattner4bd805e2005-08-18 23:25:33 +0000289def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000290
Nate Begeman6e6514c2004-10-07 22:30:03 +0000291let isLoad = 1 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000292def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
293def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000294}
Chris Lattnera3fbdae2005-08-24 23:08:16 +0000295def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
296def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000297
Chris Lattner9b577f12005-08-26 21:23:58 +0000298// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
299// scheduler into a branch sequence.
300let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
301 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
302 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
303 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000304 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner9b577f12005-08-26 21:23:58 +0000305}
306
307
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000308let isTerminator = 1 in {
309 let isReturn = 1 in
310 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
311 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
312}
313
Chris Lattner915fd0d2005-02-15 20:26:49 +0000314let Defs = [LR] in
315 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukmane05203f2004-06-21 16:55:25 +0000316
Misha Brukman767fa112004-06-28 18:23:35 +0000317let isBranch = 1, isTerminator = 1 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000318 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
319 target:$true, target:$false),
Chris Lattner4bd805e2005-08-18 23:25:33 +0000320 "; COND_BRANCH">;
Chris Lattner116a9e52005-04-19 05:00:59 +0000321 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
322//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
323 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
324//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattner40565d72004-11-22 23:07:01 +0000325
Misha Brukman5295e1d2004-08-09 17:24:04 +0000326 // FIXME: 4*CR# needs to be added to the BI field!
327 // This will only work for CR0 as it stands now
Nate Begeman7b809f52005-08-26 04:11:42 +0000328 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000329 "blt $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000330 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000331 "ble $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000332 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000333 "beq $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000334 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000335 "bge $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000336 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000337 "bgt $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000338 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000339 "bne $crS, $block">;
Misha Brukman767fa112004-06-28 18:23:35 +0000340}
341
Chris Lattner4e5a3a62005-05-15 20:11:44 +0000342let isCall = 1,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000343 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000344 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
345 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner46323cf2005-08-22 22:32:13 +0000346 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000347 CR0,CR1,CR5,CR6,CR7] in {
348 // Convenient aliases for call instructions
Chris Lattner4bd805e2005-08-18 23:25:33 +0000349 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
350 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
351 (ops variable_ops), "bctrl">;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000352}
353
Nate Begeman143cf942004-08-30 02:28:06 +0000354// D-Form instructions. Most instructions that perform an operation on a
355// register and an immediate are of this type.
356//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000357let isLoad = 1 in {
Nate Begemana9443f22005-07-21 20:44:43 +0000358def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000359 "lbz $rD, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000360def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000361 "lha $rD, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000362def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000363 "lhz $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000364def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000365 "lmw $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000366def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000367 "lwz $rD, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000368def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukmana8c99d42004-11-15 21:20:09 +0000369 "lwzu $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000370}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000371def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000372 "addi $rD, $rA, $imm",
373 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000374def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000375 "addic $rD, $rA, $imm",
376 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000377def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000378 "addic. $rD, $rA, $imm",
379 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000380def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000381 "addis $rD, $rA, $imm",
382 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000383def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000384 "la $rD, $sym($rA)",
385 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000386def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000387 "mulli $rD, $rA, $imm",
388 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000389def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000390 "subfic $rD, $rA, $imm",
391 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000392def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000393 "li $rD, $imm",
394 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000395def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000396 "lis $rD, $imm",
397 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000398let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000399def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000400 "stmw $rS, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000401def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000402 "stb $rS, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000403def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000404 "sth $rS, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000405def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000406 "stw $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000407def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000408 "stwu $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000409}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000410def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000411 "andi. $dst, $src1, $src2",
412 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000413def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000414 "andis. $dst, $src1, $src2",
415 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000416def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000417 "ori $dst, $src1, $src2",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000418 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000419def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000420 "oris $dst, $src1, $src2",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000421 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000422def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000423 "xori $dst, $src1, $src2",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000424 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000425def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000426 "xoris $dst, $src1, $src2",
Chris Lattnerf006d152005-09-14 20:53:05 +0000427 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000428def NOP : DForm_4_zero<24, (ops), "nop">;
429def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000430 "cmpi $crD, $L, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000431def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000432 "cmpwi $crD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000433def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
434 "cmpdi $crD, $rA, $imm">, isPPC64;
435def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000436 "cmpli $dst, $size, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000437def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6cdbd222004-08-29 22:45:13 +0000438 "cmplwi $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000439def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
440 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000441let isLoad = 1 in {
Chris Lattner4ae278a2005-08-25 00:26:22 +0000442def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000443 "lfs $rD, $disp($rA)">;
Chris Lattner4ae278a2005-08-25 00:26:22 +0000444def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000445 "lfd $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000446}
447let isStore = 1 in {
Chris Lattner4ae278a2005-08-25 00:26:22 +0000448def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000449 "stfs $rS, $disp($rA)">;
Chris Lattner4ae278a2005-08-25 00:26:22 +0000450def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000451 "stfd $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000452}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000453
454// DS-Form instructions. Load/Store instructions available in PPC-64
455//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000456let isLoad = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000457def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
458 "lwa $rT, $DS($rA)">, isPPC64;
459def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
460 "ld $rT, $DS($rA)">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000461}
462let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000463def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
464 "std $rT, $DS($rA)">, isPPC64;
465def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
466 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000467}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000468
Nate Begeman143cf942004-08-30 02:28:06 +0000469// X-Form instructions. Most instructions that perform an operation on a
470// register and another register are of this type.
471//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000472let isLoad = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000473def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000474 "lbzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000475def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000476 "lhax $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000477def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000478 "lhzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000479def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
480 "lwax $dst, $base, $index">, isPPC64;
481def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000482 "lwzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000483def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
484 "ldx $dst, $base, $index">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000485}
Chris Lattner9220f922005-09-03 00:21:51 +0000486def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
487 "nand $rA, $rS, $rB",
488 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000489def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000490 "and $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000491 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000492def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000493 "and. $rA, $rS, $rB",
494 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000495def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000496 "andc $rA, $rS, $rB",
Chris Lattner9220f922005-09-03 00:21:51 +0000497 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000498def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000499 "or $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000500 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000501def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
502 "nor $rA, $rS, $rB",
503 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000504def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000505 "or. $rA, $rS, $rB",
506 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000507def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000508 "orc $rA, $rS, $rB",
Chris Lattner9220f922005-09-03 00:21:51 +0000509 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
510def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
511 "eqv $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000512 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000513def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
514 "xor $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000515 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000516def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000517 "sld $rA, $rS, $rB",
518 []>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000519def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000520 "slw $rA, $rS, $rB",
521 []>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000522def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000523 "srd $rA, $rS, $rB",
524 []>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000525def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000526 "srw $rA, $rS, $rB",
527 []>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000528def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000529 "srad $rA, $rS, $rB",
530 []>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000531def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000532 "sraw $rA, $rS, $rB",
533 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000534let isStore = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000535def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000536 "stbx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000537def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000538 "sthx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000539def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000540 "stwx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000541def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000542 "stwux $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000543def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
544 "stdx $rS, $rA, $rB">, isPPC64;
545def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
546 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000547}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000548def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000549 "srawi $rA, $rS, $SH">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000550def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000551 "cntlzw $rA, $rS",
552 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000553def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000554 "extsb $rA, $rS",
555 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000556def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000557 "extsh $rA, $rS",
558 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000559def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000560 "extsw $rA, $rS",
561 []>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000562def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000563 "cmp $crD, $long, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000564def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000565 "cmpl $crD, $long, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000566def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000567 "cmpw $crD, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000568def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
569 "cmpd $crD, $rA, $rB">, isPPC64;
570def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000571 "cmplw $crD, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000572def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
573 "cmpld $crD, $rA, $rB">, isPPC64;
574def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman28c5ac92005-03-29 21:54:38 +0000575 "fcmpo $crD, $fA, $fB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000576def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemana113d742004-08-31 02:28:08 +0000577 "fcmpu $crD, $fA, $fB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000578let isLoad = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000579def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemana113d742004-08-31 02:28:08 +0000580 "lfsx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000581def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemana113d742004-08-31 02:28:08 +0000582 "lfdx $dst, $base, $index">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000583}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000584def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattner15709c22005-04-19 04:51:30 +0000585 "fcfid $frD, $frB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000586def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattner15709c22005-04-19 04:51:30 +0000587 "fctidz $frD, $frB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000588def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman8cb6bd52004-08-29 22:02:43 +0000589 "fctiwz $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000590def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman165cf482005-04-02 05:59:34 +0000591 "fabs $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000592def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000593 "fmr $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000594def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman165cf482005-04-02 05:59:34 +0000595 "fnabs $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000596def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000597 "fneg $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000598def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000599 "frsp $frD, $frB">;
Nate Begeman8465fe82005-07-20 22:42:00 +0000600def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
601 "fsqrt $frD, $frB">;
602def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
603 "fsqrts $frD, $frB">;
604
Nate Begeman6e6514c2004-10-07 22:30:03 +0000605let isStore = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000606def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000607 "stfsx $frS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000608def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000609 "stfdx $frS, $rA, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000610}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000611
Nate Begeman143cf942004-08-30 02:28:06 +0000612// XL-Form instructions. condition register logical ops.
613//
Chris Lattner15709c22005-04-19 04:51:30 +0000614def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman53d3ecc2005-04-14 09:45:08 +0000615 "mcrf $BF, $BFA">;
Nate Begeman143cf942004-08-30 02:28:06 +0000616
617// XFX-Form instructions. Instructions that deal with SPRs
618//
Misha Brukmane882d302004-10-23 06:05:49 +0000619// Note that although LR should be listed as `8' and CTR as `9' in the SPR
620// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
621// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattnerd790d222005-04-19 04:40:07 +0000622def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
623def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
624def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner422e23d2005-08-26 22:05:54 +0000625def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begemanf67f3bf2005-04-12 07:04:16 +0000626 "mtcrf $FXM, $rS">;
Nate Begeman9a838672005-08-08 20:04:52 +0000627def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
628 "mfcr $rT, $FXM">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000629def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
630def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman143cf942004-08-30 02:28:06 +0000631
Nate Begeman143cf942004-08-30 02:28:06 +0000632// XS-Form instructions. Just 'sradi'
633//
Chris Lattnerf9172e12005-04-19 05:15:18 +0000634def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattnerd790d222005-04-19 04:40:07 +0000635 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000636
637// XO-Form instructions. Arithmetic instructions that can set overflow bit
638//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000639def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000640 "add $rT, $rA, $rB",
641 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000642def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000643 "addc $rT, $rA, $rB",
644 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000645def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000646 "adde $rT, $rA, $rB",
647 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000648def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000649 "divd $rT, $rA, $rB",
650 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000651def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000652 "divdu $rT, $rA, $rB",
653 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000654def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000655 "divw $rT, $rA, $rB",
656 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000657def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000658 "divwu $rT, $rA, $rB",
659 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000660def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000661 "mulhw $rT, $rA, $rB",
662 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000663def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000664 "mulhwu $rT, $rA, $rB",
665 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000666def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000667 "mulld $rT, $rA, $rB",
668 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000669def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000670 "mullw $rT, $rA, $rB",
671 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000672def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000673 "subf $rT, $rA, $rB",
674 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000675def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000676 "subfc $rT, $rA, $rB",
677 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000678def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000679 "subfe $rT, $rA, $rB",
680 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000681def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000682 "addme $rT, $rA",
683 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000684def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000685 "addze $rT, $rA",
686 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000687def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000688 "neg $rT, $rA",
689 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000690def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000691 "subfze $rT, $rA",
692 []>;
Nate Begeman143cf942004-08-30 02:28:06 +0000693
694// A-Form instructions. Most of the instructions executed in the FPU are of
695// this type.
696//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000697def FMADD : AForm_1<63, 29,
Nate Begeman143cf942004-08-30 02:28:06 +0000698 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
699 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000700def FMADDS : AForm_1<59, 29,
Nate Begemand9635002005-04-04 23:01:51 +0000701 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
702 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000703def FMSUB : AForm_1<63, 28,
Nate Begemand9635002005-04-04 23:01:51 +0000704 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
705 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000706def FMSUBS : AForm_1<59, 28,
Nate Begemand9635002005-04-04 23:01:51 +0000707 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
708 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000709def FNMADD : AForm_1<63, 31,
Nate Begemand9635002005-04-04 23:01:51 +0000710 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
711 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000712def FNMADDS : AForm_1<59, 31,
Nate Begemand9635002005-04-04 23:01:51 +0000713 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
714 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000715def FNMSUB : AForm_1<63, 30,
Nate Begemand9635002005-04-04 23:01:51 +0000716 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
717 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000718def FNMSUBS : AForm_1<59, 30,
Nate Begemand9635002005-04-04 23:01:51 +0000719 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
720 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000721def FSEL : AForm_1<63, 23,
Nate Begeman143cf942004-08-30 02:28:06 +0000722 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
723 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000724def FADD : AForm_2<63, 21,
Nate Begeman143cf942004-08-30 02:28:06 +0000725 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
726 "fadd $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000727def FADDS : AForm_2<59, 21,
Nate Begeman143cf942004-08-30 02:28:06 +0000728 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
729 "fadds $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000730def FDIV : AForm_2<63, 18,
Nate Begeman143cf942004-08-30 02:28:06 +0000731 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
732 "fdiv $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000733def FDIVS : AForm_2<59, 18,
Nate Begeman143cf942004-08-30 02:28:06 +0000734 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
735 "fdivs $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000736def FMUL : AForm_3<63, 25,
Nate Begeman143cf942004-08-30 02:28:06 +0000737 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
738 "fmul $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000739def FMULS : AForm_3<59, 25,
Nate Begeman143cf942004-08-30 02:28:06 +0000740 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
741 "fmuls $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000742def FSUB : AForm_2<63, 20,
Nate Begeman143cf942004-08-30 02:28:06 +0000743 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
744 "fsub $FRT, $FRA, $FRB">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000745def FSUBS : AForm_2<59, 20,
Nate Begeman143cf942004-08-30 02:28:06 +0000746 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
747 "fsubs $FRT, $FRA, $FRB">;
748
Nate Begemana113d742004-08-31 02:28:08 +0000749// M-Form instructions. rotate and mask instructions.
750//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000751let isTwoAddress = 1, isCommutable = 1 in {
752// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000753def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000754 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
755 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
756}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000757def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000758 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
759 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000760def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000761 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000762 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
763def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000764 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
765 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemana113d742004-08-31 02:28:08 +0000766
767// MD-Form instructions. 64 bit rotate instructions.
768//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000769def RLDICL : MDForm_1<30, 0,
Nate Begemana113d742004-08-31 02:28:08 +0000770 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000771 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000772def RLDICR : MDForm_1<30, 1,
Nate Begemana113d742004-08-31 02:28:08 +0000773 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000774 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemana113d742004-08-31 02:28:08 +0000775
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000776//===----------------------------------------------------------------------===//
777// PowerPC Instruction Patterns
778//
779
Chris Lattner4435b142005-09-26 22:20:16 +0000780// Arbitrary immediate support. Implement in terms of LIS/ORI.
781def : Pat<(i32 imm:$imm),
782 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000783
Chris Lattner037d69a2005-09-28 18:10:51 +0000784
Chris Lattner8cd7b882005-09-28 17:13:15 +0000785// Implement the 'not' operation with the NOR instruction.
786def NOT : Pat<(not GPRC:$in),
787 (NOR GPRC:$in, GPRC:$in)>;
788
Chris Lattner037d69a2005-09-28 18:10:51 +0000789// EQV patterns
790def EQV1 : Pat<(xor (not GPRC:$in1), GPRC:$in2),
791 (EQV GPRC:$in1, GPRC:$in2)>;
792// FIXME: This should be autogenerated from the above due to xor commutativity.
793def EQV2 : Pat<(xor GPRC:$in1, (not GPRC:$in2)),
794 (EQV GPRC:$in1, GPRC:$in2)>;
795
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000796// or by an arbitrary immediate.
797def : Pat<(or GPRC:$in, imm:$imm),
798 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
799// xor by an arbitrary immediate.
800def : Pat<(xor GPRC:$in, imm:$imm),
801 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
802
Chris Lattner6736a6c2005-09-24 00:41:58 +0000803
Chris Lattner037d69a2005-09-28 18:10:51 +0000804
Chris Lattner6736a6c2005-09-24 00:41:58 +0000805// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner0ebec062005-09-15 21:44:00 +0000806/*
Chris Lattner6b013fc2005-09-14 18:18:39 +0000807def : Pattern<(xor GPRC:$in, imm:$imm),
808 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
809 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner0ebec062005-09-15 21:44:00 +0000810*/
Chris Lattner6b013fc2005-09-14 18:18:39 +0000811
812
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000813//===----------------------------------------------------------------------===//
814// PowerPCInstrInfo Definition
815//
Chris Lattner0782e272004-12-16 16:31:57 +0000816def PowerPCInstrInfo : InstrInfo {
817 let PHIInst = PHI;
818
819 let TSFlagsFields = [ "VMX", "PPC64" ];
820 let TSFlagsShifts = [ 0, 1 ];
821
822 let isLittleEndianEncoding = 1;
823}
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000824