blob: 13274071d22faafd3dac1a96e3ce909df0a91d51 [file] [log] [blame]
Chris Lattnerf29cc882005-04-11 15:03:41 +00001
Misha Brukman92ca8ec2004-07-27 23:29:16 +00002//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukmane05203f2004-06-21 16:55:25 +00003//
4// The LLVM Compiler Infrastructure
5//
6// This file was developed by the LLVM research group and is distributed under
7// the University of Illinois Open Source License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
Misha Brukman5295e1d2004-08-09 17:24:04 +000011// This file describes the subset of the 32-bit PowerPC instruction set, as used
12// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000013//
14//===----------------------------------------------------------------------===//
15
Misha Brukmancd4f51b2004-08-02 16:54:54 +000016include "PowerPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000017
Chris Lattnerc7cb8c72005-04-19 04:32:54 +000018class isPPC64 { bit PPC64 = 1; }
19class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +000020class isDOT {
21 list<Register> Defs = [CR0];
22 bit RC = 1;
23}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +000024
Misha Brukmana8c99d42004-11-15 21:20:09 +000025let isTerminator = 1 in {
26 let isReturn = 1 in
Chris Lattner15709c22005-04-19 04:51:30 +000027 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
28 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukmana8c99d42004-11-15 21:20:09 +000029}
Chris Lattnerec1cc1b2004-08-14 23:27:29 +000030
Nate Begeman3ad3ad42004-08-21 05:56:39 +000031def u5imm : Operand<i8> {
32 let PrintMethod = "printU5ImmOperand";
33}
Nate Begeman143cf942004-08-30 02:28:06 +000034def u6imm : Operand<i8> {
35 let PrintMethod = "printU6ImmOperand";
36}
Nate Begeman4bfceb12004-09-04 05:00:00 +000037def s16imm : Operand<i16> {
38 let PrintMethod = "printS16ImmOperand";
39}
Chris Lattner8a796852004-08-15 05:20:16 +000040def u16imm : Operand<i16> {
41 let PrintMethod = "printU16ImmOperand";
42}
Nate Begeman61738782004-09-02 08:13:00 +000043def target : Operand<i32> {
44 let PrintMethod = "printBranchOperand";
45}
46def piclabel: Operand<i32> {
47 let PrintMethod = "printPICLabel";
48}
Nate Begeman4bfceb12004-09-04 05:00:00 +000049def symbolHi: Operand<i32> {
50 let PrintMethod = "printSymbolHi";
51}
52def symbolLo: Operand<i32> {
53 let PrintMethod = "printSymbolLo";
54}
Nate Begeman65a82c52005-04-14 03:20:38 +000055def crbit: Operand<i8> {
56 let PrintMethod = "printcrbit";
57}
Chris Lattner8a796852004-08-15 05:20:16 +000058
Misha Brukmane05203f2004-06-21 16:55:25 +000059// Pseudo-instructions:
Nate Begeman61738782004-09-02 08:13:00 +000060def PHI : Pseudo<(ops), "; PHI">;
Nate Begeman6e6514c2004-10-07 22:30:03 +000061let isLoad = 1 in {
Nate Begeman61738782004-09-02 08:13:00 +000062def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
63def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begeman6e6514c2004-10-07 22:30:03 +000064}
Nate Begeman61738782004-09-02 08:13:00 +000065def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
Chris Lattner915fd0d2005-02-15 20:26:49 +000066
67let Defs = [LR] in
68 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukmane05203f2004-06-21 16:55:25 +000069
Misha Brukman767fa112004-06-28 18:23:35 +000070let isBranch = 1, isTerminator = 1 in {
Nate Begeman61738782004-09-02 08:13:00 +000071 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Chris Lattner116a9e52005-04-19 05:00:59 +000072 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
73//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
74 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
75//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattner40565d72004-11-22 23:07:01 +000076
Misha Brukman5295e1d2004-08-09 17:24:04 +000077 // FIXME: 4*CR# needs to be added to the BI field!
78 // This will only work for CR0 as it stands now
Chris Lattner116a9e52005-04-19 05:00:59 +000079 def BLT : BForm_ext<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Nate Begeman4bfceb12004-09-04 05:00:00 +000080 "blt $block">;
Chris Lattner116a9e52005-04-19 05:00:59 +000081 def BLE : BForm_ext<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Nate Begeman4bfceb12004-09-04 05:00:00 +000082 "ble $block">;
Chris Lattner116a9e52005-04-19 05:00:59 +000083 def BEQ : BForm_ext<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Nate Begeman4bfceb12004-09-04 05:00:00 +000084 "beq $block">;
Chris Lattner116a9e52005-04-19 05:00:59 +000085 def BGE : BForm_ext<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Nate Begeman4bfceb12004-09-04 05:00:00 +000086 "bge $block">;
Chris Lattner116a9e52005-04-19 05:00:59 +000087 def BGT : BForm_ext<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Nate Begeman4bfceb12004-09-04 05:00:00 +000088 "bgt $block">;
Chris Lattner116a9e52005-04-19 05:00:59 +000089 def BNE : BForm_ext<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Nate Begeman4bfceb12004-09-04 05:00:00 +000090 "bne $block">;
Misha Brukman767fa112004-06-28 18:23:35 +000091}
92
Misha Brukman7454c6f2004-06-29 23:37:36 +000093let isBranch = 1, isTerminator = 1, isCall = 1,
94 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +000095 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
96 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
97 LR,XER,CTR,
98 CR0,CR1,CR5,CR6,CR7] in {
99 // Convenient aliases for call instructions
Chris Lattner116a9e52005-04-19 05:00:59 +0000100 def CALLpcrel : IForm<18, 0, 1, (ops target:$func), "bl $func">;
Chris Lattner15709c22005-04-19 04:51:30 +0000101 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, (ops), "bctrl">;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000102}
103
Nate Begeman143cf942004-08-30 02:28:06 +0000104// D-Form instructions. Most instructions that perform an operation on a
105// register and an immediate are of this type.
106//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000107let isLoad = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000108def LBZ : DForm_1<34, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000109 "lbz $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000110def LHA : DForm_1<42, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000111 "lha $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000112def LHZ : DForm_1<40, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000113 "lhz $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000114def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000115 "lmw $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000116def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000117 "lwz $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000118def LWZU : DForm_1<35, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Misha Brukmana8c99d42004-11-15 21:20:09 +0000119 "lwzu $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000120}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000121def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000122 "addi $rD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000123def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000124 "addic $rD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000125def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000126 "addic. $rD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000127def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000128 "addis $rD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000129def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000130 "la $rD, $sym($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000131def LOADHiAddr : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000132 "addis $rD, $rA, $sym">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000133def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000134 "mulli $rD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000135def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000136 "subfic $rD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000137def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000138 "li $rD, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000139def LIS : DForm_2_r0<15, (ops GPRC:$rD, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000140 "lis $rD, $imm">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000141let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000142def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000143 "stmw $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000144def STB : DForm_3<38, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000145 "stb $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000146def STH : DForm_3<44, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000147 "sth $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000148def STW : DForm_3<36, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000149 "stw $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000150def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000151 "stwu $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000152}
Nate Begemanbebefac2005-04-11 06:34:10 +0000153let Defs = [CR0] in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000154def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman143cf942004-08-30 02:28:06 +0000155 "andi. $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000156def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6e6514c2004-10-07 22:30:03 +0000157 "andis. $dst, $src1, $src2">;
Nate Begemanbebefac2005-04-11 06:34:10 +0000158}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000159def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman143cf942004-08-30 02:28:06 +0000160 "ori $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000161def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman143cf942004-08-30 02:28:06 +0000162 "oris $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000163def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman143cf942004-08-30 02:28:06 +0000164 "xori $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000165def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman143cf942004-08-30 02:28:06 +0000166 "xoris $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000167def NOP : DForm_4_zero<24, (ops), "nop">;
168def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000169 "cmpi $crD, $L, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000170def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000171 "cmpwi $crD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000172def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
173 "cmpdi $crD, $rA, $imm">, isPPC64;
174def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000175 "cmpli $dst, $size, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000176def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6cdbd222004-08-29 22:45:13 +0000177 "cmplwi $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000178def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
179 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000180let isLoad = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000181def LFS : DForm_8<48, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000182 "lfs $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000183def LFD : DForm_8<50, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000184 "lfd $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000185}
186let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000187def STFS : DForm_9<52, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000188 "stfs $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000189def STFD : DForm_9<54, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000190 "stfd $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000191}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000192
193// DS-Form instructions. Load/Store instructions available in PPC-64
194//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000195let isLoad = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000196def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
197 "lwa $rT, $DS($rA)">, isPPC64;
198def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
199 "ld $rT, $DS($rA)">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000200}
201let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000202def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
203 "std $rT, $DS($rA)">, isPPC64;
204def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
205 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000206}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000207
Nate Begeman143cf942004-08-30 02:28:06 +0000208// X-Form instructions. Most instructions that perform an operation on a
209// register and another register are of this type.
210//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000211let isLoad = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000212def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000213 "lbzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000214def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000215 "lhax $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000216def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000217 "lhzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000218def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
219 "lwax $dst, $base, $index">, isPPC64;
220def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000221 "lwzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000222def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
223 "ldx $dst, $base, $index">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000224}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000225def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000226 "and $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000227def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
228 "and. $rA, $rS, $rB">, isDOT;
229def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000230 "andc $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000231def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000232 "eqv $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000233def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000234 "nand $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000235def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000236 "nor $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000237def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000238 "or $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000239def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
240 "or. $rA, $rS, $rB">, isDOT;
241def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000242 "orc $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000243def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner15709c22005-04-19 04:51:30 +0000244 "sld $rA, $rS, $rB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000245def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000246 "slw $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000247def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner15709c22005-04-19 04:51:30 +0000248 "srd $rA, $rS, $rB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000249def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000250 "srw $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000251def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner15709c22005-04-19 04:51:30 +0000252 "srad $rA, $rS, $rB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000253def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000254 "sraw $rA, $rS, $rB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000255def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000256 "xor $rA, $rS, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000257let isStore = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000258def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000259 "stbx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000260def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000261 "sthx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000262def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000263 "stwx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000264def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000265 "stwux $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000266def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
267 "stdx $rS, $rA, $rB">, isPPC64;
268def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
269 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000270}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000271def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000272 "srawi $rA, $rS, $SH">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000273def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000274 "cntlzw $rA, $rS">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000275def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000276 "extsb $rA, $rS">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000277def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000278 "extsh $rA, $rS">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000279def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner15709c22005-04-19 04:51:30 +0000280 "extsw $rA, $rS">, isPPC64;
281def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000282 "cmp $crD, $long, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000283def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000284 "cmpl $crD, $long, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000285def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000286 "cmpw $crD, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000287def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
288 "cmpd $crD, $rA, $rB">, isPPC64;
289def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000290 "cmplw $crD, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000291def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
292 "cmpld $crD, $rA, $rB">, isPPC64;
293def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman28c5ac92005-03-29 21:54:38 +0000294 "fcmpo $crD, $fA, $fB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000295def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemana113d742004-08-31 02:28:08 +0000296 "fcmpu $crD, $fA, $fB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000297let isLoad = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000298def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemana113d742004-08-31 02:28:08 +0000299 "lfsx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000300def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemana113d742004-08-31 02:28:08 +0000301 "lfdx $dst, $base, $index">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000302}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000303def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattner15709c22005-04-19 04:51:30 +0000304 "fcfid $frD, $frB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000305def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattner15709c22005-04-19 04:51:30 +0000306 "fctidz $frD, $frB">, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000307def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman8cb6bd52004-08-29 22:02:43 +0000308 "fctiwz $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000309def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman165cf482005-04-02 05:59:34 +0000310 "fabs $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000311def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000312 "fmr $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000313def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman165cf482005-04-02 05:59:34 +0000314 "fnabs $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000315def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000316 "fneg $frD, $frB">;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000317def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000318 "frsp $frD, $frB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000319let isStore = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000320def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000321 "stfsx $frS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000322def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000323 "stfdx $frS, $rA, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000324}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000325
Nate Begeman143cf942004-08-30 02:28:06 +0000326// XL-Form instructions. condition register logical ops.
327//
Chris Lattner15709c22005-04-19 04:51:30 +0000328def CRAND : XLForm_1<19, 257, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000329 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
330 "crand $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000331def CRANDC : XLForm_1<19, 129, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000332 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
333 "crandc $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000334def CREQV : XLForm_1<19, 289, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000335 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
336 "creqv $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000337def CRNAND : XLForm_1<19, 225, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000338 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
339 "crnand $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000340def CRNOR : XLForm_1<19, 33, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000341 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
342 "crnor $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000343def CROR : XLForm_1<19, 449, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000344 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
345 "cror $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000346def CRORC : XLForm_1<19, 417, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000347 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
348 "crorc $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000349def CRXOR : XLForm_1<19, 193, (ops CRRC:$D, crbit:$Db,
Nate Begeman65a82c52005-04-14 03:20:38 +0000350 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
351 "crxor $Db, $Ab, $Bb">;
Chris Lattner15709c22005-04-19 04:51:30 +0000352def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman53d3ecc2005-04-14 09:45:08 +0000353 "mcrf $BF, $BFA">;
Nate Begeman143cf942004-08-30 02:28:06 +0000354
355// XFX-Form instructions. Instructions that deal with SPRs
356//
Misha Brukmane882d302004-10-23 06:05:49 +0000357// Note that although LR should be listed as `8' and CTR as `9' in the SPR
358// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
359// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattnerd790d222005-04-19 04:40:07 +0000360def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
361def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
362def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
363def MTCRF : XFXForm_5<31, 0, 144, (ops CRRC:$FXM, GPRC:$rS),
Nate Begemanf67f3bf2005-04-12 07:04:16 +0000364 "mtcrf $FXM, $rS">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000365def MFCRF : XFXForm_5<31, 1, 19, (ops GPRC:$rT, CRRC:$FXM),
Nate Begeman602a45f2005-04-18 02:43:24 +0000366 "mfcr $rT, $FXM">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000367def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
368def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman143cf942004-08-30 02:28:06 +0000369
Nate Begeman143cf942004-08-30 02:28:06 +0000370// XS-Form instructions. Just 'sradi'
371//
Chris Lattnerf9172e12005-04-19 05:15:18 +0000372def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattnerd790d222005-04-19 04:40:07 +0000373 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000374
375// XO-Form instructions. Arithmetic instructions that can set overflow bit
376//
Chris Lattnerd790d222005-04-19 04:40:07 +0000377def ADD : XOForm_1<31, 266, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000378 "add $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000379def ADDC : XOForm_1<31, 10, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000380 "addc $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000381def ADDE : XOForm_1<31, 138, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000382 "adde $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000383def DIVD : XOForm_1<31, 489, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
384 "divd $rT, $rA, $rB">, isPPC64;
385def DIVDU : XOForm_1<31, 457, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
386 "divdu $rT, $rA, $rB">, isPPC64;
387def DIVW : XOForm_1<31, 491, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000388 "divw $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000389def DIVWU : XOForm_1<31, 459, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000390 "divwu $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000391def MULHW : XOForm_1<31, 75, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman4164c4ba2005-04-06 00:25:27 +0000392 "mulhw $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000393def MULHWU : XOForm_1<31, 11, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000394 "mulhwu $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000395def MULLD : XOForm_1<31, 233, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
396 "mulld $rT, $rA, $rB">, isPPC64;
397def MULLW : XOForm_1<31, 235, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000398 "mullw $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000399def SUBF : XOForm_1<31, 40, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000400 "subf $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000401def SUBFC : XOForm_1<31, 8, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000402 "subfc $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000403def SUBFE : XOForm_1<31, 136, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000404 "subfe $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000405def SUB : XOForm_1r<31, 40, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman143cf942004-08-30 02:28:06 +0000406 "sub $rT, $rA, $rB">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000407def ADDME : XOForm_3<31, 234, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman033b8162004-09-22 04:40:25 +0000408 "addme $rT, $rA">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000409def ADDZE : XOForm_3<31, 202, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman143cf942004-08-30 02:28:06 +0000410 "addze $rT, $rA">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000411def NEG : XOForm_3<31, 104, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman143cf942004-08-30 02:28:06 +0000412 "neg $rT, $rA">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000413def SUBFZE : XOForm_3<31, 200, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman143cf942004-08-30 02:28:06 +0000414 "subfze $rT, $rA">;
415
416// A-Form instructions. Most of the instructions executed in the FPU are of
417// this type.
418//
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000419def FMADD : AForm_1<63, 29, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000420 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
421 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000422def FMADDS : AForm_1<59, 29, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000423 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
424 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000425def FMSUB : AForm_1<63, 28, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000426 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
427 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000428def FMSUBS : AForm_1<59, 28, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000429 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
430 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000431def FNMADD : AForm_1<63, 31, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000432 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
433 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000434def FNMADDS : AForm_1<59, 31, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000435 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
436 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000437def FNMSUB : AForm_1<63, 30, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000438 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
439 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000440def FNMSUBS : AForm_1<59, 30, 0,
Nate Begemand9635002005-04-04 23:01:51 +0000441 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
442 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000443def FSEL : AForm_1<63, 23, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000444 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
445 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000446def FADD : AForm_2<63, 21, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000447 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
448 "fadd $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000449def FADDS : AForm_2<59, 21, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000450 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
451 "fadds $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000452def FDIV : AForm_2<63, 18, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000453 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
454 "fdiv $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000455def FDIVS : AForm_2<59, 18, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000456 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
457 "fdivs $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000458def FMUL : AForm_3<63, 25, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000459 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
460 "fmul $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000461def FMULS : AForm_3<59, 25, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000462 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
463 "fmuls $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000464def FSUB : AForm_2<63, 20, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000465 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
466 "fsub $FRT, $FRA, $FRB">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000467def FSUBS : AForm_2<59, 20, 0,
Nate Begeman143cf942004-08-30 02:28:06 +0000468 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
469 "fsubs $FRT, $FRA, $FRB">;
470
Nate Begemana113d742004-08-31 02:28:08 +0000471// M-Form instructions. rotate and mask instructions.
472//
Nate Begeman29dc5f22004-10-16 20:43:38 +0000473let isTwoAddress = 1 in {
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000474def RLWIMI : MForm_2<20, 0,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000475 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
476 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
477}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000478def RLWINM : MForm_2<21, 0,
Nate Begemana113d742004-08-31 02:28:08 +0000479 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
480 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Nate Begeman79a3bea2005-04-12 00:10:02 +0000481let Defs = [CR0] in
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000482def RLWINMo : MForm_2<21, 1,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000483 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
484 "rlwinm. $rA, $rS, $SH, $MB, $ME">;
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000485def RLWNM : MForm_2<23, 0,
Nate Begeman8309a332005-04-09 20:09:12 +0000486 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
487 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemana113d742004-08-31 02:28:08 +0000488
489// MD-Form instructions. 64 bit rotate instructions.
490//
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000491def RLDICL : MDForm_1<30, 0, 0,
Nate Begemana113d742004-08-31 02:28:08 +0000492 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000493 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
494def RLDICR : MDForm_1<30, 1, 0,
Nate Begemana113d742004-08-31 02:28:08 +0000495 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000496 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemana113d742004-08-31 02:28:08 +0000497
Chris Lattner0782e272004-12-16 16:31:57 +0000498def PowerPCInstrInfo : InstrInfo {
499 let PHIInst = PHI;
500
501 let TSFlagsFields = [ "VMX", "PPC64" ];
502 let TSFlagsShifts = [ 0, 1 ];
503
504 let isLittleEndianEncoding = 1;
505}
Nate Begemana113d742004-08-31 02:28:08 +0000506