blob: f01d1d41cfdcfea67da407d5501c473469c526b0 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Evan Chenge45d6852011-01-11 21:46:47 +000015#include "ARMBaseRegisterInfo.h"
Evan Cheng43b9ca62009-08-28 23:18:09 +000016#include "llvm/GlobalValue.h"
Evan Cheng0d639a22011-07-01 21:01:15 +000017#include "llvm/Target/TargetSubtargetInfo.h"
Bob Wilson45825302009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
David Goodwin0d412c22009-11-10 00:48:55 +000019#include "llvm/ADT/SmallVector.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000020
Evan Cheng54b68e32011-07-01 20:45:01 +000021#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000022#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000023#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000024
Evan Cheng10043e22007-01-19 07:51:42 +000025using namespace llvm;
26
Bob Wilson45825302009-06-22 21:01:46 +000027static cl::opt<bool>
28ReserveR9("arm-reserve-r9", cl::Hidden,
29 cl::desc("Reserve R9, making it unavailable as GPR"));
30
Anton Korobeynikov25229082009-11-24 00:44:37 +000031static cl::opt<bool>
Evan Cheng2f2435d2011-01-21 18:55:51 +000032DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov25229082009-11-24 00:44:37 +000033
Bob Wilson3dc97322010-09-28 04:09:35 +000034static cl::opt<bool>
35StrictAlign("arm-strict-align", cl::Hidden,
36 cl::desc("Disallow all unaligned memory accesses"));
37
Evan Chengfe6e4052011-06-30 01:53:36 +000038ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng2bd65362011-07-07 00:08:19 +000039 const std::string &FS)
Evan Cheng1a72add62011-07-07 07:07:08 +000040 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Chengbf407072010-09-10 01:29:16 +000041 , ARMProcFamily(Others)
Evan Cheng8b2bda02011-07-07 03:55:05 +000042 , HasV4TOps(false)
43 , HasV5TOps(false)
44 , HasV5TEOps(false)
45 , HasV6Ops(false)
46 , HasV6T2Ops(false)
47 , HasV7Ops(false)
48 , HasVFPv2(false)
49 , HasVFPv3(false)
50 , HasNEON(false)
Jim Grosbach71fcb4f2010-03-25 23:47:34 +000051 , UseNEONForSinglePrecisionFP(false)
Evan Cheng62c7b5b2010-12-05 22:04:16 +000052 , SlowFPVMLx(false)
Benjamin Kramerbb21fac2011-04-01 09:20:31 +000053 , HasVMLxForwarding(false)
Evan Cheng891f8312010-08-09 19:19:36 +000054 , SlowFPBrcc(false)
Evan Cheng1834f5d2011-07-07 19:05:12 +000055 , InThumbMode(false)
Nick Lewycky73df7e32011-09-05 21:51:43 +000056 , InNaClMode(false)
Evan Cheng2bd65362011-07-07 00:08:19 +000057 , HasThumb2(false)
Evan Cheng5190f092010-08-11 07:17:46 +000058 , NoARM(false)
David Goodwin17199b52009-09-30 00:10:16 +000059 , PostRAScheduler(false)
Bob Wilson45825302009-06-22 21:01:46 +000060 , IsR9Reserved(ReserveR9)
Evan Chengdfce83c2011-01-17 08:03:18 +000061 , UseMovt(false)
Anton Korobeynikov0a65a372010-03-14 18:42:38 +000062 , HasFP16(false)
Bob Wilsondd6eb5b2010-10-12 16:22:47 +000063 , HasD16(false)
Jim Grosbach151cd8f2010-05-05 23:44:43 +000064 , HasHardwareDivide(false)
65 , HasT2ExtractPack(false)
Evan Cheng6e809de2010-08-11 06:22:01 +000066 , HasDataBarrier(false)
Evan Cheng891f8312010-08-09 19:19:36 +000067 , Pref32BitThumb(false)
Bob Wilsona2881ee2011-04-19 18:11:49 +000068 , AvoidCPSRPartialUpdate(false)
Evan Cheng8740ee32010-11-03 06:34:55 +000069 , HasMPExtension(false)
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +000070 , FPOnlySP(false)
Bob Wilson3dc97322010-09-28 04:09:35 +000071 , AllowsUnalignedMem(false)
Jim Grosbachcf1464d2011-07-01 21:12:19 +000072 , Thumb2DSP(false)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000073 , stackAlignment(4)
Evan Chengfe6e4052011-06-30 01:53:36 +000074 , CPUString(CPU)
Evan Chenge45d6852011-01-11 21:46:47 +000075 , TargetTriple(TT)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000076 , TargetABI(ARM_ABI_APCS) {
Evan Cheng10043e22007-01-19 07:51:42 +000077 // Determine default and user specified characteristics
Evan Chengfe6e4052011-06-30 01:53:36 +000078 if (CPUString.empty())
79 CPUString = "generic";
Evan Chengec415ef2009-03-08 04:02:49 +000080
Evan Cheng0b33a322011-06-30 02:12:44 +000081 // Insert the architecture feature derived from the target triple into the
82 // feature string. This is important for setting features that are implied
83 // based on the architecture version.
Evan Chengf2c26162011-07-07 08:26:46 +000084 std::string ArchFS = ARM_MC::ParseARMTriple(TT);
Evan Cheng2bd65362011-07-07 00:08:19 +000085 if (!FS.empty()) {
86 if (!ArchFS.empty())
87 ArchFS = ArchFS + "," + FS;
88 else
89 ArchFS = FS;
90 }
Evan Cheng1a72add62011-07-07 07:07:08 +000091 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng2bd65362011-07-07 00:08:19 +000092
93 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
94 // ARM version or CPU and then remove this.
Evan Cheng8b2bda02011-07-07 03:55:05 +000095 if (!HasV6T2Ops && hasThumb2())
96 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilsond0046ca2010-11-09 22:50:47 +000097
Evan Cheng54b68e32011-07-01 20:45:01 +000098 // Initialize scheduling itinerary for the specified CPU.
99 InstrItins = getInstrItineraryForCPU(CPUString);
100
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000101 // After parsing Itineraries, set ItinData.IssueWidth.
102 computeIssueWidth();
103
Evan Cheng1a72add62011-07-07 07:07:08 +0000104 if (TT.find("eabi") != std::string::npos)
105 TargetABI = ARM_ABI_AAPCS;
106
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000107 if (isAAPCS_ABI())
108 stackAlignment = 8;
109
Evan Chengdfce83c2011-01-17 08:03:18 +0000110 if (!isTargetDarwin())
111 UseMovt = hasV6T2Ops();
112 else {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000113 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng2f2435d2011-01-21 18:55:51 +0000114 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Chengdfce83c2011-01-17 08:03:18 +0000115 }
David Goodwin9a051a52009-10-01 21:46:35 +0000116
Evan Cheng03da4db2009-10-16 06:11:08 +0000117 if (!isThumb() || hasThumb2())
118 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000119
120 // v6+ may or may not support unaligned mem access depending on the system
121 // configuration.
122 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
123 AllowsUnalignedMem = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000124}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000125
126/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000127bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000128ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
129 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000130 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000131 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000132
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000133 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
134 // load from stub.
Evan Cheng2ce66302011-02-22 06:58:34 +0000135 bool isDecl = GV->hasAvailableExternallyLinkage();
136 if (GV->isDeclaration() && !GV->isMaterializable())
137 isDecl = true;
Evan Cheng1b389522009-09-03 07:04:02 +0000138
139 if (!isTargetDarwin()) {
140 // Extra load is needed for all externally visible.
141 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
142 return false;
143 return true;
144 } else {
145 if (RelocM == Reloc::PIC_) {
146 // If this is a strong reference to a definition, it is definitely not
147 // through a stub.
148 if (!isDecl && !GV->isWeakForLinker())
149 return false;
150
151 // Unless we have a symbol with hidden visibility, we have to go through a
152 // normal $non_lazy_ptr stub because this symbol might be resolved late.
153 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
154 return true;
155
156 // If symbol visibility is hidden, we have a stub for common symbol
157 // references and external declarations.
158 if (isDecl || GV->hasCommonLinkage())
159 // Hidden $non_lazy_ptr reference.
160 return true;
161
162 return false;
163 } else {
164 // If this is a strong reference to a definition, it is definitely not
165 // through a stub.
166 if (!isDecl && !GV->isWeakForLinker())
167 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000168
Evan Cheng1b389522009-09-03 07:04:02 +0000169 // Unless we have a symbol with hidden visibility, we have to go through a
170 // normal $non_lazy_ptr stub because this symbol might be resolved late.
171 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
172 return true;
173 }
174 }
175
176 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000177}
David Goodwin0d412c22009-11-10 00:48:55 +0000178
Owen Andersona3181e22010-09-28 21:57:50 +0000179unsigned ARMSubtarget::getMispredictionPenalty() const {
180 // If we have a reasonable estimate of the pipeline depth, then we can
181 // estimate the penalty of a misprediction based on that.
182 if (isCortexA8())
183 return 13;
184 else if (isCortexA9())
185 return 8;
Andrew Trickc416ba62010-12-24 04:28:06 +0000186
Owen Andersona3181e22010-09-28 21:57:50 +0000187 // Otherwise, just return a sensible default.
188 return 10;
189}
190
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000191void ARMSubtarget::computeIssueWidth() {
192 unsigned allStage1Units = 0;
193 for (const InstrItinerary *itin = InstrItins.Itineraries;
194 itin->FirstStage != ~0U; ++itin) {
195 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
196 allStage1Units |= IS->getUnits();
197 }
198 InstrItins.IssueWidth = 0;
199 while (allStage1Units) {
200 ++InstrItins.IssueWidth;
201 // clear the lowest bit
202 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
203 }
Andrew Trick163a2442011-01-04 00:32:57 +0000204 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000205}
206
David Goodwin0d412c22009-11-10 00:48:55 +0000207bool ARMSubtarget::enablePostRAScheduler(
208 CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000209 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000210 RegClassVector& CriticalPathRCs) const {
Evan Cheng0d639a22011-07-01 21:01:15 +0000211 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwinb9fe5d52009-11-13 19:52:48 +0000212 CriticalPathRCs.clear();
213 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwin0d412c22009-11-10 00:48:55 +0000214 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
215}