blob: 4ebc596b34aa7df0e2bf4470e4ff9dfd2c97ac24 [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000016#include "HexagonMachineFunctionInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "HexagonTargetMachine.h"
19#include "HexagonTargetObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/CallingConvLower.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/GlobalAlias.h"
32#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/InlineAsm.h"
34#include "llvm/IR/Intrinsics.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000035#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036#include "llvm/Support/Debug.h"
37#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038#include "llvm/Support/raw_ostream.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000039
Craig Topperb25fda92012-03-17 18:46:09 +000040using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000041
Chandler Carruthe96dd892014-04-21 22:55:11 +000042#define DEBUG_TYPE "hexagon-lowering"
43
Tony Linthicum1213a7a2011-12-12 21:14:40 +000044static cl::opt<bool>
45EmitJumpTables("hexagon-emit-jump-tables", cl::init(true), cl::Hidden,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000046 cl::desc("Control jump table emission on Hexagon target"));
47
48static cl::opt<bool> EnableHexSDNodeSched("enable-hexagon-sdnode-sched",
49 cl::Hidden, cl::ZeroOrMore, cl::init(false),
50 cl::desc("Enable Hexagon SDNode scheduling"));
51
52static cl::opt<bool> EnableFastMath("ffast-math",
53 cl::Hidden, cl::ZeroOrMore, cl::init(false),
54 cl::desc("Enable Fast Math processing"));
55
56static cl::opt<int> MinimumJumpTables("minimum-jump-tables",
57 cl::Hidden, cl::ZeroOrMore, cl::init(5),
58 cl::desc("Set minimum jump tables"));
59
60static cl::opt<int> MaxStoresPerMemcpyCL("max-store-memcpy",
61 cl::Hidden, cl::ZeroOrMore, cl::init(6),
62 cl::desc("Max #stores to inline memcpy"));
63
64static cl::opt<int> MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os",
65 cl::Hidden, cl::ZeroOrMore, cl::init(4),
66 cl::desc("Max #stores to inline memcpy"));
67
68static cl::opt<int> MaxStoresPerMemmoveCL("max-store-memmove",
69 cl::Hidden, cl::ZeroOrMore, cl::init(6),
70 cl::desc("Max #stores to inline memmove"));
71
72static cl::opt<int> MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os",
73 cl::Hidden, cl::ZeroOrMore, cl::init(4),
74 cl::desc("Max #stores to inline memmove"));
75
76static cl::opt<int> MaxStoresPerMemsetCL("max-store-memset",
77 cl::Hidden, cl::ZeroOrMore, cl::init(8),
78 cl::desc("Max #stores to inline memset"));
79
80static cl::opt<int> MaxStoresPerMemsetOptSizeCL("max-store-memset-Os",
81 cl::Hidden, cl::ZeroOrMore, cl::init(4),
82 cl::desc("Max #stores to inline memset"));
83
Tony Linthicum1213a7a2011-12-12 21:14:40 +000084
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000085namespace {
86class HexagonCCState : public CCState {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000087 unsigned NumNamedVarArgParams;
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000088
89public:
90 HexagonCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000091 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
92 int NumNamedVarArgParams)
93 : CCState(CC, isVarArg, MF, locs, C),
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000094 NumNamedVarArgParams(NumNamedVarArgParams) {}
95
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000096 unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000097};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000098}
Tony Linthicum1213a7a2011-12-12 21:14:40 +000099
100// Implement calling convention for Hexagon.
101static bool
102CC_Hexagon(unsigned ValNo, MVT ValVT,
103 MVT LocVT, CCValAssign::LocInfo LocInfo,
104 ISD::ArgFlagsTy ArgFlags, CCState &State);
105
106static bool
107CC_Hexagon32(unsigned ValNo, MVT ValVT,
108 MVT LocVT, CCValAssign::LocInfo LocInfo,
109 ISD::ArgFlagsTy ArgFlags, CCState &State);
110
111static bool
112CC_Hexagon64(unsigned ValNo, MVT ValVT,
113 MVT LocVT, CCValAssign::LocInfo LocInfo,
114 ISD::ArgFlagsTy ArgFlags, CCState &State);
115
116static bool
117RetCC_Hexagon(unsigned ValNo, MVT ValVT,
118 MVT LocVT, CCValAssign::LocInfo LocInfo,
119 ISD::ArgFlagsTy ArgFlags, CCState &State);
120
121static bool
122RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
123 MVT LocVT, CCValAssign::LocInfo LocInfo,
124 ISD::ArgFlagsTy ArgFlags, CCState &State);
125
126static bool
127RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
128 MVT LocVT, CCValAssign::LocInfo LocInfo,
129 ISD::ArgFlagsTy ArgFlags, CCState &State);
130
131static bool
132CC_Hexagon_VarArg (unsigned ValNo, MVT ValVT,
133 MVT LocVT, CCValAssign::LocInfo LocInfo,
134 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000135 HexagonCCState &HState = static_cast<HexagonCCState &>(State);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000136
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000137 if (ValNo < HState.getNumNamedVarArgParams()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000138 // Deal with named arguments.
139 return CC_Hexagon(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State);
140 }
141
142 // Deal with un-named arguments.
143 unsigned ofst;
144 if (ArgFlags.isByVal()) {
145 // If pass-by-value, the size allocated on stack is decided
146 // by ArgFlags.getByValSize(), not by the size of LocVT.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000147 ofst = State.AllocateStack(ArgFlags.getByValSize(),
148 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000149 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
150 return false;
151 }
Jyotsna Vermac7dcc2f2013-03-07 20:28:34 +0000152 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
153 LocVT = MVT::i32;
154 ValVT = MVT::i32;
155 if (ArgFlags.isSExt())
156 LocInfo = CCValAssign::SExt;
157 else if (ArgFlags.isZExt())
158 LocInfo = CCValAssign::ZExt;
159 else
160 LocInfo = CCValAssign::AExt;
161 }
Sirish Pande69295b82012-05-10 20:20:25 +0000162 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000163 ofst = State.AllocateStack(4, 4);
164 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
165 return false;
166 }
Sirish Pande69295b82012-05-10 20:20:25 +0000167 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000168 ofst = State.AllocateStack(8, 8);
169 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
170 return false;
171 }
Craig Toppere73658d2014-04-28 04:05:08 +0000172 llvm_unreachable(nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000173}
174
175
176static bool
177CC_Hexagon (unsigned ValNo, MVT ValVT,
178 MVT LocVT, CCValAssign::LocInfo LocInfo,
179 ISD::ArgFlagsTy ArgFlags, CCState &State) {
180
181 if (ArgFlags.isByVal()) {
182 // Passed on stack.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000183 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(),
184 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000185 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
186 return false;
187 }
188
189 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
190 LocVT = MVT::i32;
191 ValVT = MVT::i32;
192 if (ArgFlags.isSExt())
193 LocInfo = CCValAssign::SExt;
194 else if (ArgFlags.isZExt())
195 LocInfo = CCValAssign::ZExt;
196 else
197 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000198 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
199 LocVT = MVT::i32;
200 LocInfo = CCValAssign::BCvt;
201 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
202 LocVT = MVT::i64;
203 LocInfo = CCValAssign::BCvt;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000204 }
205
Sirish Pande69295b82012-05-10 20:20:25 +0000206 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000207 if (!CC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
208 return false;
209 }
210
Sirish Pande69295b82012-05-10 20:20:25 +0000211 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000212 if (!CC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
213 return false;
214 }
215
216 return true; // CC didn't match.
217}
218
219
220static bool CC_Hexagon32(unsigned ValNo, MVT ValVT,
221 MVT LocVT, CCValAssign::LocInfo LocInfo,
222 ISD::ArgFlagsTy ArgFlags, CCState &State) {
223
Craig Topper840beec2014-04-04 05:16:06 +0000224 static const MCPhysReg RegList[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000225 Hexagon::R0, Hexagon::R1, Hexagon::R2, Hexagon::R3, Hexagon::R4,
226 Hexagon::R5
227 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000228 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000229 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
230 return false;
231 }
232
233 unsigned Offset = State.AllocateStack(4, 4);
234 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
235 return false;
236}
237
238static bool CC_Hexagon64(unsigned ValNo, MVT ValVT,
239 MVT LocVT, CCValAssign::LocInfo LocInfo,
240 ISD::ArgFlagsTy ArgFlags, CCState &State) {
241
242 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
243 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
244 return false;
245 }
246
Craig Topper840beec2014-04-04 05:16:06 +0000247 static const MCPhysReg RegList1[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000248 Hexagon::D1, Hexagon::D2
249 };
Craig Topper840beec2014-04-04 05:16:06 +0000250 static const MCPhysReg RegList2[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000251 Hexagon::R1, Hexagon::R3
252 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000253 if (unsigned Reg = State.AllocateReg(RegList1, RegList2)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000254 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
255 return false;
256 }
257
258 unsigned Offset = State.AllocateStack(8, 8, Hexagon::D2);
259 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
260 return false;
261}
262
263static bool RetCC_Hexagon(unsigned ValNo, MVT ValVT,
264 MVT LocVT, CCValAssign::LocInfo LocInfo,
265 ISD::ArgFlagsTy ArgFlags, CCState &State) {
266
267
268 if (LocVT == MVT::i1 ||
269 LocVT == MVT::i8 ||
270 LocVT == MVT::i16) {
271 LocVT = MVT::i32;
272 ValVT = MVT::i32;
273 if (ArgFlags.isSExt())
274 LocInfo = CCValAssign::SExt;
275 else if (ArgFlags.isZExt())
276 LocInfo = CCValAssign::ZExt;
277 else
278 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000279 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
280 LocVT = MVT::i32;
281 LocInfo = CCValAssign::BCvt;
282 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
283 LocVT = MVT::i64;
284 LocInfo = CCValAssign::BCvt;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000285 }
286
Sirish Pande69295b82012-05-10 20:20:25 +0000287 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000288 if (!RetCC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
289 return false;
290 }
291
Sirish Pande69295b82012-05-10 20:20:25 +0000292 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000293 if (!RetCC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
294 return false;
295 }
296
297 return true; // CC didn't match.
298}
299
300static bool RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
301 MVT LocVT, CCValAssign::LocInfo LocInfo,
302 ISD::ArgFlagsTy ArgFlags, CCState &State) {
303
Sirish Pande69295b82012-05-10 20:20:25 +0000304 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000305 if (unsigned Reg = State.AllocateReg(Hexagon::R0)) {
306 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
307 return false;
308 }
309 }
310
311 unsigned Offset = State.AllocateStack(4, 4);
312 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
313 return false;
314}
315
316static bool RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
317 MVT LocVT, CCValAssign::LocInfo LocInfo,
318 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000319 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000320 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
321 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
322 return false;
323 }
324 }
325
326 unsigned Offset = State.AllocateStack(8, 8);
327 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
328 return false;
329}
330
331SDValue
332HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
333const {
334 return SDValue();
335}
336
337/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
338/// by "Src" to address "Dst" of size "Size". Alignment information is
339/// specified by the specific parameter attribute. The copy will be passed as
340/// a byval function parameter. Sometimes what we are copying is the end of a
341/// larger object, the part that does not fit in registers.
342static SDValue
343CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
344 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000345 SDLoc dl) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000346
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000347 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000348 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
349 /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000350 /*isTailCall=*/false,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000351 MachinePointerInfo(), MachinePointerInfo());
352}
353
354
355// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
356// passed by value, the function prototype is modified to return void and
357// the value is stored in memory pointed by a pointer passed by caller.
358SDValue
359HexagonTargetLowering::LowerReturn(SDValue Chain,
360 CallingConv::ID CallConv, bool isVarArg,
361 const SmallVectorImpl<ISD::OutputArg> &Outs,
362 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000363 SDLoc dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000364
365 // CCValAssign - represent the assignment of the return value to locations.
366 SmallVector<CCValAssign, 16> RVLocs;
367
368 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000369 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
370 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000371
372 // Analyze return values of ISD::RET
373 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
374
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000375 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000376 SmallVector<SDValue, 4> RetOps(1, Chain);
377
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000378 // Copy the result values into the output registers.
379 for (unsigned i = 0; i != RVLocs.size(); ++i) {
380 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000381
382 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
383
384 // Guarantee that all emitted copies are stuck together with flags.
385 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000386 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000387 }
388
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000389 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000390
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000391 // Add the flag if we have it.
392 if (Flag.getNode())
393 RetOps.push_back(Flag);
394
Craig Topper48d114b2014-04-26 18:35:24 +0000395 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000396}
397
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000398bool HexagonTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
399 // If either no tail call or told not to tail call at all, don't.
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000400 auto Attr =
401 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
402 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000403 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000404
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000405 return true;
406}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000407
408/// LowerCallResult - Lower the result values of an ISD::CALL into the
409/// appropriate copies out of appropriate physical registers. This assumes that
410/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
411/// being lowered. Returns a SDNode with the same number of values as the
412/// ISD::CALL.
413SDValue
414HexagonTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
415 CallingConv::ID CallConv, bool isVarArg,
416 const
417 SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000418 SDLoc dl, SelectionDAG &DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000419 SmallVectorImpl<SDValue> &InVals,
420 const SmallVectorImpl<SDValue> &OutVals,
421 SDValue Callee) const {
422
423 // Assign locations to each value returned by this call.
424 SmallVector<CCValAssign, 16> RVLocs;
425
Eric Christopherb5217502014-08-06 18:45:26 +0000426 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
427 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000428
429 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
430
431 // Copy all of the result registers out of their specified physreg.
432 for (unsigned i = 0; i != RVLocs.size(); ++i) {
433 Chain = DAG.getCopyFromReg(Chain, dl,
434 RVLocs[i].getLocReg(),
435 RVLocs[i].getValVT(), InFlag).getValue(1);
436 InFlag = Chain.getValue(2);
437 InVals.push_back(Chain.getValue(0));
438 }
439
440 return Chain;
441}
442
443/// LowerCall - Functions arguments are copied from virtual regs to
444/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
445SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000446HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000447 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000448 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000449 SDLoc &dl = CLI.DL;
450 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
451 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
452 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000453 SDValue Chain = CLI.Chain;
454 SDValue Callee = CLI.Callee;
455 bool &isTailCall = CLI.IsTailCall;
456 CallingConv::ID CallConv = CLI.CallConv;
457 bool isVarArg = CLI.IsVarArg;
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000458 bool doesNotReturn = CLI.DoesNotReturn;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459
460 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000461 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +0000462 auto PtrVT = getPointerTy(MF.getDataLayout());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000463
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000464 // Check for varargs.
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000465 int NumNamedVarArgParams = -1;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000466 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Callee))
467 {
Craig Topper062a2ba2014-04-25 05:30:21 +0000468 const Function* CalleeFn = nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000469 Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, MVT::i32);
470 if ((CalleeFn = dyn_cast<Function>(GA->getGlobal())))
471 {
472 // If a function has zero args and is a vararg function, that's
473 // disallowed so it must be an undeclared function. Do not assume
474 // varargs if the callee is undefined.
475 if (CalleeFn->isVarArg() &&
476 CalleeFn->getFunctionType()->getNumParams() != 0) {
477 NumNamedVarArgParams = CalleeFn->getFunctionType()->getNumParams();
478 }
479 }
480 }
481
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000482 // Analyze operands of the call, assigning locations to each operand.
483 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000484 HexagonCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
485 *DAG.getContext(), NumNamedVarArgParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000486
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000487 if (isVarArg)
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000488 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_VarArg);
489 else
490 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
491
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000492 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
493 if (Attr.getValueAsString() == "true")
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000494 isTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000495
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000496 if (isTailCall) {
497 bool StructAttrFlag = MF.getFunction()->hasStructRetAttr();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000498 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
499 isVarArg, IsStructRet,
500 StructAttrFlag,
501 Outs, OutVals, Ins, DAG);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000502 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000503 CCValAssign &VA = ArgLocs[i];
504 if (VA.isMemLoc()) {
505 isTailCall = false;
506 break;
507 }
508 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000509 DEBUG(dbgs() << (isTailCall ? "Eligible for Tail Call\n"
510 : "Argument must be passed on stack. "
511 "Not eligible for Tail Call\n"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000512 }
513 // Get a count of how many bytes are to be pushed on the stack.
514 unsigned NumBytes = CCInfo.getNextStackOffset();
515 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
516 SmallVector<SDValue, 8> MemOpChains;
517
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000518 auto &HRI = *Subtarget.getRegisterInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000519 SDValue StackPtr =
520 DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000521
522 // Walk the register/memloc assignments, inserting copies/loads.
523 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
524 CCValAssign &VA = ArgLocs[i];
525 SDValue Arg = OutVals[i];
526 ISD::ArgFlagsTy Flags = Outs[i].Flags;
527
528 // Promote the value if needed.
529 switch (VA.getLocInfo()) {
530 default:
531 // Loc info must be one of Full, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000532 llvm_unreachable("Unknown loc info!");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000533 case CCValAssign::BCvt:
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000534 case CCValAssign::Full:
535 break;
536 case CCValAssign::SExt:
537 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
538 break;
539 case CCValAssign::ZExt:
540 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
541 break;
542 case CCValAssign::AExt:
543 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
544 break;
545 }
546
547 if (VA.isMemLoc()) {
548 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000549 SDValue MemAddr = DAG.getConstant(LocMemOffset, dl,
550 StackPtr.getValueType());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000551 MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000552 if (Flags.isByVal()) {
553 // The argument is a struct passed by value. According to LLVM, "Arg"
554 // is is pointer.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000555 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000556 Flags, DAG, dl));
557 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000558 MachinePointerInfo LocPI = MachinePointerInfo::getStack(
559 DAG.getMachineFunction(), LocMemOffset);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000560 SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI, false,
561 false, 0);
562 MemOpChains.push_back(S);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000563 }
564 continue;
565 }
566
567 // Arguments that can be passed on register must be kept at RegsToPass
568 // vector.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000569 if (VA.isRegLoc())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000570 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000571 }
572
573 // Transform all store nodes into one single node because all store
574 // nodes are independent of each other.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000575 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000576 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000577
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000578 if (!isTailCall) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000579 SDValue C = DAG.getConstant(NumBytes, dl, PtrVT, true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000580 Chain = DAG.getCALLSEQ_START(Chain, C, dl);
581 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000582
583 // Build a sequence of copy-to-reg nodes chained together with token
584 // chain and flag operands which copy the outgoing args into registers.
Benjamin Kramerbde91762012-06-02 10:20:22 +0000585 // The InFlag in necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000586 // stuck together.
587 SDValue InFlag;
588 if (!isTailCall) {
589 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
590 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
591 RegsToPass[i].second, InFlag);
592 InFlag = Chain.getValue(1);
593 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000594 } else {
595 // For tail calls lower the arguments to the 'real' stack slot.
596 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000597 // Force all the incoming stack arguments to be loaded from the stack
598 // before any new outgoing arguments are stored to the stack, because the
599 // outgoing stack slots may alias the incoming argument stack slots, and
600 // the alias isn't otherwise explicit. This is slightly more conservative
601 // than necessary, because it means that each store effectively depends
602 // on every argument instead of just those arguments it would clobber.
603 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000604 // Do not flag preceding copytoreg stuff together with the following stuff.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000605 InFlag = SDValue();
606 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
607 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
608 RegsToPass[i].second, InFlag);
609 InFlag = Chain.getValue(1);
610 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000611 InFlag = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000612 }
613
614 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
615 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
616 // node so that legalize doesn't hack it.
617 if (flag_aligned_memcpy) {
618 const char *MemcpyName =
619 "__hexagon_memcpy_likely_aligned_min32bytes_mult8bytes";
Mehdi Amini44ede332015-07-09 02:09:04 +0000620 Callee = DAG.getTargetExternalSymbol(MemcpyName, PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000621 flag_aligned_memcpy = false;
622 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000623 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000624 } else if (ExternalSymbolSDNode *S =
625 dyn_cast<ExternalSymbolSDNode>(Callee)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000626 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000627 }
628
629 // Returns a chain & a flag for retval copy to use.
630 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
631 SmallVector<SDValue, 8> Ops;
632 Ops.push_back(Chain);
633 Ops.push_back(Callee);
634
635 // Add argument registers to the end of the list so that they are
636 // known live into the call.
637 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
638 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
639 RegsToPass[i].second.getValueType()));
640 }
641
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000642 if (InFlag.getNode())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000643 Ops.push_back(InFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000644
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000645 if (isTailCall) {
646 MF.getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +0000647 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000648 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000649
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000650 int OpCode = doesNotReturn ? HexagonISD::CALLv3nr : HexagonISD::CALLv3;
651 Chain = DAG.getNode(OpCode, dl, NodeTys, Ops);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000652 InFlag = Chain.getValue(1);
653
654 // Create the CALLSEQ_END node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000655 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
656 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000657 InFlag = Chain.getValue(1);
658
659 // Handle result values, copying them out of physregs into vregs that we
660 // return.
661 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
662 InVals, OutVals, Callee);
663}
664
665static bool getIndexedAddressParts(SDNode *Ptr, EVT VT,
666 bool isSEXTLoad, SDValue &Base,
667 SDValue &Offset, bool &isInc,
668 SelectionDAG &DAG) {
669 if (Ptr->getOpcode() != ISD::ADD)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000670 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000671
672 if (VT == MVT::i64 || VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
673 isInc = (Ptr->getOpcode() == ISD::ADD);
674 Base = Ptr->getOperand(0);
675 Offset = Ptr->getOperand(1);
676 // Ensure that Offset is a constant.
677 return (isa<ConstantSDNode>(Offset));
678 }
679
680 return false;
681}
682
683// TODO: Put this function along with the other isS* functions in
684// HexagonISelDAGToDAG.cpp into a common file. Or better still, use the
Rafael Espindolab90c5f12012-11-21 16:56:33 +0000685// functions defined in HexagonOperands.td.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000686static bool Is_PostInc_S4_Offset(SDNode * S, int ShiftAmount) {
687 ConstantSDNode *N = cast<ConstantSDNode>(S);
688
689 // immS4 predicate - True if the immediate fits in a 4-bit sign extended.
690 // field.
691 int64_t v = (int64_t)N->getSExtValue();
692 int64_t m = 0;
693 if (ShiftAmount > 0) {
694 m = v % ShiftAmount;
695 v = v >> ShiftAmount;
696 }
697 return (v <= 7) && (v >= -8) && (m == 0);
698}
699
700/// getPostIndexedAddressParts - returns true by value, base pointer and
701/// offset pointer and addressing mode by reference if this node can be
702/// combined with a load / store to form a post-indexed load / store.
703bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
704 SDValue &Base,
705 SDValue &Offset,
706 ISD::MemIndexedMode &AM,
707 SelectionDAG &DAG) const
708{
709 EVT VT;
710 SDValue Ptr;
711 bool isSEXTLoad = false;
712
713 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
714 VT = LD->getMemoryVT();
715 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
716 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
717 VT = ST->getMemoryVT();
718 if (ST->getValue().getValueType() == MVT::i64 && ST->isTruncatingStore()) {
719 return false;
720 }
721 } else {
722 return false;
723 }
724
Chad Rosier64dc8aa2012-01-06 20:11:59 +0000725 bool isInc = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000726 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
727 isInc, DAG);
728 // ShiftAmount = number of left-shifted bits in the Hexagon instruction.
729 int ShiftAmount = VT.getSizeInBits() / 16;
730 if (isLegal && Is_PostInc_S4_Offset(Offset.getNode(), ShiftAmount)) {
731 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
732 return true;
733 }
734
735 return false;
736}
737
738SDValue HexagonTargetLowering::LowerINLINEASM(SDValue Op,
739 SelectionDAG &DAG) const {
740 SDNode *Node = Op.getNode();
741 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000742 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000743 switch (Node->getOpcode()) {
744 case ISD::INLINEASM: {
745 unsigned NumOps = Node->getNumOperands();
746 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
747 --NumOps; // Ignore the flag operand.
748
749 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000750 if (FuncInfo.hasClobberLR())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000751 break;
752 unsigned Flags =
753 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
754 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
755 ++i; // Skip the ID value.
756
757 switch (InlineAsm::getKind(Flags)) {
758 default: llvm_unreachable("Bad flags!");
759 case InlineAsm::Kind_RegDef:
760 case InlineAsm::Kind_RegUse:
761 case InlineAsm::Kind_Imm:
762 case InlineAsm::Kind_Clobber:
763 case InlineAsm::Kind_Mem: {
764 for (; NumVals; --NumVals, ++i) {}
765 break;
766 }
767 case InlineAsm::Kind_RegDefEarlyClobber: {
768 for (; NumVals; --NumVals, ++i) {
769 unsigned Reg =
770 cast<RegisterSDNode>(Node->getOperand(i))->getReg();
771
772 // Check it to be lr
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000773 const HexagonRegisterInfo *QRI = Subtarget.getRegisterInfo();
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000774 if (Reg == QRI->getRARegister()) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000775 FuncInfo.setHasClobberLR(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000776 break;
777 }
778 }
779 break;
780 }
781 }
782 }
783 }
784 } // Node->getOpcode
785 return Op;
786}
787
788
789//
790// Taken from the XCore backend.
791//
792SDValue HexagonTargetLowering::
793LowerBR_JT(SDValue Op, SelectionDAG &DAG) const
794{
795 SDValue Chain = Op.getOperand(0);
796 SDValue Table = Op.getOperand(1);
797 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000798 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000799 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
800 unsigned JTI = JT->getIndex();
801 MachineFunction &MF = DAG.getMachineFunction();
802 const MachineJumpTableInfo *MJTI = MF.getJumpTableInfo();
803 SDValue TargetJT = DAG.getTargetJumpTable(JT->getIndex(), MVT::i32);
804
805 // Mark all jump table targets as address taken.
806 const std::vector<MachineJumpTableEntry> &JTE = MJTI->getJumpTables();
807 const std::vector<MachineBasicBlock*> &JTBBs = JTE[JTI].MBBs;
808 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
809 MachineBasicBlock *MBB = JTBBs[i];
810 MBB->setHasAddressTaken();
811 // This line is needed to set the hasAddressTaken flag on the BasicBlock
812 // object.
813 BlockAddress::get(const_cast<BasicBlock *>(MBB->getBasicBlock()));
814 }
815
Mehdi Amini44ede332015-07-09 02:09:04 +0000816 SDValue JumpTableBase = DAG.getNode(
817 HexagonISD::JT, dl, getPointerTy(DAG.getDataLayout()), TargetJT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000818 SDValue ShiftIndex = DAG.getNode(ISD::SHL, dl, MVT::i32, Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000819 DAG.getConstant(2, dl, MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000820 SDValue JTAddress = DAG.getNode(ISD::ADD, dl, MVT::i32, JumpTableBase,
821 ShiftIndex);
822 SDValue LoadTarget = DAG.getLoad(MVT::i32, dl, Chain, JTAddress,
823 MachinePointerInfo(), false, false, false,
824 0);
825 return DAG.getNode(HexagonISD::BR_JT, dl, MVT::Other, Chain, LoadTarget);
826}
827
828
829SDValue
830HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
831 SelectionDAG &DAG) const {
832 SDValue Chain = Op.getOperand(0);
833 SDValue Size = Op.getOperand(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000834 SDValue Align = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000835 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000836
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000837 ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align);
838 assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000839
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000840 unsigned A = AlignConst->getSExtValue();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000841 auto &HFI = *Subtarget.getFrameLowering();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000842 // "Zero" means natural stack alignment.
843 if (A == 0)
844 A = HFI.getStackAlignment();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000845
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000846 DEBUG({
Krzysztof Parzyszek9ee04e42015-04-22 17:19:44 +0000847 dbgs () << LLVM_FUNCTION_NAME << " Align: " << A << " Size: ";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000848 Size.getNode()->dump(&DAG);
849 dbgs() << "\n";
850 });
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000851
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000852 SDValue AC = DAG.getConstant(A, dl, MVT::i32);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000853 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000854 SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC);
855 if (Op.getNode()->getHasDebugValue())
856 DAG.TransferDbgValues(Op, AA);
857 return AA;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000858}
859
860SDValue
861HexagonTargetLowering::LowerFormalArguments(SDValue Chain,
862 CallingConv::ID CallConv,
863 bool isVarArg,
864 const
865 SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000866 SDLoc dl, SelectionDAG &DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000867 SmallVectorImpl<SDValue> &InVals)
868const {
869
870 MachineFunction &MF = DAG.getMachineFunction();
871 MachineFrameInfo *MFI = MF.getFrameInfo();
872 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000873 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000874
875 // Assign locations to all of the incoming arguments.
876 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000877 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
878 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000879
880 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
881
882 // For LLVM, in the case when returning a struct by value (>8byte),
883 // the first argument is a pointer that points to the location on caller's
884 // stack where the return value will be stored. For Hexagon, the location on
885 // caller's stack is passed only when the struct size is smaller than (and
886 // equal to) 8 bytes. If not, no address will be passed into callee and
887 // callee return the result direclty through R0/R1.
888
889 SmallVector<SDValue, 4> MemOps;
890
891 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
892 CCValAssign &VA = ArgLocs[i];
893 ISD::ArgFlagsTy Flags = Ins[i].Flags;
894 unsigned ObjSize;
895 unsigned StackLocation;
896 int FI;
897
898 if ( (VA.isRegLoc() && !Flags.isByVal())
899 || (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() > 8)) {
900 // Arguments passed in registers
901 // 1. int, long long, ptr args that get allocated in register.
902 // 2. Large struct that gets an register to put its address in.
903 EVT RegVT = VA.getLocVT();
Sirish Pande69295b82012-05-10 20:20:25 +0000904 if (RegVT == MVT::i8 || RegVT == MVT::i16 ||
905 RegVT == MVT::i32 || RegVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000906 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +0000907 RegInfo.createVirtualRegister(&Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000908 RegInfo.addLiveIn(VA.getLocReg(), VReg);
909 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Colin LeMahieu4379d102015-01-28 22:08:16 +0000910 } else if (RegVT == MVT::i64 || RegVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000911 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +0000912 RegInfo.createVirtualRegister(&Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000913 RegInfo.addLiveIn(VA.getLocReg(), VReg);
914 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
915 } else {
916 assert (0);
917 }
918 } else if (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() <= 8) {
919 assert (0 && "ByValSize must be bigger than 8 bytes");
920 } else {
921 // Sanity check.
922 assert(VA.isMemLoc());
923
924 if (Flags.isByVal()) {
925 // If it's a byval parameter, then we need to compute the
926 // "real" size, not the size of the pointer.
927 ObjSize = Flags.getByValSize();
928 } else {
929 ObjSize = VA.getLocVT().getStoreSizeInBits() >> 3;
930 }
931
932 StackLocation = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
933 // Create the frame index object for this incoming parameter...
934 FI = MFI->CreateFixedObject(ObjSize, StackLocation, true);
935
936 // Create the SelectionDAG nodes cordl, responding to a load
937 // from this parameter.
938 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
939
940 if (Flags.isByVal()) {
941 // If it's a pass-by-value aggregate, then do not dereference the stack
942 // location. Instead, we should generate a reference to the stack
943 // location.
944 InVals.push_back(FIN);
945 } else {
946 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
947 MachinePointerInfo(), false, false,
948 false, 0));
949 }
950 }
951 }
952
953 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000954 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000955
956 if (isVarArg) {
957 // This will point to the next argument passed via stack.
958 int FrameIndex = MFI->CreateFixedObject(Hexagon_PointerSize,
959 HEXAGON_LRFP_SIZE +
960 CCInfo.getNextStackOffset(),
961 true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000962 FuncInfo.setVarArgsFrameIndex(FrameIndex);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000963 }
964
965 return Chain;
966}
967
968SDValue
969HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
970 // VASTART stores the address of the VarArgsFrameIndex slot into the
971 // memory location argument.
972 MachineFunction &MF = DAG.getMachineFunction();
973 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
974 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
975 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000976 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000977 Op.getOperand(1), MachinePointerInfo(SV), false,
978 false, 0);
979}
980
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000981// Creates a SPLAT instruction for a constant value VAL.
982static SDValue createSplat(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue Val) {
983 if (VT.getSimpleVT() == MVT::v4i8)
984 return DAG.getNode(HexagonISD::VSPLATB, dl, VT, Val);
985
986 if (VT.getSimpleVT() == MVT::v4i16)
987 return DAG.getNode(HexagonISD::VSPLATH, dl, VT, Val);
988
989 return SDValue();
990}
991
992static bool isSExtFree(SDValue N) {
993 // A sign-extend of a truncate of a sign-extend is free.
994 if (N.getOpcode() == ISD::TRUNCATE &&
995 N.getOperand(0).getOpcode() == ISD::AssertSext)
996 return true;
997 // We have sign-extended loads.
998 if (N.getOpcode() == ISD::LOAD)
999 return true;
1000 return false;
1001}
1002
1003SDValue HexagonTargetLowering::LowerCTPOP(SDValue Op, SelectionDAG &DAG) const {
1004 SDLoc dl(Op);
1005 SDValue InpVal = Op.getOperand(0);
1006 if (isa<ConstantSDNode>(InpVal)) {
1007 uint64_t V = cast<ConstantSDNode>(InpVal)->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001008 return DAG.getTargetConstant(countPopulation(V), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001009 }
1010 SDValue PopOut = DAG.getNode(HexagonISD::POPCOUNT, dl, MVT::i32, InpVal);
1011 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, PopOut);
1012}
1013
1014SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1015 SDLoc dl(Op);
1016
1017 SDValue LHS = Op.getOperand(0);
1018 SDValue RHS = Op.getOperand(1);
1019 SDValue Cmp = Op.getOperand(2);
1020 ISD::CondCode CC = cast<CondCodeSDNode>(Cmp)->get();
1021
1022 EVT VT = Op.getValueType();
1023 EVT LHSVT = LHS.getValueType();
1024 EVT RHSVT = RHS.getValueType();
1025
1026 if (LHSVT == MVT::v2i16) {
1027 assert(ISD::isSignedIntSetCC(CC) || ISD::isUnsignedIntSetCC(CC));
1028 unsigned ExtOpc = ISD::isSignedIntSetCC(CC) ? ISD::SIGN_EXTEND
1029 : ISD::ZERO_EXTEND;
1030 SDValue LX = DAG.getNode(ExtOpc, dl, MVT::v2i32, LHS);
1031 SDValue RX = DAG.getNode(ExtOpc, dl, MVT::v2i32, RHS);
1032 SDValue SC = DAG.getNode(ISD::SETCC, dl, MVT::v2i1, LX, RX, Cmp);
1033 return SC;
1034 }
1035
1036 // Treat all other vector types as legal.
1037 if (VT.isVector())
1038 return Op;
1039
1040 // Equals and not equals should use sign-extend, not zero-extend, since
1041 // we can represent small negative values in the compare instructions.
1042 // The LLVM default is to use zero-extend arbitrarily in these cases.
1043 if ((CC == ISD::SETEQ || CC == ISD::SETNE) &&
1044 (RHSVT == MVT::i8 || RHSVT == MVT::i16) &&
1045 (LHSVT == MVT::i8 || LHSVT == MVT::i16)) {
1046 ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS);
1047 if (C && C->getAPIntValue().isNegative()) {
1048 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1049 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1050 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1051 LHS, RHS, Op.getOperand(2));
1052 }
1053 if (isSExtFree(LHS) || isSExtFree(RHS)) {
1054 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1055 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1056 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1057 LHS, RHS, Op.getOperand(2));
1058 }
1059 }
1060 return SDValue();
1061}
1062
1063SDValue HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG)
1064 const {
1065 SDValue PredOp = Op.getOperand(0);
1066 SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2);
1067 EVT OpVT = Op1.getValueType();
1068 SDLoc DL(Op);
1069
1070 if (OpVT == MVT::v2i16) {
1071 SDValue X1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op1);
1072 SDValue X2 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op2);
1073 SDValue SL = DAG.getNode(ISD::VSELECT, DL, MVT::v2i32, PredOp, X1, X2);
1074 SDValue TR = DAG.getNode(ISD::TRUNCATE, DL, MVT::v2i16, SL);
1075 return TR;
1076 }
1077
1078 return SDValue();
1079}
1080
1081// Handle only specific vector loads.
1082SDValue HexagonTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1083 EVT VT = Op.getValueType();
1084 SDLoc DL(Op);
1085 LoadSDNode *LoadNode = cast<LoadSDNode>(Op);
1086 SDValue Chain = LoadNode->getChain();
1087 SDValue Ptr = Op.getOperand(1);
1088 SDValue LoweredLoad;
1089 SDValue Result;
1090 SDValue Base = LoadNode->getBasePtr();
1091 ISD::LoadExtType Ext = LoadNode->getExtensionType();
1092 unsigned Alignment = LoadNode->getAlignment();
1093 SDValue LoadChain;
1094
1095 if(Ext == ISD::NON_EXTLOAD)
1096 Ext = ISD::ZEXTLOAD;
1097
1098 if (VT == MVT::v4i16) {
1099 if (Alignment == 2) {
1100 SDValue Loads[4];
1101 // Base load.
1102 Loads[0] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Base,
1103 LoadNode->getPointerInfo(), MVT::i16,
1104 LoadNode->isVolatile(),
1105 LoadNode->isNonTemporal(),
1106 LoadNode->isInvariant(),
1107 Alignment);
1108 // Base+2 load.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001109 SDValue Increment = DAG.getConstant(2, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001110 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1111 Loads[1] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1112 LoadNode->getPointerInfo(), MVT::i16,
1113 LoadNode->isVolatile(),
1114 LoadNode->isNonTemporal(),
1115 LoadNode->isInvariant(),
1116 Alignment);
1117 // SHL 16, then OR base and base+2.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001118 SDValue ShiftAmount = DAG.getConstant(16, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001119 SDValue Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[1], ShiftAmount);
1120 SDValue Tmp2 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[0]);
1121 // Base + 4.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001122 Increment = DAG.getConstant(4, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001123 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1124 Loads[2] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1125 LoadNode->getPointerInfo(), MVT::i16,
1126 LoadNode->isVolatile(),
1127 LoadNode->isNonTemporal(),
1128 LoadNode->isInvariant(),
1129 Alignment);
1130 // Base + 6.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001131 Increment = DAG.getConstant(6, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001132 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1133 Loads[3] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1134 LoadNode->getPointerInfo(), MVT::i16,
1135 LoadNode->isVolatile(),
1136 LoadNode->isNonTemporal(),
1137 LoadNode->isInvariant(),
1138 Alignment);
1139 // SHL 16, then OR base+4 and base+6.
1140 Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[3], ShiftAmount);
1141 SDValue Tmp4 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[2]);
1142 // Combine to i64. This could be optimised out later if we can
1143 // affect reg allocation of this code.
1144 Result = DAG.getNode(HexagonISD::COMBINE, DL, MVT::i64, Tmp4, Tmp2);
1145 LoadChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1146 Loads[0].getValue(1), Loads[1].getValue(1),
1147 Loads[2].getValue(1), Loads[3].getValue(1));
1148 } else {
1149 // Perform default type expansion.
1150 Result = DAG.getLoad(MVT::i64, DL, Chain, Ptr, LoadNode->getPointerInfo(),
1151 LoadNode->isVolatile(), LoadNode->isNonTemporal(),
1152 LoadNode->isInvariant(), LoadNode->getAlignment());
1153 LoadChain = Result.getValue(1);
1154 }
1155 } else
1156 llvm_unreachable("Custom lowering unsupported load");
1157
1158 Result = DAG.getNode(ISD::BITCAST, DL, VT, Result);
1159 // Since we pretend to lower a load, we need the original chain
1160 // info attached to the result.
1161 SDValue Ops[] = { Result, LoadChain };
1162
1163 return DAG.getMergeValues(Ops, DL);
1164}
1165
1166
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001167SDValue
Sirish Pande69295b82012-05-10 20:20:25 +00001168HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
1169 EVT ValTy = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001170 SDLoc dl(Op);
Sirish Pande69295b82012-05-10 20:20:25 +00001171 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
1172 SDValue Res;
1173 if (CP->isMachineConstantPoolEntry())
1174 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), ValTy,
1175 CP->getAlignment());
1176 else
1177 Res = DAG.getTargetConstantPool(CP->getConstVal(), ValTy,
1178 CP->getAlignment());
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001179 return DAG.getNode(HexagonISD::CP, dl, ValTy, Res);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001180}
1181
1182SDValue
1183HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001184 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001185 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001186 MachineFrameInfo &MFI = *MF.getFrameInfo();
1187 MFI.setReturnAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001188
Bill Wendling908bf812014-01-06 00:43:20 +00001189 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001190 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001191
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001192 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001193 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001194 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1195 if (Depth) {
1196 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001197 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001198 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
1199 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
1200 MachinePointerInfo(), false, false, false, 0);
1201 }
1202
1203 // Return LR, which contains the return address. Mark it an implicit live-in.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001204 unsigned Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001205 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
1206}
1207
1208SDValue
1209HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001210 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
1211 MachineFrameInfo &MFI = *DAG.getMachineFunction().getFrameInfo();
1212 MFI.setFrameAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001213
1214 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001215 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001216 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1217 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001218 HRI.getFrameRegister(), VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001219 while (Depth--)
1220 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
1221 MachinePointerInfo(),
1222 false, false, false, 0);
1223 return FrameAddr;
1224}
1225
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001226SDValue HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1227 SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001228 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001229 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1230}
1231
1232
1233SDValue HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op,
1234 SelectionDAG &DAG) const {
1235 SDValue Result;
1236 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1237 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001238 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001239 auto PtrVT = getPointerTy(DAG.getDataLayout());
1240 Result = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001241
Eric Christopher36fe0282015-02-03 07:22:52 +00001242 const HexagonTargetObjectFile *TLOF =
1243 static_cast<const HexagonTargetObjectFile *>(
1244 getTargetMachine().getObjFileLowering());
1245 if (TLOF->IsGlobalInSmallSection(GV, getTargetMachine())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001246 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, Result);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001247 }
1248
Mehdi Amini44ede332015-07-09 02:09:04 +00001249 return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, Result);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001250}
1251
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001252// Specifies that for loads and stores VT can be promoted to PromotedLdStVT.
1253void HexagonTargetLowering::promoteLdStType(EVT VT, EVT PromotedLdStVT) {
1254 if (VT != PromotedLdStVT) {
1255 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
1256 AddPromotedToType(ISD::LOAD, VT.getSimpleVT(),
1257 PromotedLdStVT.getSimpleVT());
1258
1259 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
1260 AddPromotedToType(ISD::STORE, VT.getSimpleVT(),
1261 PromotedLdStVT.getSimpleVT());
1262 }
1263}
1264
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001265SDValue
1266HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1267 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1268 SDValue BA_SD = DAG.getTargetBlockAddress(BA, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001269 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001270 return DAG.getNode(HexagonISD::CONST32_GP, dl,
1271 getPointerTy(DAG.getDataLayout()), BA_SD);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001272}
1273
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001274//===----------------------------------------------------------------------===//
1275// TargetLowering Implementation
1276//===----------------------------------------------------------------------===//
1277
Eric Christopherd737b762015-02-02 22:11:36 +00001278HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM,
1279 const HexagonSubtarget &STI)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001280 : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)),
1281 Subtarget(STI) {
1282 bool IsV4 = !Subtarget.hasV5TOps();
1283 auto &HRI = *Subtarget.getRegisterInfo();
Sirish Pande69295b82012-05-10 20:20:25 +00001284
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001285 setPrefLoopAlignment(4);
1286 setPrefFunctionAlignment(4);
1287 setMinFunctionAlignment(2);
1288 setInsertFencesForAtomic(false);
1289 setExceptionPointerRegister(Hexagon::R0);
1290 setExceptionSelectorRegister(Hexagon::R1);
1291 setStackPointerRegisterToSaveRestore(HRI.getStackRegister());
1292
1293 if (EnableHexSDNodeSched)
1294 setSchedulingPreference(Sched::VLIW);
1295 else
1296 setSchedulingPreference(Sched::Source);
1297
1298 // Limits for inline expansion of memcpy/memmove
1299 MaxStoresPerMemcpy = MaxStoresPerMemcpyCL;
1300 MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL;
1301 MaxStoresPerMemmove = MaxStoresPerMemmoveCL;
1302 MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL;
1303 MaxStoresPerMemset = MaxStoresPerMemsetCL;
1304 MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL;
1305
1306 //
1307 // Set up register classes.
1308 //
1309
1310 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
1311 addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa
1312 addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa
1313 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba
1314 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
1315 addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001316 addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001317 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
1318 addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass);
1319 addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass);
1320 addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001321
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001322 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001323 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1324 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
1325 }
Sirish Pande69295b82012-05-10 20:20:25 +00001326
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001327 //
1328 // Handling of scalar operations.
1329 //
1330 // All operations default to "legal", except:
1331 // - indexed loads and stores (pre-/post-incremented),
1332 // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS,
1333 // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN,
1334 // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP,
1335 // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG,
1336 // which default to "expand" for at least one type.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001337
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001338 // Misc operations.
1339 setOperationAction(ISD::ConstantFP, MVT::f32, Legal); // Default: expand
1340 setOperationAction(ISD::ConstantFP, MVT::f64, Legal); // Default: expand
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001341
1342 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001343 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001344 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
1345 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
1346 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
1347 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001348
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001349 // Custom legalize GlobalAddress nodes into CONST32.
1350 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001351 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1352 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001353
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001354 // Hexagon needs to optimize cases with negative constants.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001355 setOperationAction(ISD::SETCC, MVT::i8, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001356 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001357
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001358 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1359 setOperationAction(ISD::VASTART, MVT::Other, Custom);
1360 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1361 setOperationAction(ISD::VAARG, MVT::Other, Expand);
1362
1363 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1364 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
1365 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1366
1367 if (EmitJumpTables)
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001368 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001369 else
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001370 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001371 // Increase jump tables cutover to 5, was 4.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001372 setMinimumJumpTableEntries(MinimumJumpTables);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001373
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001374 // Hexagon has instructions for add/sub with carry. The problem with
1375 // modeling these instructions is that they produce 2 results: Rdd and Px.
1376 // To model the update of Px, we will have to use Defs[p0..p3] which will
1377 // cause any predicate live range to spill. So, we pretend we dont't have
1378 // these instructions.
1379 setOperationAction(ISD::ADDE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001380 setOperationAction(ISD::ADDE, MVT::i16, Expand);
1381 setOperationAction(ISD::ADDE, MVT::i32, Expand);
1382 setOperationAction(ISD::ADDE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001383 setOperationAction(ISD::SUBE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001384 setOperationAction(ISD::SUBE, MVT::i16, Expand);
1385 setOperationAction(ISD::SUBE, MVT::i32, Expand);
1386 setOperationAction(ISD::SUBE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001387 setOperationAction(ISD::ADDC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001388 setOperationAction(ISD::ADDC, MVT::i16, Expand);
1389 setOperationAction(ISD::ADDC, MVT::i32, Expand);
1390 setOperationAction(ISD::ADDC, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001391 setOperationAction(ISD::SUBC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001392 setOperationAction(ISD::SUBC, MVT::i16, Expand);
1393 setOperationAction(ISD::SUBC, MVT::i32, Expand);
1394 setOperationAction(ISD::SUBC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001395
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001396 // Only add and sub that detect overflow are the saturating ones.
1397 for (MVT VT : MVT::integer_valuetypes()) {
1398 setOperationAction(ISD::UADDO, VT, Expand);
1399 setOperationAction(ISD::SADDO, VT, Expand);
1400 setOperationAction(ISD::USUBO, VT, Expand);
1401 setOperationAction(ISD::SSUBO, VT, Expand);
1402 }
1403
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001404 setOperationAction(ISD::CTLZ, MVT::i8, Promote);
1405 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
1406 setOperationAction(ISD::CTTZ, MVT::i8, Promote);
1407 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
1408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Promote);
1409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Promote);
1410 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Promote);
1411 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Promote);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001412
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001413 // In V5, popcount can count # of 1s in i64 but returns i32.
1414 // On V4 it will be expanded (set later).
1415 setOperationAction(ISD::CTPOP, MVT::i8, Promote);
1416 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
1417 setOperationAction(ISD::CTPOP, MVT::i32, Promote);
1418 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001419
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001420 // We custom lower i64 to i64 mul, so that it is not considered as a legal
1421 // operation. There is a pattern that will match i64 mul and transform it
1422 // to a series of instructions.
1423 setOperationAction(ISD::MUL, MVT::i64, Expand);
Colin LeMahieude68b662015-02-05 21:13:25 +00001424 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001425
Benjamin Kramer62460692015-04-25 14:46:53 +00001426 for (unsigned IntExpOp :
1427 {ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM,
1428 ISD::ROTL, ISD::ROTR, ISD::BSWAP, ISD::SHL_PARTS, ISD::SRA_PARTS,
1429 ISD::SRL_PARTS, ISD::SMUL_LOHI, ISD::UMUL_LOHI}) {
1430 setOperationAction(IntExpOp, MVT::i32, Expand);
1431 setOperationAction(IntExpOp, MVT::i64, Expand);
1432 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001433
Benjamin Kramer62460692015-04-25 14:46:53 +00001434 for (unsigned FPExpOp :
1435 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS,
1436 ISD::FPOW, ISD::FCOPYSIGN}) {
1437 setOperationAction(FPExpOp, MVT::f32, Expand);
1438 setOperationAction(FPExpOp, MVT::f64, Expand);
1439 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001440
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001441 // No extending loads from i32.
1442 for (MVT VT : MVT::integer_valuetypes()) {
1443 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
1444 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
1445 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
1446 }
1447 // Turn FP truncstore into trunc + store.
1448 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
1449 // Turn FP extload into load/fextend.
1450 for (MVT VT : MVT::fp_valuetypes())
1451 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001452
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001453 // Expand BR_CC and SELECT_CC for all integer and fp types.
1454 for (MVT VT : MVT::integer_valuetypes()) {
1455 setOperationAction(ISD::BR_CC, VT, Expand);
1456 setOperationAction(ISD::SELECT_CC, VT, Expand);
1457 }
1458 for (MVT VT : MVT::fp_valuetypes()) {
1459 setOperationAction(ISD::BR_CC, VT, Expand);
1460 setOperationAction(ISD::SELECT_CC, VT, Expand);
1461 }
1462 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001463
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001464 //
1465 // Handling of vector operations.
1466 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001467
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001468 // Custom lower v4i16 load only. Let v4i16 store to be
1469 // promoted for now.
1470 promoteLdStType(MVT::v4i8, MVT::i32);
1471 promoteLdStType(MVT::v2i16, MVT::i32);
1472 promoteLdStType(MVT::v8i8, MVT::i64);
1473 promoteLdStType(MVT::v2i32, MVT::i64);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001474
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001475 setOperationAction(ISD::LOAD, MVT::v4i16, Custom);
1476 setOperationAction(ISD::STORE, MVT::v4i16, Promote);
1477 AddPromotedToType(ISD::LOAD, MVT::v4i16, MVT::i64);
1478 AddPromotedToType(ISD::STORE, MVT::v4i16, MVT::i64);
1479
1480 // Set the action for vector operations to "expand", then override it with
1481 // either "custom" or "legal" for specific cases.
Craig Topper26260942015-10-18 05:15:34 +00001482 static const unsigned VectExpOps[] = {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001483 // Integer arithmetic:
1484 ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV,
1485 ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::ADDC,
1486 ISD::SUBC, ISD::SADDO, ISD::UADDO, ISD::SSUBO, ISD::USUBO,
1487 ISD::SMUL_LOHI, ISD::UMUL_LOHI,
1488 // Logical/bit:
1489 ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR,
1490 ISD::CTPOP, ISD::CTLZ, ISD::CTTZ, ISD::CTLZ_ZERO_UNDEF,
1491 ISD::CTTZ_ZERO_UNDEF,
1492 // Floating point arithmetic/math functions:
1493 ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV,
1494 ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN,
1495 ISD::FCOS, ISD::FPOWI, ISD::FPOW, ISD::FLOG, ISD::FLOG2,
1496 ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC,
1497 ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR,
1498 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS,
1499 // Misc:
1500 ISD::SELECT, ISD::ConstantPool,
1501 // Vector:
1502 ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR,
1503 ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT,
1504 ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR,
1505 ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE
1506 };
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001507
1508 for (MVT VT : MVT::vector_valuetypes()) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001509 for (unsigned VectExpOp : VectExpOps)
1510 setOperationAction(VectExpOp, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001511
1512 // Expand all extended loads and truncating stores:
1513 for (MVT TargetVT : MVT::vector_valuetypes()) {
1514 setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand);
1515 setTruncStoreAction(VT, TargetVT, Expand);
1516 }
1517
1518 setOperationAction(ISD::SRA, VT, Custom);
1519 setOperationAction(ISD::SHL, VT, Custom);
1520 setOperationAction(ISD::SRL, VT, Custom);
1521 }
1522
1523 // Types natively supported:
Benjamin Kramer62460692015-04-25 14:46:53 +00001524 for (MVT NativeVT : {MVT::v2i1, MVT::v4i1, MVT::v8i1, MVT::v32i1, MVT::v64i1,
1525 MVT::v4i8, MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v1i32,
1526 MVT::v2i32, MVT::v1i64}) {
1527 setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom);
1528 setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom);
1529 setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom);
1530 setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom);
1531 setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom);
1532 setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001533
Benjamin Kramer62460692015-04-25 14:46:53 +00001534 setOperationAction(ISD::ADD, NativeVT, Legal);
1535 setOperationAction(ISD::SUB, NativeVT, Legal);
1536 setOperationAction(ISD::MUL, NativeVT, Legal);
1537 setOperationAction(ISD::AND, NativeVT, Legal);
1538 setOperationAction(ISD::OR, NativeVT, Legal);
1539 setOperationAction(ISD::XOR, NativeVT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001540 }
1541
1542 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
1543 setOperationAction(ISD::VSELECT, MVT::v2i16, Custom);
1544 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
1545 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
1546
1547 // Subtarget-specific operation actions.
1548 //
1549 if (Subtarget.hasV5TOps()) {
1550 setOperationAction(ISD::FMA, MVT::f64, Expand);
1551 setOperationAction(ISD::FADD, MVT::f64, Expand);
1552 setOperationAction(ISD::FSUB, MVT::f64, Expand);
1553 setOperationAction(ISD::FMUL, MVT::f64, Expand);
1554
1555 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
1556 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
1557 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
1558 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
1559 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
1560 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
1561 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
1562 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
1563 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
1564 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
1565 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
1566 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
1567
1568 } else { // V4
1569 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
1570 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Expand);
1571 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
1572 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
1573 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Expand);
1574 setOperationAction(ISD::FP_TO_SINT, MVT::f32, Expand);
1575 setOperationAction(ISD::FP_EXTEND, MVT::f32, Expand);
1576 setOperationAction(ISD::FP_ROUND, MVT::f64, Expand);
1577 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
1578
1579 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
1580 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
1581 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1582 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
1583
1584 // Expand these operations for both f32 and f64:
Benjamin Kramer62460692015-04-25 14:46:53 +00001585 for (unsigned FPExpOpV4 :
1586 {ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FABS, ISD::FNEG, ISD::FMA}) {
1587 setOperationAction(FPExpOpV4, MVT::f32, Expand);
1588 setOperationAction(FPExpOpV4, MVT::f64, Expand);
1589 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001590
Benjamin Kramer62460692015-04-25 14:46:53 +00001591 for (ISD::CondCode FPExpCCV4 :
1592 {ISD::SETOEQ, ISD::SETOGT, ISD::SETOLT, ISD::SETOGE, ISD::SETOLE,
1593 ISD::SETUO, ISD::SETO}) {
1594 setCondCodeAction(FPExpCCV4, MVT::f32, Expand);
1595 setCondCodeAction(FPExpCCV4, MVT::f64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001596 }
1597 }
1598
1599 // Handling of indexed loads/stores: default is "expand".
1600 //
Benjamin Kramer62460692015-04-25 14:46:53 +00001601 for (MVT LSXTy : {MVT::i8, MVT::i16, MVT::i32, MVT::i64}) {
1602 setIndexedLoadAction(ISD::POST_INC, LSXTy, Legal);
1603 setIndexedStoreAction(ISD::POST_INC, LSXTy, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001604 }
1605
1606 computeRegisterProperties(&HRI);
1607
1608 //
1609 // Library calls for unsupported operations
1610 //
1611 bool FastMath = EnableFastMath;
1612
Benjamin Kramera37c8092015-04-25 14:46:46 +00001613 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
1614 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
1615 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
1616 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
1617 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
1618 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
1619 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
1620 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001621
Benjamin Kramera37c8092015-04-25 14:46:46 +00001622 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
1623 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
1624 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
1625 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
1626 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
1627 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001628
1629 if (IsV4) {
1630 // Handle single-precision floating point operations on V4.
Benjamin Kramera37c8092015-04-25 14:46:46 +00001631 if (FastMath) {
1632 setLibcallName(RTLIB::ADD_F32, "__hexagon_fast_addsf3");
1633 setLibcallName(RTLIB::SUB_F32, "__hexagon_fast_subsf3");
1634 setLibcallName(RTLIB::MUL_F32, "__hexagon_fast_mulsf3");
1635 setLibcallName(RTLIB::OGT_F32, "__hexagon_fast_gtsf2");
1636 setLibcallName(RTLIB::OLT_F32, "__hexagon_fast_ltsf2");
1637 // Double-precision compares.
1638 setLibcallName(RTLIB::OGT_F64, "__hexagon_fast_gtdf2");
1639 setLibcallName(RTLIB::OLT_F64, "__hexagon_fast_ltdf2");
1640 } else {
1641 setLibcallName(RTLIB::ADD_F32, "__hexagon_addsf3");
1642 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
1643 setLibcallName(RTLIB::MUL_F32, "__hexagon_mulsf3");
1644 setLibcallName(RTLIB::OGT_F32, "__hexagon_gtsf2");
1645 setLibcallName(RTLIB::OLT_F32, "__hexagon_ltsf2");
1646 // Double-precision compares.
1647 setLibcallName(RTLIB::OGT_F64, "__hexagon_gtdf2");
1648 setLibcallName(RTLIB::OLT_F64, "__hexagon_ltdf2");
1649 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001650 }
1651
1652 // This is the only fast library function for sqrtd.
1653 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00001654 setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001655
Benjamin Kramera37c8092015-04-25 14:46:46 +00001656 // Prefix is: nothing for "slow-math",
1657 // "fast2_" for V4 fast-math and V5+ fast-math double-precision
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001658 // (actually, keep fast-math and fast-math2 separate for now)
Benjamin Kramera37c8092015-04-25 14:46:46 +00001659 if (FastMath) {
1660 setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3");
1661 setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3");
1662 setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3");
1663 setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3");
1664 // Calling __hexagon_fast2_divsf3 with fast-math on V5 (ok).
1665 setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3");
1666 } else {
1667 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
1668 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
1669 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
1670 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
1671 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
1672 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001673
1674 if (Subtarget.hasV5TOps()) {
1675 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00001676 setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001677 else
Benjamin Kramera37c8092015-04-25 14:46:46 +00001678 setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001679 } else {
1680 // V4
Benjamin Kramera37c8092015-04-25 14:46:46 +00001681 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__hexagon_floatsisf");
1682 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__hexagon_floatsidf");
1683 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__hexagon_floatdisf");
1684 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__hexagon_floatdidf");
1685 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__hexagon_floatunsisf");
1686 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__hexagon_floatunsidf");
1687 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__hexagon_floatundisf");
1688 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__hexagon_floatundidf");
1689 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__hexagon_fixunssfsi");
1690 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__hexagon_fixunssfdi");
1691 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__hexagon_fixunsdfsi");
1692 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__hexagon_fixunsdfdi");
1693 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__hexagon_fixsfsi");
1694 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__hexagon_fixsfdi");
1695 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__hexagon_fixdfsi");
1696 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__hexagon_fixdfdi");
1697 setLibcallName(RTLIB::FPEXT_F32_F64, "__hexagon_extendsfdf2");
1698 setLibcallName(RTLIB::FPROUND_F64_F32, "__hexagon_truncdfsf2");
1699 setLibcallName(RTLIB::OEQ_F32, "__hexagon_eqsf2");
1700 setLibcallName(RTLIB::OEQ_F64, "__hexagon_eqdf2");
1701 setLibcallName(RTLIB::OGE_F32, "__hexagon_gesf2");
1702 setLibcallName(RTLIB::OGE_F64, "__hexagon_gedf2");
1703 setLibcallName(RTLIB::OLE_F32, "__hexagon_lesf2");
1704 setLibcallName(RTLIB::OLE_F64, "__hexagon_ledf2");
1705 setLibcallName(RTLIB::UNE_F32, "__hexagon_nesf2");
1706 setLibcallName(RTLIB::UNE_F64, "__hexagon_nedf2");
1707 setLibcallName(RTLIB::UO_F32, "__hexagon_unordsf2");
1708 setLibcallName(RTLIB::UO_F64, "__hexagon_unorddf2");
1709 setLibcallName(RTLIB::O_F32, "__hexagon_unordsf2");
1710 setLibcallName(RTLIB::O_F64, "__hexagon_unorddf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001711 }
1712
1713 // These cause problems when the shift amount is non-constant.
1714 setLibcallName(RTLIB::SHL_I128, nullptr);
1715 setLibcallName(RTLIB::SRL_I128, nullptr);
1716 setLibcallName(RTLIB::SRA_I128, nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001717}
1718
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001719
1720const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001721 switch ((HexagonISD::NodeType)Opcode) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001722 case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA";
1723 case HexagonISD::ARGEXTEND: return "HexagonISD::ARGEXTEND";
1724 case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT";
1725 case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL";
1726 case HexagonISD::BARRIER: return "HexagonISD::BARRIER";
1727 case HexagonISD::BR_JT: return "HexagonISD::BR_JT";
1728 case HexagonISD::CALLR: return "HexagonISD::CALLR";
1729 case HexagonISD::CALLv3nr: return "HexagonISD::CALLv3nr";
1730 case HexagonISD::CALLv3: return "HexagonISD::CALLv3";
1731 case HexagonISD::COMBINE: return "HexagonISD::COMBINE";
1732 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
1733 case HexagonISD::CONST32: return "HexagonISD::CONST32";
1734 case HexagonISD::CP: return "HexagonISD::CP";
1735 case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH";
1736 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
1737 case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU";
1738 case HexagonISD::EXTRACTURP: return "HexagonISD::EXTRACTURP";
1739 case HexagonISD::FCONST32: return "HexagonISD::FCONST32";
1740 case HexagonISD::INSERT: return "HexagonISD::INSERT";
1741 case HexagonISD::INSERTRP: return "HexagonISD::INSERTRP";
1742 case HexagonISD::JT: return "HexagonISD::JT";
1743 case HexagonISD::PACKHL: return "HexagonISD::PACKHL";
1744 case HexagonISD::PIC_ADD: return "HexagonISD::PIC_ADD";
1745 case HexagonISD::POPCOUNT: return "HexagonISD::POPCOUNT";
1746 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
1747 case HexagonISD::SHUFFEB: return "HexagonISD::SHUFFEB";
1748 case HexagonISD::SHUFFEH: return "HexagonISD::SHUFFEH";
1749 case HexagonISD::SHUFFOB: return "HexagonISD::SHUFFOB";
1750 case HexagonISD::SHUFFOH: return "HexagonISD::SHUFFOH";
1751 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
1752 case HexagonISD::VCMPBEQ: return "HexagonISD::VCMPBEQ";
1753 case HexagonISD::VCMPBGT: return "HexagonISD::VCMPBGT";
1754 case HexagonISD::VCMPBGTU: return "HexagonISD::VCMPBGTU";
1755 case HexagonISD::VCMPHEQ: return "HexagonISD::VCMPHEQ";
1756 case HexagonISD::VCMPHGT: return "HexagonISD::VCMPHGT";
1757 case HexagonISD::VCMPHGTU: return "HexagonISD::VCMPHGTU";
1758 case HexagonISD::VCMPWEQ: return "HexagonISD::VCMPWEQ";
1759 case HexagonISD::VCMPWGT: return "HexagonISD::VCMPWGT";
1760 case HexagonISD::VCMPWGTU: return "HexagonISD::VCMPWGTU";
1761 case HexagonISD::VSHLH: return "HexagonISD::VSHLH";
1762 case HexagonISD::VSHLW: return "HexagonISD::VSHLW";
1763 case HexagonISD::VSPLATB: return "HexagonISD::VSPLTB";
1764 case HexagonISD::VSPLATH: return "HexagonISD::VSPLATH";
1765 case HexagonISD::VSRAH: return "HexagonISD::VSRAH";
1766 case HexagonISD::VSRAW: return "HexagonISD::VSRAW";
1767 case HexagonISD::VSRLH: return "HexagonISD::VSRLH";
1768 case HexagonISD::VSRLW: return "HexagonISD::VSRLW";
1769 case HexagonISD::VSXTBH: return "HexagonISD::VSXTBH";
1770 case HexagonISD::VSXTBW: return "HexagonISD::VSXTBW";
Matthias Braund04893f2015-05-07 21:33:59 +00001771 case HexagonISD::OP_END: break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001772 }
Matthias Braund04893f2015-05-07 21:33:59 +00001773 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001774}
1775
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001776bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001777 EVT MTy1 = EVT::getEVT(Ty1);
1778 EVT MTy2 = EVT::getEVT(Ty2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001779 if (!MTy1.isSimple() || !MTy2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001780 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001781 return (MTy1.getSimpleVT() == MVT::i64) && (MTy2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001782}
1783
1784bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001785 if (!VT1.isSimple() || !VT2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001786 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001787 return (VT1.getSimpleVT() == MVT::i64) && (VT2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001788}
1789
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001790// shouldExpandBuildVectorWithShuffles
1791// Should we expand the build vector with shuffles?
1792bool
1793HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT,
1794 unsigned DefinedValues) const {
1795
1796 // Hexagon vector shuffle operates on element sizes of bytes or halfwords
1797 EVT EltVT = VT.getVectorElementType();
1798 int EltBits = EltVT.getSizeInBits();
1799 if ((EltBits != 8) && (EltBits != 16))
1800 return false;
1801
1802 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
1803}
1804
1805// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3). V1 and
1806// V2 are the two vectors to select data from, V3 is the permutation.
1807static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
1808 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
1809 SDValue V1 = Op.getOperand(0);
1810 SDValue V2 = Op.getOperand(1);
1811 SDLoc dl(Op);
1812 EVT VT = Op.getValueType();
1813
1814 if (V2.getOpcode() == ISD::UNDEF)
1815 V2 = V1;
1816
1817 if (SVN->isSplat()) {
1818 int Lane = SVN->getSplatIndex();
1819 if (Lane == -1) Lane = 0;
1820
1821 // Test if V1 is a SCALAR_TO_VECTOR.
1822 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR)
1823 return createSplat(DAG, dl, VT, V1.getOperand(0));
1824
1825 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
1826 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
1827 // reaches it).
1828 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
1829 !isa<ConstantSDNode>(V1.getOperand(0))) {
1830 bool IsScalarToVector = true;
1831 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
1832 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
1833 IsScalarToVector = false;
1834 break;
1835 }
1836 if (IsScalarToVector)
1837 return createSplat(DAG, dl, VT, V1.getOperand(0));
1838 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001839 return createSplat(DAG, dl, VT, DAG.getConstant(Lane, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001840 }
1841
1842 // FIXME: We need to support more general vector shuffles. See
1843 // below the comment from the ARM backend that deals in the general
1844 // case with the vector shuffles. For now, let expand handle these.
1845 return SDValue();
1846
1847 // If the shuffle is not directly supported and it has 4 elements, use
1848 // the PerfectShuffle-generated table to synthesize it from other shuffles.
1849}
1850
1851// If BUILD_VECTOR has same base element repeated several times,
1852// report true.
1853static bool isCommonSplatElement(BuildVectorSDNode *BVN) {
1854 unsigned NElts = BVN->getNumOperands();
1855 SDValue V0 = BVN->getOperand(0);
1856
1857 for (unsigned i = 1, e = NElts; i != e; ++i) {
1858 if (BVN->getOperand(i) != V0)
1859 return false;
1860 }
1861 return true;
1862}
1863
1864// LowerVECTOR_SHIFT - Lower a vector shift. Try to convert
1865// <VT> = SHL/SRA/SRL <VT> by <VT> to Hexagon specific
1866// <VT> = SHL/SRA/SRL <VT> by <IT/i32>.
1867static SDValue LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) {
1868 BuildVectorSDNode *BVN = 0;
1869 SDValue V1 = Op.getOperand(0);
1870 SDValue V2 = Op.getOperand(1);
1871 SDValue V3;
1872 SDLoc dl(Op);
1873 EVT VT = Op.getValueType();
1874
1875 if ((BVN = dyn_cast<BuildVectorSDNode>(V1.getNode())) &&
1876 isCommonSplatElement(BVN))
1877 V3 = V2;
1878 else if ((BVN = dyn_cast<BuildVectorSDNode>(V2.getNode())) &&
1879 isCommonSplatElement(BVN))
1880 V3 = V1;
1881 else
1882 return SDValue();
1883
1884 SDValue CommonSplat = BVN->getOperand(0);
1885 SDValue Result;
1886
1887 if (VT.getSimpleVT() == MVT::v4i16) {
1888 switch (Op.getOpcode()) {
1889 case ISD::SRA:
1890 Result = DAG.getNode(HexagonISD::VSRAH, dl, VT, V3, CommonSplat);
1891 break;
1892 case ISD::SHL:
1893 Result = DAG.getNode(HexagonISD::VSHLH, dl, VT, V3, CommonSplat);
1894 break;
1895 case ISD::SRL:
1896 Result = DAG.getNode(HexagonISD::VSRLH, dl, VT, V3, CommonSplat);
1897 break;
1898 default:
1899 return SDValue();
1900 }
1901 } else if (VT.getSimpleVT() == MVT::v2i32) {
1902 switch (Op.getOpcode()) {
1903 case ISD::SRA:
1904 Result = DAG.getNode(HexagonISD::VSRAW, dl, VT, V3, CommonSplat);
1905 break;
1906 case ISD::SHL:
1907 Result = DAG.getNode(HexagonISD::VSHLW, dl, VT, V3, CommonSplat);
1908 break;
1909 case ISD::SRL:
1910 Result = DAG.getNode(HexagonISD::VSRLW, dl, VT, V3, CommonSplat);
1911 break;
1912 default:
1913 return SDValue();
1914 }
1915 } else {
1916 return SDValue();
1917 }
1918
1919 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
1920}
1921
1922SDValue
1923HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
1924 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
1925 SDLoc dl(Op);
1926 EVT VT = Op.getValueType();
1927
1928 unsigned Size = VT.getSizeInBits();
1929
1930 // A vector larger than 64 bits cannot be represented in Hexagon.
1931 // Expand will split the vector.
1932 if (Size > 64)
1933 return SDValue();
1934
1935 APInt APSplatBits, APSplatUndef;
1936 unsigned SplatBitSize;
1937 bool HasAnyUndefs;
1938 unsigned NElts = BVN->getNumOperands();
1939
1940 // Try to generate a SPLAT instruction.
1941 if ((VT.getSimpleVT() == MVT::v4i8 || VT.getSimpleVT() == MVT::v4i16) &&
1942 (BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1943 HasAnyUndefs, 0, true) && SplatBitSize <= 16)) {
1944 unsigned SplatBits = APSplatBits.getZExtValue();
1945 int32_t SextVal = ((int32_t) (SplatBits << (32 - SplatBitSize)) >>
1946 (32 - SplatBitSize));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001947 return createSplat(DAG, dl, VT, DAG.getConstant(SextVal, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001948 }
1949
1950 // Try to generate COMBINE to build v2i32 vectors.
1951 if (VT.getSimpleVT() == MVT::v2i32) {
1952 SDValue V0 = BVN->getOperand(0);
1953 SDValue V1 = BVN->getOperand(1);
1954
1955 if (V0.getOpcode() == ISD::UNDEF)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001956 V0 = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001957 if (V1.getOpcode() == ISD::UNDEF)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001958 V1 = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001959
1960 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(V0);
1961 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(V1);
1962 // If the element isn't a constant, it is in a register:
1963 // generate a COMBINE Register Register instruction.
1964 if (!C0 || !C1)
1965 return DAG.getNode(HexagonISD::COMBINE, dl, VT, V1, V0);
1966
1967 // If one of the operands is an 8 bit integer constant, generate
1968 // a COMBINE Immediate Immediate instruction.
1969 if (isInt<8>(C0->getSExtValue()) ||
1970 isInt<8>(C1->getSExtValue()))
1971 return DAG.getNode(HexagonISD::COMBINE, dl, VT, V1, V0);
1972 }
1973
1974 // Try to generate a S2_packhl to build v2i16 vectors.
1975 if (VT.getSimpleVT() == MVT::v2i16) {
1976 for (unsigned i = 0, e = NElts; i != e; ++i) {
1977 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF)
1978 continue;
1979 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(BVN->getOperand(i));
1980 // If the element isn't a constant, it is in a register:
1981 // generate a S2_packhl instruction.
1982 if (!Cst) {
1983 SDValue pack = DAG.getNode(HexagonISD::PACKHL, dl, MVT::v4i16,
1984 BVN->getOperand(1), BVN->getOperand(0));
1985
1986 return DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::v2i16,
1987 pack);
1988 }
1989 }
1990 }
1991
1992 // In the general case, generate a CONST32 or a CONST64 for constant vectors,
1993 // and insert_vector_elt for all the other cases.
1994 uint64_t Res = 0;
1995 unsigned EltSize = Size / NElts;
1996 SDValue ConstVal;
1997 uint64_t Mask = ~uint64_t(0ULL) >> (64 - EltSize);
1998 bool HasNonConstantElements = false;
1999
2000 for (unsigned i = 0, e = NElts; i != e; ++i) {
2001 // LLVM's BUILD_VECTOR operands are in Little Endian mode, whereas Hexagon's
2002 // combine, const64, etc. are Big Endian.
2003 unsigned OpIdx = NElts - i - 1;
2004 SDValue Operand = BVN->getOperand(OpIdx);
2005 if (Operand.getOpcode() == ISD::UNDEF)
2006 continue;
2007
2008 int64_t Val = 0;
2009 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Operand))
2010 Val = Cst->getSExtValue();
2011 else
2012 HasNonConstantElements = true;
2013
2014 Val &= Mask;
2015 Res = (Res << EltSize) | Val;
2016 }
2017
2018 if (Size == 64)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002019 ConstVal = DAG.getConstant(Res, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002020 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002021 ConstVal = DAG.getConstant(Res, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002022
2023 // When there are non constant operands, add them with INSERT_VECTOR_ELT to
2024 // ConstVal, the constant part of the vector.
2025 if (HasNonConstantElements) {
2026 EVT EltVT = VT.getVectorElementType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002027 SDValue Width = DAG.getConstant(EltVT.getSizeInBits(), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002028 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002029 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002030
2031 for (unsigned i = 0, e = NElts; i != e; ++i) {
2032 // LLVM's BUILD_VECTOR operands are in Little Endian mode, whereas Hexagon
2033 // is Big Endian.
2034 unsigned OpIdx = NElts - i - 1;
2035 SDValue Operand = BVN->getOperand(OpIdx);
Benjamin Kramer619c4e52015-04-10 11:24:51 +00002036 if (isa<ConstantSDNode>(Operand))
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002037 // This operand is already in ConstVal.
2038 continue;
2039
2040 if (VT.getSizeInBits() == 64 &&
2041 Operand.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002042 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002043 Operand = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Operand);
2044 }
2045
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002046 SDValue Idx = DAG.getConstant(OpIdx, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002047 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i64, Idx, Width);
2048 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2049 const SDValue Ops[] = {ConstVal, Operand, Combined};
2050
2051 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002052 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002053 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002054 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002055 }
2056 }
2057
2058 return DAG.getNode(ISD::BITCAST, dl, VT, ConstVal);
2059}
2060
2061SDValue
2062HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
2063 SelectionDAG &DAG) const {
2064 SDLoc dl(Op);
2065 EVT VT = Op.getValueType();
2066 unsigned NElts = Op.getNumOperands();
2067 SDValue Vec = Op.getOperand(0);
2068 EVT VecVT = Vec.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002069 SDValue Width = DAG.getConstant(VecVT.getSizeInBits(), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002070 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002071 DAG.getConstant(32, dl, MVT::i64));
2072 SDValue ConstVal = DAG.getConstant(0, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002073
2074 ConstantSDNode *W = dyn_cast<ConstantSDNode>(Width);
2075 ConstantSDNode *S = dyn_cast<ConstantSDNode>(Shifted);
2076
2077 if ((VecVT.getSimpleVT() == MVT::v2i16) && (NElts == 2) && W && S) {
2078 if ((W->getZExtValue() == 32) && ((S->getZExtValue() >> 32) == 32)) {
2079 // We are trying to concat two v2i16 to a single v4i16.
2080 SDValue Vec0 = Op.getOperand(1);
2081 SDValue Combined = DAG.getNode(HexagonISD::COMBINE, dl, VT, Vec0, Vec);
2082 return DAG.getNode(ISD::BITCAST, dl, VT, Combined);
2083 }
2084 }
2085
2086 if ((VecVT.getSimpleVT() == MVT::v4i8) && (NElts == 2) && W && S) {
2087 if ((W->getZExtValue() == 32) && ((S->getZExtValue() >> 32) == 32)) {
2088 // We are trying to concat two v4i8 to a single v8i8.
2089 SDValue Vec0 = Op.getOperand(1);
2090 SDValue Combined = DAG.getNode(HexagonISD::COMBINE, dl, VT, Vec0, Vec);
2091 return DAG.getNode(ISD::BITCAST, dl, VT, Combined);
2092 }
2093 }
2094
2095 for (unsigned i = 0, e = NElts; i != e; ++i) {
2096 unsigned OpIdx = NElts - i - 1;
2097 SDValue Operand = Op.getOperand(OpIdx);
2098
2099 if (VT.getSizeInBits() == 64 &&
2100 Operand.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002101 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002102 Operand = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Operand);
2103 }
2104
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002105 SDValue Idx = DAG.getConstant(OpIdx, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002106 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i64, Idx, Width);
2107 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2108 const SDValue Ops[] = {ConstVal, Operand, Combined};
2109
2110 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002111 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002112 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002113 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002114 }
2115
2116 return DAG.getNode(ISD::BITCAST, dl, VT, ConstVal);
2117}
2118
2119SDValue
2120HexagonTargetLowering::LowerEXTRACT_VECTOR(SDValue Op,
2121 SelectionDAG &DAG) const {
2122 EVT VT = Op.getValueType();
2123 int VTN = VT.isVector() ? VT.getVectorNumElements() : 1;
2124 SDLoc dl(Op);
2125 SDValue Idx = Op.getOperand(1);
2126 SDValue Vec = Op.getOperand(0);
2127 EVT VecVT = Vec.getValueType();
2128 EVT EltVT = VecVT.getVectorElementType();
2129 int EltSize = EltVT.getSizeInBits();
2130 SDValue Width = DAG.getConstant(Op.getOpcode() == ISD::EXTRACT_VECTOR_ELT ?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002131 EltSize : VTN * EltSize, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002132
2133 // Constant element number.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002134 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Idx)) {
2135 uint64_t X = CI->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002136 SDValue Offset = DAG.getConstant(X * EltSize, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002137 const SDValue Ops[] = {Vec, Width, Offset};
2138
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002139 ConstantSDNode *CW = dyn_cast<ConstantSDNode>(Width);
2140 assert(CW && "Non constant width in LowerEXTRACT_VECTOR");
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002141
2142 SDValue N;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002143 MVT SVT = VecVT.getSimpleVT();
2144 uint64_t W = CW->getZExtValue();
2145
2146 if (W == 32) {
2147 // Translate this node into EXTRACT_SUBREG.
2148 unsigned Subreg = (X == 0) ? Hexagon::subreg_loreg : 0;
2149
2150 if (X == 0)
2151 Subreg = Hexagon::subreg_loreg;
2152 else if (SVT == MVT::v2i32 && X == 1)
2153 Subreg = Hexagon::subreg_hireg;
2154 else if (SVT == MVT::v4i16 && X == 2)
2155 Subreg = Hexagon::subreg_hireg;
2156 else if (SVT == MVT::v8i8 && X == 4)
2157 Subreg = Hexagon::subreg_hireg;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002158 else
2159 llvm_unreachable("Bad offset");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002160 N = DAG.getTargetExtractSubreg(Subreg, dl, MVT::i32, Vec);
2161
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002162 } else if (VecVT.getSizeInBits() == 32) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002163 N = DAG.getNode(HexagonISD::EXTRACTU, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002164 } else {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002165 N = DAG.getNode(HexagonISD::EXTRACTU, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002166 if (VT.getSizeInBits() == 32)
2167 N = DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::i32, N);
2168 }
2169
2170 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2171 }
2172
2173 // Variable element number.
2174 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i32, Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002175 DAG.getConstant(EltSize, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002176 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002177 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002178 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2179
2180 const SDValue Ops[] = {Vec, Combined};
2181
2182 SDValue N;
2183 if (VecVT.getSizeInBits() == 32) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002184 N = DAG.getNode(HexagonISD::EXTRACTURP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002185 } else {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002186 N = DAG.getNode(HexagonISD::EXTRACTURP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002187 if (VT.getSizeInBits() == 32)
2188 N = DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::i32, N);
2189 }
2190 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2191}
2192
2193SDValue
2194HexagonTargetLowering::LowerINSERT_VECTOR(SDValue Op,
2195 SelectionDAG &DAG) const {
2196 EVT VT = Op.getValueType();
2197 int VTN = VT.isVector() ? VT.getVectorNumElements() : 1;
2198 SDLoc dl(Op);
2199 SDValue Vec = Op.getOperand(0);
2200 SDValue Val = Op.getOperand(1);
2201 SDValue Idx = Op.getOperand(2);
2202 EVT VecVT = Vec.getValueType();
2203 EVT EltVT = VecVT.getVectorElementType();
2204 int EltSize = EltVT.getSizeInBits();
2205 SDValue Width = DAG.getConstant(Op.getOpcode() == ISD::INSERT_VECTOR_ELT ?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002206 EltSize : VTN * EltSize, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002207
2208 if (ConstantSDNode *C = cast<ConstantSDNode>(Idx)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002209 SDValue Offset = DAG.getConstant(C->getSExtValue() * EltSize, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002210 const SDValue Ops[] = {Vec, Val, Width, Offset};
2211
2212 SDValue N;
2213 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002214 N = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002215 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002216 N = DAG.getNode(HexagonISD::INSERT, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002217
2218 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2219 }
2220
2221 // Variable element number.
2222 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i32, Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002223 DAG.getConstant(EltSize, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002224 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002225 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002226 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2227
2228 if (VT.getSizeInBits() == 64 &&
2229 Val.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002230 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002231 Val = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Val);
2232 }
2233
2234 const SDValue Ops[] = {Vec, Val, Combined};
2235
2236 SDValue N;
2237 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002238 N = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002239 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002240 N = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002241
2242 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2243}
2244
Tim Northovera4415852013-08-06 09:12:35 +00002245bool
2246HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
2247 // Assuming the caller does not have either a signext or zeroext modifier, and
2248 // only one value is accepted, any reasonable truncation is allowed.
2249 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
2250 return false;
2251
2252 // FIXME: in principle up to 64-bit could be made safe, but it would be very
2253 // fragile at the moment: any support for multiple value returns would be
2254 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
2255 return Ty1->getPrimitiveSizeInBits() <= 32;
2256}
2257
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002258SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002259HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
2260 SDValue Chain = Op.getOperand(0);
2261 SDValue Offset = Op.getOperand(1);
2262 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002263 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002264 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002265
2266 // Mark function as containing a call to EH_RETURN.
2267 HexagonMachineFunctionInfo *FuncInfo =
2268 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
2269 FuncInfo->setHasEHReturn();
2270
2271 unsigned OffsetReg = Hexagon::R28;
2272
Mehdi Amini44ede332015-07-09 02:09:04 +00002273 SDValue StoreAddr =
2274 DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT),
2275 DAG.getIntPtrConstant(4, dl));
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002276 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
2277 false, false, 0);
2278 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
2279
2280 // Not needed we already use it as explict input to EH_RETURN.
2281 // MF.getRegInfo().addLiveOut(OffsetReg);
2282
2283 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
2284}
2285
2286SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002287HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002288 unsigned Opc = Op.getOpcode();
2289 switch (Opc) {
2290 default:
2291#ifndef NDEBUG
2292 Op.getNode()->dumpr(&DAG);
2293 if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END)
2294 errs() << "Check for a non-legal type in this operation\n";
2295#endif
2296 llvm_unreachable("Should not custom lower this!");
2297 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
2298 case ISD::INSERT_SUBVECTOR: return LowerINSERT_VECTOR(Op, DAG);
2299 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR(Op, DAG);
2300 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_VECTOR(Op, DAG);
2301 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR(Op, DAG);
2302 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2303 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002304 case ISD::SRA:
2305 case ISD::SHL:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002306 case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG);
2307 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2308 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
2309 // Frame & Return address. Currently unimplemented.
2310 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
2311 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
2312 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
2313 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
2314 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
2315 case ISD::VASTART: return LowerVASTART(Op, DAG);
2316 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002317 // Custom lower some vector loads.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002318 case ISD::LOAD: return LowerLOAD(Op, DAG);
2319 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
2320 case ISD::SETCC: return LowerSETCC(Op, DAG);
2321 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
2322 case ISD::CTPOP: return LowerCTPOP(Op, DAG);
2323 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2324 case ISD::INLINEASM: return LowerINLINEASM(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002325 }
2326}
2327
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002328MachineBasicBlock *
2329HexagonTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
2330 MachineBasicBlock *BB)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002331 const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002332 switch (MI->getOpcode()) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002333 case Hexagon::ALLOCA: {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002334 MachineFunction *MF = BB->getParent();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002335 auto *FuncInfo = MF->getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002336 FuncInfo->addAllocaAdjustInst(MI);
2337 return BB;
2338 }
Craig Toppere55c5562012-02-07 02:50:20 +00002339 default: llvm_unreachable("Unexpected instr type to insert");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002340 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002341}
2342
2343//===----------------------------------------------------------------------===//
2344// Inline Assembly Support
2345//===----------------------------------------------------------------------===//
2346
Eric Christopher11e4df72015-02-26 22:38:43 +00002347std::pair<unsigned, const TargetRegisterClass *>
2348HexagonTargetLowering::getRegForInlineAsmConstraint(
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002349 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002350 if (Constraint.size() == 1) {
2351 switch (Constraint[0]) {
2352 case 'r': // R0-R31
Chad Rosier295bd432013-06-22 18:37:38 +00002353 switch (VT.SimpleTy) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002354 default:
Craig Toppere55c5562012-02-07 02:50:20 +00002355 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002356 case MVT::i32:
2357 case MVT::i16:
2358 case MVT::i8:
Sirish Pande69295b82012-05-10 20:20:25 +00002359 case MVT::f32:
Craig Topperc7242e02012-04-20 07:30:17 +00002360 return std::make_pair(0U, &Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002361 case MVT::i64:
Sirish Pande69295b82012-05-10 20:20:25 +00002362 case MVT::f64:
Craig Topperc7242e02012-04-20 07:30:17 +00002363 return std::make_pair(0U, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002364 }
2365 default:
Craig Toppere55c5562012-02-07 02:50:20 +00002366 llvm_unreachable("Unknown asm register class");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002367 }
2368 }
2369
Eric Christopher11e4df72015-02-26 22:38:43 +00002370 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002371}
2372
Sirish Pande69295b82012-05-10 20:20:25 +00002373/// isFPImmLegal - Returns true if the target can instruction select the
2374/// specified FP immediate natively. If false, the legalizer will
2375/// materialize the FP immediate as a load from a constant pool.
2376bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002377 return Subtarget.hasV5TOps();
Sirish Pande69295b82012-05-10 20:20:25 +00002378}
2379
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002380/// isLegalAddressingMode - Return true if the addressing mode represented by
2381/// AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00002382bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL,
2383 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00002384 unsigned AS) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002385 // Allows a signed-extended 11-bit immediate field.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002386 if (AM.BaseOffs <= -(1LL << 13) || AM.BaseOffs >= (1LL << 13)-1)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002387 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002388
2389 // No global is ever allowed as a base.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002390 if (AM.BaseGV)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002391 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002392
2393 int Scale = AM.Scale;
2394 if (Scale < 0) Scale = -Scale;
2395 switch (Scale) {
2396 case 0: // No scale reg, "r+i", "r", or just "i".
2397 break;
2398 default: // No scaled addressing mode.
2399 return false;
2400 }
2401 return true;
2402}
2403
2404/// isLegalICmpImmediate - Return true if the specified immediate is legal
2405/// icmp immediate, that is the target has icmp instructions which can compare
2406/// a register against the immediate without having to materialize the
2407/// immediate into a register.
2408bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
2409 return Imm >= -512 && Imm <= 511;
2410}
2411
2412/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2413/// for tail call optimization. Targets which want to do tail call
2414/// optimization should implement this function.
2415bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
2416 SDValue Callee,
2417 CallingConv::ID CalleeCC,
2418 bool isVarArg,
2419 bool isCalleeStructRet,
2420 bool isCallerStructRet,
2421 const SmallVectorImpl<ISD::OutputArg> &Outs,
2422 const SmallVectorImpl<SDValue> &OutVals,
2423 const SmallVectorImpl<ISD::InputArg> &Ins,
2424 SelectionDAG& DAG) const {
2425 const Function *CallerF = DAG.getMachineFunction().getFunction();
2426 CallingConv::ID CallerCC = CallerF->getCallingConv();
2427 bool CCMatch = CallerCC == CalleeCC;
2428
2429 // ***************************************************************************
2430 // Look for obvious safe cases to perform tail call optimization that do not
2431 // require ABI changes.
2432 // ***************************************************************************
2433
2434 // If this is a tail call via a function pointer, then don't do it!
2435 if (!(dyn_cast<GlobalAddressSDNode>(Callee))
2436 && !(dyn_cast<ExternalSymbolSDNode>(Callee))) {
2437 return false;
2438 }
2439
2440 // Do not optimize if the calling conventions do not match.
2441 if (!CCMatch)
2442 return false;
2443
2444 // Do not tail call optimize vararg calls.
2445 if (isVarArg)
2446 return false;
2447
2448 // Also avoid tail call optimization if either caller or callee uses struct
2449 // return semantics.
2450 if (isCalleeStructRet || isCallerStructRet)
2451 return false;
2452
2453 // In addition to the cases above, we also disable Tail Call Optimization if
2454 // the calling convention code that at least one outgoing argument needs to
2455 // go on the stack. We cannot check that here because at this point that
2456 // information is not available.
2457 return true;
2458}
Colin LeMahieu025f8602014-12-08 21:19:18 +00002459
2460// Return true when the given node fits in a positive half word.
2461bool llvm::isPositiveHalfWord(SDNode *N) {
2462 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
2463 if (CN && CN->getSExtValue() > 0 && isInt<16>(CN->getSExtValue()))
2464 return true;
2465
2466 switch (N->getOpcode()) {
2467 default:
2468 return false;
2469 case ISD::SIGN_EXTEND_INREG:
2470 return true;
2471 }
2472}
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00002473
2474Value *HexagonTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
2475 AtomicOrdering Ord) const {
2476 BasicBlock *BB = Builder.GetInsertBlock();
2477 Module *M = BB->getParent()->getParent();
2478 Type *Ty = cast<PointerType>(Addr->getType())->getElementType();
2479 unsigned SZ = Ty->getPrimitiveSizeInBits();
2480 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported");
2481 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked
2482 : Intrinsic::hexagon_L4_loadd_locked;
2483 Value *Fn = Intrinsic::getDeclaration(M, IntID);
2484 return Builder.CreateCall(Fn, Addr, "larx");
2485}
2486
2487/// Perform a store-conditional operation to Addr. Return the status of the
2488/// store. This should be 0 if the store succeeded, non-zero otherwise.
2489Value *HexagonTargetLowering::emitStoreConditional(IRBuilder<> &Builder,
2490 Value *Val, Value *Addr, AtomicOrdering Ord) const {
2491 BasicBlock *BB = Builder.GetInsertBlock();
2492 Module *M = BB->getParent()->getParent();
2493 Type *Ty = Val->getType();
2494 unsigned SZ = Ty->getPrimitiveSizeInBits();
2495 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported");
2496 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked
2497 : Intrinsic::hexagon_S4_stored_locked;
2498 Value *Fn = Intrinsic::getDeclaration(M, IntID);
2499 Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx");
2500 Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), "");
2501 Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext()));
2502 return Ext;
2503}
2504
Ahmed Bougacha52468672015-09-11 17:08:28 +00002505TargetLowering::AtomicExpansionKind
2506HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00002507 // Do not expand loads and stores that don't exceed 64 bits.
Ahmed Bougacha52468672015-09-11 17:08:28 +00002508 return LI->getType()->getPrimitiveSizeInBits() > 64
2509 ? AtomicExpansionKind::LLSC
2510 : AtomicExpansionKind::None;
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00002511}
2512
2513bool HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
2514 // Do not expand loads and stores that don't exceed 64 bits.
2515 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64;
2516}
2517