blob: afdd99b6ea8a40350173f067651c97454d6fc820 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===-- AArch6464FastISel.cpp - AArch64 FastISel implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the AArch64-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// AArch64GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AArch64.h"
Tim Northover3c55cca2014-11-27 21:02:42 +000017#include "AArch64CallingConvention.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000018#include "AArch64Subtarget.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000019#include "AArch64TargetMachine.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000020#include "MCTargetDesc/AArch64AddressingModes.h"
Juergen Ributzka50a40052014-08-01 18:39:24 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/FastISel.h"
24#include "llvm/CodeGen/FunctionLoweringInfo.h"
25#include "llvm/CodeGen/MachineConstantPool.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineRegisterInfo.h"
29#include "llvm/IR/CallingConv.h"
30#include "llvm/IR/DataLayout.h"
31#include "llvm/IR/DerivedTypes.h"
32#include "llvm/IR/Function.h"
33#include "llvm/IR/GetElementPtrTypeIterator.h"
34#include "llvm/IR/GlobalAlias.h"
35#include "llvm/IR/GlobalVariable.h"
36#include "llvm/IR/Instructions.h"
37#include "llvm/IR/IntrinsicInst.h"
38#include "llvm/IR/Operator.h"
Rafael Espindolace4c2bc2015-06-23 12:21:54 +000039#include "llvm/MC/MCSymbol.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000040#include "llvm/Support/CommandLine.h"
41using namespace llvm;
42
43namespace {
44
Juergen Ributzkacbe802e2014-09-15 22:33:11 +000045class AArch64FastISel final : public FastISel {
Tim Northover3b0846e2014-05-24 12:50:23 +000046 class Address {
47 public:
48 typedef enum {
49 RegBase,
50 FrameIndexBase
51 } BaseKind;
52
53 private:
54 BaseKind Kind;
Juergen Ributzkab46ea082014-08-19 19:44:17 +000055 AArch64_AM::ShiftExtendType ExtType;
Tim Northover3b0846e2014-05-24 12:50:23 +000056 union {
57 unsigned Reg;
58 int FI;
59 } Base;
Juergen Ributzkab46ea082014-08-19 19:44:17 +000060 unsigned OffsetReg;
61 unsigned Shift;
Tim Northover3b0846e2014-05-24 12:50:23 +000062 int64_t Offset;
Juergen Ributzka052e6c22014-07-31 04:10:40 +000063 const GlobalValue *GV;
Tim Northover3b0846e2014-05-24 12:50:23 +000064
65 public:
Juergen Ributzkab46ea082014-08-19 19:44:17 +000066 Address() : Kind(RegBase), ExtType(AArch64_AM::InvalidShiftExtend),
67 OffsetReg(0), Shift(0), Offset(0), GV(nullptr) { Base.Reg = 0; }
Tim Northover3b0846e2014-05-24 12:50:23 +000068 void setKind(BaseKind K) { Kind = K; }
69 BaseKind getKind() const { return Kind; }
Juergen Ributzkab46ea082014-08-19 19:44:17 +000070 void setExtendType(AArch64_AM::ShiftExtendType E) { ExtType = E; }
71 AArch64_AM::ShiftExtendType getExtendType() const { return ExtType; }
Tim Northover3b0846e2014-05-24 12:50:23 +000072 bool isRegBase() const { return Kind == RegBase; }
73 bool isFIBase() const { return Kind == FrameIndexBase; }
74 void setReg(unsigned Reg) {
75 assert(isRegBase() && "Invalid base register access!");
76 Base.Reg = Reg;
77 }
78 unsigned getReg() const {
79 assert(isRegBase() && "Invalid base register access!");
80 return Base.Reg;
81 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +000082 void setOffsetReg(unsigned Reg) {
Juergen Ributzkab46ea082014-08-19 19:44:17 +000083 OffsetReg = Reg;
84 }
85 unsigned getOffsetReg() const {
Juergen Ributzkab46ea082014-08-19 19:44:17 +000086 return OffsetReg;
87 }
Tim Northover3b0846e2014-05-24 12:50:23 +000088 void setFI(unsigned FI) {
89 assert(isFIBase() && "Invalid base frame index access!");
90 Base.FI = FI;
91 }
92 unsigned getFI() const {
93 assert(isFIBase() && "Invalid base frame index access!");
94 return Base.FI;
95 }
96 void setOffset(int64_t O) { Offset = O; }
97 int64_t getOffset() { return Offset; }
Juergen Ributzkab46ea082014-08-19 19:44:17 +000098 void setShift(unsigned S) { Shift = S; }
99 unsigned getShift() { return Shift; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000100
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000101 void setGlobalValue(const GlobalValue *G) { GV = G; }
102 const GlobalValue *getGlobalValue() { return GV; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000103 };
104
105 /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can
106 /// make the right decision when generating code for different targets.
107 const AArch64Subtarget *Subtarget;
108 LLVMContext *Context;
109
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000110 bool fastLowerArguments() override;
111 bool fastLowerCall(CallLoweringInfo &CLI) override;
112 bool fastLowerIntrinsicCall(const IntrinsicInst *II) override;
Juergen Ributzka2581fa52014-07-22 23:14:58 +0000113
Tim Northover3b0846e2014-05-24 12:50:23 +0000114private:
115 // Selection routines.
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000116 bool selectAddSub(const Instruction *I);
Juergen Ributzkae1779e22014-09-15 21:27:56 +0000117 bool selectLogicalOp(const Instruction *I);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000118 bool selectLoad(const Instruction *I);
119 bool selectStore(const Instruction *I);
120 bool selectBranch(const Instruction *I);
121 bool selectIndirectBr(const Instruction *I);
122 bool selectCmp(const Instruction *I);
123 bool selectSelect(const Instruction *I);
124 bool selectFPExt(const Instruction *I);
125 bool selectFPTrunc(const Instruction *I);
126 bool selectFPToInt(const Instruction *I, bool Signed);
127 bool selectIntToFP(const Instruction *I, bool Signed);
128 bool selectRem(const Instruction *I, unsigned ISDOpcode);
129 bool selectRet(const Instruction *I);
130 bool selectTrunc(const Instruction *I);
131 bool selectIntExt(const Instruction *I);
132 bool selectMul(const Instruction *I);
133 bool selectShift(const Instruction *I);
134 bool selectBitCast(const Instruction *I);
Juergen Ributzkaafa034f2014-09-15 22:07:49 +0000135 bool selectFRem(const Instruction *I);
Juergen Ributzkaf6430312014-09-17 21:55:55 +0000136 bool selectSDiv(const Instruction *I);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +0000137 bool selectGetElementPtr(const Instruction *I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000138
139 // Utility helper routines.
140 bool isTypeLegal(Type *Ty, MVT &VT);
Juergen Ributzka6127b192014-09-15 21:27:54 +0000141 bool isTypeSupported(Type *Ty, MVT &VT, bool IsVectorAllowed = false);
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000142 bool isValueAvailable(const Value *V) const;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000143 bool computeAddress(const Value *Obj, Address &Addr, Type *Ty = nullptr);
144 bool computeCallAddress(const Value *V, Address &Addr);
145 bool simplifyAddress(Address &Addr, MVT VT);
146 void addLoadStoreOperands(Address &Addr, const MachineInstrBuilder &MIB,
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000147 unsigned Flags, unsigned ScaleFactor,
148 MachineMemOperand *MMO);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000149 bool isMemCpySmall(uint64_t Len, unsigned Alignment);
150 bool tryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
Tim Northover3b0846e2014-05-24 12:50:23 +0000151 unsigned Alignment);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +0000152 bool foldXALUIntrinsic(AArch64CC::CondCode &CC, const Instruction *I,
153 const Value *Cond);
Juergen Ributzkacd11a282014-10-14 20:36:02 +0000154 bool optimizeIntExtLoad(const Instruction *I, MVT RetVT, MVT SrcVT);
Juergen Ributzka957a1452014-11-13 00:36:46 +0000155 bool optimizeSelect(const SelectInst *SI);
Juergen Ributzka0af310d2014-11-13 20:50:44 +0000156 std::pair<unsigned, bool> getRegForGEPIndex(const Value *Idx);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +0000157
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000158 // Emit helper routines.
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000159 unsigned emitAddSub(bool UseAdd, MVT RetVT, const Value *LHS,
160 const Value *RHS, bool SetFlags = false,
161 bool WantResult = true, bool IsZExt = false);
162 unsigned emitAddSub_rr(bool UseAdd, MVT RetVT, unsigned LHSReg,
163 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
164 bool SetFlags = false, bool WantResult = true);
165 unsigned emitAddSub_ri(bool UseAdd, MVT RetVT, unsigned LHSReg,
166 bool LHSIsKill, uint64_t Imm, bool SetFlags = false,
167 bool WantResult = true);
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000168 unsigned emitAddSub_rs(bool UseAdd, MVT RetVT, unsigned LHSReg,
169 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
170 AArch64_AM::ShiftExtendType ShiftType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000171 uint64_t ShiftImm, bool SetFlags = false,
172 bool WantResult = true);
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000173 unsigned emitAddSub_rx(bool UseAdd, MVT RetVT, unsigned LHSReg,
174 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
175 AArch64_AM::ShiftExtendType ExtType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000176 uint64_t ShiftImm, bool SetFlags = false,
177 bool WantResult = true);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000178
Tim Northover3b0846e2014-05-24 12:50:23 +0000179 // Emit functions.
Juergen Ributzkac110c0b2014-09-30 19:59:35 +0000180 bool emitCompareAndBranch(const BranchInst *BI);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000181 bool emitCmp(const Value *LHS, const Value *RHS, bool IsZExt);
182 bool emitICmp(MVT RetVT, const Value *LHS, const Value *RHS, bool IsZExt);
183 bool emitICmp_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill, uint64_t Imm);
184 bool emitFCmp(MVT RetVT, const Value *LHS, const Value *RHS);
Juergen Ributzkacd11a282014-10-14 20:36:02 +0000185 unsigned emitLoad(MVT VT, MVT ResultVT, Address Addr, bool WantZExt = true,
186 MachineMemOperand *MMO = nullptr);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000187 bool emitStore(MVT VT, unsigned SrcReg, Address Addr,
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000188 MachineMemOperand *MMO = nullptr);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000189 unsigned emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
190 unsigned emiti1Ext(unsigned SrcReg, MVT DestVT, bool isZExt);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000191 unsigned emitAdd(MVT RetVT, const Value *LHS, const Value *RHS,
192 bool SetFlags = false, bool WantResult = true,
193 bool IsZExt = false);
Juergen Ributzka6780f0f2014-10-15 18:58:02 +0000194 unsigned emitAdd_ri_(MVT VT, unsigned Op0, bool Op0IsKill, int64_t Imm);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000195 unsigned emitSub(MVT RetVT, const Value *LHS, const Value *RHS,
196 bool SetFlags = false, bool WantResult = true,
197 bool IsZExt = false);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000198 unsigned emitSubs_rr(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
199 unsigned RHSReg, bool RHSIsKill, bool WantResult = true);
200 unsigned emitSubs_rs(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
201 unsigned RHSReg, bool RHSIsKill,
202 AArch64_AM::ShiftExtendType ShiftType, uint64_t ShiftImm,
203 bool WantResult = true);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +0000204 unsigned emitLogicalOp(unsigned ISDOpc, MVT RetVT, const Value *LHS,
205 const Value *RHS);
206 unsigned emitLogicalOp_ri(unsigned ISDOpc, MVT RetVT, unsigned LHSReg,
207 bool LHSIsKill, uint64_t Imm);
208 unsigned emitLogicalOp_rs(unsigned ISDOpc, MVT RetVT, unsigned LHSReg,
209 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
210 uint64_t ShiftImm);
211 unsigned emitAnd_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill, uint64_t Imm);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000212 unsigned emitMul_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
213 unsigned Op1, bool Op1IsKill);
214 unsigned emitSMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
215 unsigned Op1, bool Op1IsKill);
216 unsigned emitUMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
217 unsigned Op1, bool Op1IsKill);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000218 unsigned emitLSL_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
219 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000220 unsigned emitLSL_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
221 uint64_t Imm, bool IsZExt = true);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000222 unsigned emitLSR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
223 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000224 unsigned emitLSR_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
225 uint64_t Imm, bool IsZExt = true);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000226 unsigned emitASR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
227 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000228 unsigned emitASR_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
229 uint64_t Imm, bool IsZExt = false);
Tim Northover3b0846e2014-05-24 12:50:23 +0000230
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000231 unsigned materializeInt(const ConstantInt *CI, MVT VT);
232 unsigned materializeFP(const ConstantFP *CFP, MVT VT);
233 unsigned materializeGV(const GlobalValue *GV);
Tim Northover3b0846e2014-05-24 12:50:23 +0000234
235 // Call handling routines.
236private:
237 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC) const;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000238 bool processCallArgs(CallLoweringInfo &CLI, SmallVectorImpl<MVT> &ArgVTs,
Tim Northover3b0846e2014-05-24 12:50:23 +0000239 unsigned &NumBytes);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000240 bool finishCall(CallLoweringInfo &CLI, MVT RetVT, unsigned NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +0000241
242public:
243 // Backend specific FastISel code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000244 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
245 unsigned fastMaterializeConstant(const Constant *C) override;
246 unsigned fastMaterializeFloatZero(const ConstantFP* CF) override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000247
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000248 explicit AArch64FastISel(FunctionLoweringInfo &FuncInfo,
Eric Christopher125898a2015-01-30 01:10:24 +0000249 const TargetLibraryInfo *LibInfo)
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000250 : FastISel(FuncInfo, LibInfo, /*SkipTargetIndependentISel=*/true) {
Eric Christopher125898a2015-01-30 01:10:24 +0000251 Subtarget =
252 &static_cast<const AArch64Subtarget &>(FuncInfo.MF->getSubtarget());
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000253 Context = &FuncInfo.Fn->getContext();
Tim Northover3b0846e2014-05-24 12:50:23 +0000254 }
255
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000256 bool fastSelectInstruction(const Instruction *I) override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000257
258#include "AArch64GenFastISel.inc"
259};
260
261} // end anonymous namespace
262
263#include "AArch64GenCallingConv.inc"
264
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000265/// \brief Check if the sign-/zero-extend will be a noop.
266static bool isIntExtFree(const Instruction *I) {
267 assert((isa<ZExtInst>(I) || isa<SExtInst>(I)) &&
268 "Unexpected integer extend instruction.");
Juergen Ributzka42bf6652014-10-07 03:39:59 +0000269 assert(!I->getType()->isVectorTy() && I->getType()->isIntegerTy() &&
270 "Unexpected value type.");
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000271 bool IsZExt = isa<ZExtInst>(I);
272
273 if (const auto *LI = dyn_cast<LoadInst>(I->getOperand(0)))
274 if (LI->hasOneUse())
275 return true;
276
277 if (const auto *Arg = dyn_cast<Argument>(I->getOperand(0)))
278 if ((IsZExt && Arg->hasZExtAttr()) || (!IsZExt && Arg->hasSExtAttr()))
279 return true;
280
281 return false;
282}
283
Juergen Ributzka0616d9d2014-09-30 00:49:54 +0000284/// \brief Determine the implicit scale factor that is applied by a memory
285/// operation for a given value type.
286static unsigned getImplicitScaleFactor(MVT VT) {
287 switch (VT.SimpleTy) {
288 default:
289 return 0; // invalid
290 case MVT::i1: // fall-through
291 case MVT::i8:
292 return 1;
293 case MVT::i16:
294 return 2;
295 case MVT::i32: // fall-through
296 case MVT::f32:
297 return 4;
298 case MVT::i64: // fall-through
299 case MVT::f64:
300 return 8;
301 }
302}
303
Tim Northover3b0846e2014-05-24 12:50:23 +0000304CCAssignFn *AArch64FastISel::CCAssignFnForCall(CallingConv::ID CC) const {
305 if (CC == CallingConv::WebKit_JS)
306 return CC_AArch64_WebKit_JS;
Greg Fitzgeraldfa78d082015-01-19 17:40:05 +0000307 if (CC == CallingConv::GHC)
308 return CC_AArch64_GHC;
Tim Northover3b0846e2014-05-24 12:50:23 +0000309 return Subtarget->isTargetDarwin() ? CC_AArch64_DarwinPCS : CC_AArch64_AAPCS;
310}
311
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000312unsigned AArch64FastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000313 assert(TLI.getValueType(DL, AI->getType(), true) == MVT::i64 &&
Tim Northover3b0846e2014-05-24 12:50:23 +0000314 "Alloca should always return a pointer.");
315
316 // Don't handle dynamic allocas.
317 if (!FuncInfo.StaticAllocaMap.count(AI))
318 return 0;
319
320 DenseMap<const AllocaInst *, int>::iterator SI =
321 FuncInfo.StaticAllocaMap.find(AI);
322
323 if (SI != FuncInfo.StaticAllocaMap.end()) {
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000324 unsigned ResultReg = createResultReg(&AArch64::GPR64spRegClass);
Tim Northover3b0846e2014-05-24 12:50:23 +0000325 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
326 ResultReg)
327 .addFrameIndex(SI->second)
328 .addImm(0)
329 .addImm(0);
330 return ResultReg;
331 }
332
333 return 0;
334}
335
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000336unsigned AArch64FastISel::materializeInt(const ConstantInt *CI, MVT VT) {
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000337 if (VT > MVT::i64)
338 return 0;
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000339
340 if (!CI->isZero())
Juergen Ributzka88e32512014-09-03 20:56:59 +0000341 return fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000342
343 // Create a copy from the zero register to materialize a "0" value.
344 const TargetRegisterClass *RC = (VT == MVT::i64) ? &AArch64::GPR64RegClass
345 : &AArch64::GPR32RegClass;
346 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
347 unsigned ResultReg = createResultReg(RC);
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000348 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY),
349 ResultReg).addReg(ZeroReg, getKillRegState(true));
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000350 return ResultReg;
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000351}
352
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000353unsigned AArch64FastISel::materializeFP(const ConstantFP *CFP, MVT VT) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000354 // Positive zero (+0.0) has to be materialized with a fmov from the zero
355 // register, because the immediate version of fmov cannot encode zero.
356 if (CFP->isNullValue())
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000357 return fastMaterializeFloatZero(CFP);
Juergen Ributzka1912e242014-08-25 19:58:05 +0000358
Tim Northover3b0846e2014-05-24 12:50:23 +0000359 if (VT != MVT::f32 && VT != MVT::f64)
360 return 0;
361
362 const APFloat Val = CFP->getValueAPF();
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000363 bool Is64Bit = (VT == MVT::f64);
Tim Northover3b0846e2014-05-24 12:50:23 +0000364 // This checks to see if we can use FMOV instructions to materialize
365 // a constant, otherwise we have to materialize via the constant pool.
366 if (TLI.isFPImmLegal(Val, VT)) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000367 int Imm =
368 Is64Bit ? AArch64_AM::getFP64Imm(Val) : AArch64_AM::getFP32Imm(Val);
369 assert((Imm != -1) && "Cannot encode floating-point constant.");
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000370 unsigned Opc = Is64Bit ? AArch64::FMOVDi : AArch64::FMOVSi;
Juergen Ributzka88e32512014-09-03 20:56:59 +0000371 return fastEmitInst_i(Opc, TLI.getRegClassFor(VT), Imm);
Tim Northover3b0846e2014-05-24 12:50:23 +0000372 }
373
Juergen Ributzka23266502014-12-10 19:43:32 +0000374 // For the MachO large code model materialize the FP constant in code.
375 if (Subtarget->isTargetMachO() && TM.getCodeModel() == CodeModel::Large) {
376 unsigned Opc1 = Is64Bit ? AArch64::MOVi64imm : AArch64::MOVi32imm;
377 const TargetRegisterClass *RC = Is64Bit ?
378 &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
379
380 unsigned TmpReg = createResultReg(RC);
381 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc1), TmpReg)
382 .addImm(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
383
384 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
385 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
386 TII.get(TargetOpcode::COPY), ResultReg)
387 .addReg(TmpReg, getKillRegState(true));
388
389 return ResultReg;
390 }
391
Tim Northover3b0846e2014-05-24 12:50:23 +0000392 // Materialize via constant pool. MachineConstantPool wants an explicit
393 // alignment.
394 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
395 if (Align == 0)
396 Align = DL.getTypeAllocSize(CFP->getType());
397
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000398 unsigned CPI = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
Tim Northover3b0846e2014-05-24 12:50:23 +0000399 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
400 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
Juergen Ributzka1912e242014-08-25 19:58:05 +0000401 ADRPReg).addConstantPoolIndex(CPI, 0, AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000402
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000403 unsigned Opc = Is64Bit ? AArch64::LDRDui : AArch64::LDRSui;
Tim Northover3b0846e2014-05-24 12:50:23 +0000404 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
405 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
Juergen Ributzka1912e242014-08-25 19:58:05 +0000406 .addReg(ADRPReg)
407 .addConstantPoolIndex(CPI, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
Tim Northover3b0846e2014-05-24 12:50:23 +0000408 return ResultReg;
409}
410
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000411unsigned AArch64FastISel::materializeGV(const GlobalValue *GV) {
Rafael Espindola59f7eba2014-05-28 18:15:43 +0000412 // We can't handle thread-local variables quickly yet.
413 if (GV->isThreadLocal())
414 return 0;
Tim Northover3b0846e2014-05-24 12:50:23 +0000415
Tim Northover391f93a2014-05-24 19:45:41 +0000416 // MachO still uses GOT for large code-model accesses, but ELF requires
417 // movz/movk sequences, which FastISel doesn't handle yet.
418 if (TM.getCodeModel() != CodeModel::Small && !Subtarget->isTargetMachO())
419 return 0;
420
Tim Northover3b0846e2014-05-24 12:50:23 +0000421 unsigned char OpFlags = Subtarget->ClassifyGlobalReference(GV, TM);
422
Mehdi Amini44ede332015-07-09 02:09:04 +0000423 EVT DestEVT = TLI.getValueType(DL, GV->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000424 if (!DestEVT.isSimple())
425 return 0;
426
427 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
428 unsigned ResultReg;
429
430 if (OpFlags & AArch64II::MO_GOT) {
431 // ADRP + LDRX
432 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
433 ADRPReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000434 .addGlobalAddress(GV, 0, AArch64II::MO_GOT | AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000435
436 ResultReg = createResultReg(&AArch64::GPR64RegClass);
437 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::LDRXui),
438 ResultReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000439 .addReg(ADRPReg)
440 .addGlobalAddress(GV, 0, AArch64II::MO_GOT | AArch64II::MO_PAGEOFF |
441 AArch64II::MO_NC);
Asiri Rathnayake369c0302014-09-10 13:54:38 +0000442 } else if (OpFlags & AArch64II::MO_CONSTPOOL) {
443 // We can't handle addresses loaded from a constant pool quickly yet.
444 return 0;
Tim Northover3b0846e2014-05-24 12:50:23 +0000445 } else {
446 // ADRP + ADDX
447 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000448 ADRPReg)
449 .addGlobalAddress(GV, 0, AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000450
451 ResultReg = createResultReg(&AArch64::GPR64spRegClass);
452 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
453 ResultReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000454 .addReg(ADRPReg)
455 .addGlobalAddress(GV, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC)
456 .addImm(0);
Tim Northover3b0846e2014-05-24 12:50:23 +0000457 }
458 return ResultReg;
459}
460
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000461unsigned AArch64FastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000462 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000463
464 // Only handle simple types.
465 if (!CEVT.isSimple())
466 return 0;
467 MVT VT = CEVT.getSimpleVT();
468
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000469 if (const auto *CI = dyn_cast<ConstantInt>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000470 return materializeInt(CI, VT);
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000471 else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000472 return materializeFP(CFP, VT);
Tim Northover3b0846e2014-05-24 12:50:23 +0000473 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000474 return materializeGV(GV);
Tim Northover3b0846e2014-05-24 12:50:23 +0000475
476 return 0;
477}
478
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000479unsigned AArch64FastISel::fastMaterializeFloatZero(const ConstantFP* CFP) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000480 assert(CFP->isNullValue() &&
481 "Floating-point constant is not a positive zero.");
482 MVT VT;
483 if (!isTypeLegal(CFP->getType(), VT))
484 return 0;
485
486 if (VT != MVT::f32 && VT != MVT::f64)
487 return 0;
488
489 bool Is64Bit = (VT == MVT::f64);
490 unsigned ZReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
491 unsigned Opc = Is64Bit ? AArch64::FMOVXDr : AArch64::FMOVWSr;
Juergen Ributzka88e32512014-09-03 20:56:59 +0000492 return fastEmitInst_r(Opc, TLI.getRegClassFor(VT), ZReg, /*IsKill=*/true);
Juergen Ributzka1912e242014-08-25 19:58:05 +0000493}
494
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000495/// \brief Check if the multiply is by a power-of-2 constant.
496static bool isMulPowOf2(const Value *I) {
497 if (const auto *MI = dyn_cast<MulOperator>(I)) {
498 if (const auto *C = dyn_cast<ConstantInt>(MI->getOperand(0)))
499 if (C->getValue().isPowerOf2())
500 return true;
501 if (const auto *C = dyn_cast<ConstantInt>(MI->getOperand(1)))
502 if (C->getValue().isPowerOf2())
503 return true;
504 }
505 return false;
506}
507
Tim Northover3b0846e2014-05-24 12:50:23 +0000508// Computes the address to get to an object.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000509bool AArch64FastISel::computeAddress(const Value *Obj, Address &Addr, Type *Ty)
Juergen Ributzka843f14f2014-08-27 23:09:40 +0000510{
Tim Northover3b0846e2014-05-24 12:50:23 +0000511 const User *U = nullptr;
512 unsigned Opcode = Instruction::UserOp1;
513 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
514 // Don't walk into other basic blocks unless the object is an alloca from
515 // another block, otherwise it may not have a virtual register assigned.
516 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
517 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
518 Opcode = I->getOpcode();
519 U = I;
520 }
521 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
522 Opcode = C->getOpcode();
523 U = C;
524 }
525
Craig Toppere3dcce92015-08-01 22:20:21 +0000526 if (auto *Ty = dyn_cast<PointerType>(Obj->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +0000527 if (Ty->getAddressSpace() > 255)
528 // Fast instruction selection doesn't support the special
529 // address spaces.
530 return false;
531
532 switch (Opcode) {
533 default:
534 break;
535 case Instruction::BitCast: {
536 // Look through bitcasts.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000537 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000538 }
539 case Instruction::IntToPtr: {
540 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000541 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
542 TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000543 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000544 break;
545 }
546 case Instruction::PtrToInt: {
Juergen Ributzka843f14f2014-08-27 23:09:40 +0000547 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000548 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000549 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000550 break;
551 }
552 case Instruction::GetElementPtr: {
553 Address SavedAddr = Addr;
554 uint64_t TmpOffset = Addr.getOffset();
555
556 // Iterate through the GEP folding the constants into offsets where
557 // we can.
558 gep_type_iterator GTI = gep_type_begin(U);
559 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); i != e;
560 ++i, ++GTI) {
561 const Value *Op = *i;
562 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
563 const StructLayout *SL = DL.getStructLayout(STy);
564 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
565 TmpOffset += SL->getElementOffset(Idx);
566 } else {
567 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
568 for (;;) {
569 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
570 // Constant-offset addressing.
571 TmpOffset += CI->getSExtValue() * S;
572 break;
573 }
574 if (canFoldAddIntoGEP(U, Op)) {
575 // A compatible add with a constant operand. Fold the constant.
576 ConstantInt *CI =
577 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
578 TmpOffset += CI->getSExtValue() * S;
579 // Iterate on the other operand.
580 Op = cast<AddOperator>(Op)->getOperand(0);
581 continue;
582 }
583 // Unsupported
584 goto unsupported_gep;
585 }
586 }
587 }
588
589 // Try to grab the base operand now.
590 Addr.setOffset(TmpOffset);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000591 if (computeAddress(U->getOperand(0), Addr, Ty))
Tim Northover3b0846e2014-05-24 12:50:23 +0000592 return true;
593
594 // We failed, restore everything and try the other options.
595 Addr = SavedAddr;
596
597 unsupported_gep:
598 break;
599 }
600 case Instruction::Alloca: {
601 const AllocaInst *AI = cast<AllocaInst>(Obj);
602 DenseMap<const AllocaInst *, int>::iterator SI =
603 FuncInfo.StaticAllocaMap.find(AI);
604 if (SI != FuncInfo.StaticAllocaMap.end()) {
605 Addr.setKind(Address::FrameIndexBase);
606 Addr.setFI(SI->second);
607 return true;
608 }
609 break;
610 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000611 case Instruction::Add: {
Juergen Ributzka5dcb33b2014-08-01 19:40:16 +0000612 // Adds of constants are common and easy enough.
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000613 const Value *LHS = U->getOperand(0);
614 const Value *RHS = U->getOperand(1);
615
616 if (isa<ConstantInt>(LHS))
617 std::swap(LHS, RHS);
618
619 if (const ConstantInt *CI = dyn_cast<ConstantInt>(RHS)) {
Juergen Ributzka75b2f342014-10-07 03:40:03 +0000620 Addr.setOffset(Addr.getOffset() + CI->getSExtValue());
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000621 return computeAddress(LHS, Addr, Ty);
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000622 }
623
624 Address Backup = Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000625 if (computeAddress(LHS, Addr, Ty) && computeAddress(RHS, Addr, Ty))
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000626 return true;
627 Addr = Backup;
628
629 break;
630 }
Juergen Ributzka75b2f342014-10-07 03:40:03 +0000631 case Instruction::Sub: {
632 // Subs of constants are common and easy enough.
633 const Value *LHS = U->getOperand(0);
634 const Value *RHS = U->getOperand(1);
635
636 if (const ConstantInt *CI = dyn_cast<ConstantInt>(RHS)) {
637 Addr.setOffset(Addr.getOffset() - CI->getSExtValue());
638 return computeAddress(LHS, Addr, Ty);
639 }
640 break;
641 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000642 case Instruction::Shl: {
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000643 if (Addr.getOffsetReg())
644 break;
645
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000646 const auto *CI = dyn_cast<ConstantInt>(U->getOperand(1));
647 if (!CI)
648 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000649
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000650 unsigned Val = CI->getZExtValue();
651 if (Val < 1 || Val > 3)
652 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000653
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000654 uint64_t NumBytes = 0;
655 if (Ty && Ty->isSized()) {
656 uint64_t NumBits = DL.getTypeSizeInBits(Ty);
657 NumBytes = NumBits / 8;
658 if (!isPowerOf2_64(NumBits))
659 NumBytes = 0;
660 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000661
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000662 if (NumBytes != (1ULL << Val))
663 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000664
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000665 Addr.setShift(Val);
666 Addr.setExtendType(AArch64_AM::LSL);
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000667
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000668 const Value *Src = U->getOperand(0);
Pete Cooperf52123b2015-05-07 19:21:36 +0000669 if (const auto *I = dyn_cast<Instruction>(Src)) {
670 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
671 // Fold the zext or sext when it won't become a noop.
672 if (const auto *ZE = dyn_cast<ZExtInst>(I)) {
673 if (!isIntExtFree(ZE) &&
674 ZE->getOperand(0)->getType()->isIntegerTy(32)) {
675 Addr.setExtendType(AArch64_AM::UXTW);
676 Src = ZE->getOperand(0);
677 }
678 } else if (const auto *SE = dyn_cast<SExtInst>(I)) {
679 if (!isIntExtFree(SE) &&
680 SE->getOperand(0)->getType()->isIntegerTy(32)) {
681 Addr.setExtendType(AArch64_AM::SXTW);
682 Src = SE->getOperand(0);
683 }
684 }
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000685 }
686 }
687
688 if (const auto *AI = dyn_cast<BinaryOperator>(Src))
689 if (AI->getOpcode() == Instruction::And) {
690 const Value *LHS = AI->getOperand(0);
691 const Value *RHS = AI->getOperand(1);
692
693 if (const auto *C = dyn_cast<ConstantInt>(LHS))
694 if (C->getValue() == 0xffffffff)
695 std::swap(LHS, RHS);
696
697 if (const auto *C = dyn_cast<ConstantInt>(RHS))
698 if (C->getValue() == 0xffffffff) {
699 Addr.setExtendType(AArch64_AM::UXTW);
700 unsigned Reg = getRegForValue(LHS);
701 if (!Reg)
702 return false;
703 bool RegIsKill = hasTrivialKill(LHS);
704 Reg = fastEmitInst_extractsubreg(MVT::i32, Reg, RegIsKill,
705 AArch64::sub_32);
706 Addr.setOffsetReg(Reg);
707 return true;
708 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000709 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000710
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000711 unsigned Reg = getRegForValue(Src);
712 if (!Reg)
713 return false;
714 Addr.setOffsetReg(Reg);
715 return true;
Juergen Ributzka92e89782014-09-19 22:23:46 +0000716 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000717 case Instruction::Mul: {
718 if (Addr.getOffsetReg())
719 break;
720
721 if (!isMulPowOf2(U))
722 break;
723
724 const Value *LHS = U->getOperand(0);
725 const Value *RHS = U->getOperand(1);
726
727 // Canonicalize power-of-2 value to the RHS.
728 if (const auto *C = dyn_cast<ConstantInt>(LHS))
729 if (C->getValue().isPowerOf2())
730 std::swap(LHS, RHS);
731
732 assert(isa<ConstantInt>(RHS) && "Expected an ConstantInt.");
733 const auto *C = cast<ConstantInt>(RHS);
734 unsigned Val = C->getValue().logBase2();
735 if (Val < 1 || Val > 3)
736 break;
737
738 uint64_t NumBytes = 0;
739 if (Ty && Ty->isSized()) {
740 uint64_t NumBits = DL.getTypeSizeInBits(Ty);
741 NumBytes = NumBits / 8;
742 if (!isPowerOf2_64(NumBits))
743 NumBytes = 0;
744 }
745
746 if (NumBytes != (1ULL << Val))
747 break;
748
749 Addr.setShift(Val);
750 Addr.setExtendType(AArch64_AM::LSL);
751
Juergen Ributzka92e89782014-09-19 22:23:46 +0000752 const Value *Src = LHS;
Pete Cooperf52123b2015-05-07 19:21:36 +0000753 if (const auto *I = dyn_cast<Instruction>(Src)) {
754 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
755 // Fold the zext or sext when it won't become a noop.
756 if (const auto *ZE = dyn_cast<ZExtInst>(I)) {
757 if (!isIntExtFree(ZE) &&
758 ZE->getOperand(0)->getType()->isIntegerTy(32)) {
759 Addr.setExtendType(AArch64_AM::UXTW);
760 Src = ZE->getOperand(0);
761 }
762 } else if (const auto *SE = dyn_cast<SExtInst>(I)) {
763 if (!isIntExtFree(SE) &&
764 SE->getOperand(0)->getType()->isIntegerTy(32)) {
765 Addr.setExtendType(AArch64_AM::SXTW);
766 Src = SE->getOperand(0);
767 }
768 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000769 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000770 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000771
Juergen Ributzka92e89782014-09-19 22:23:46 +0000772 unsigned Reg = getRegForValue(Src);
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000773 if (!Reg)
774 return false;
775 Addr.setOffsetReg(Reg);
776 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +0000777 }
Juergen Ributzka99b77582014-09-18 05:40:41 +0000778 case Instruction::And: {
779 if (Addr.getOffsetReg())
780 break;
781
Juergen Ributzkac6f314b2014-12-09 19:44:38 +0000782 if (!Ty || DL.getTypeSizeInBits(Ty) != 8)
Juergen Ributzka99b77582014-09-18 05:40:41 +0000783 break;
784
785 const Value *LHS = U->getOperand(0);
786 const Value *RHS = U->getOperand(1);
787
788 if (const auto *C = dyn_cast<ConstantInt>(LHS))
789 if (C->getValue() == 0xffffffff)
790 std::swap(LHS, RHS);
791
Juergen Ributzka92e89782014-09-19 22:23:46 +0000792 if (const auto *C = dyn_cast<ConstantInt>(RHS))
Juergen Ributzka99b77582014-09-18 05:40:41 +0000793 if (C->getValue() == 0xffffffff) {
794 Addr.setShift(0);
795 Addr.setExtendType(AArch64_AM::LSL);
796 Addr.setExtendType(AArch64_AM::UXTW);
797
798 unsigned Reg = getRegForValue(LHS);
799 if (!Reg)
800 return false;
801 bool RegIsKill = hasTrivialKill(LHS);
802 Reg = fastEmitInst_extractsubreg(MVT::i32, Reg, RegIsKill,
803 AArch64::sub_32);
804 Addr.setOffsetReg(Reg);
805 return true;
806 }
807 break;
808 }
Juergen Ributzkaef3722d2014-10-07 03:40:06 +0000809 case Instruction::SExt:
810 case Instruction::ZExt: {
811 if (!Addr.getReg() || Addr.getOffsetReg())
812 break;
813
814 const Value *Src = nullptr;
815 // Fold the zext or sext when it won't become a noop.
816 if (const auto *ZE = dyn_cast<ZExtInst>(U)) {
817 if (!isIntExtFree(ZE) && ZE->getOperand(0)->getType()->isIntegerTy(32)) {
818 Addr.setExtendType(AArch64_AM::UXTW);
819 Src = ZE->getOperand(0);
820 }
821 } else if (const auto *SE = dyn_cast<SExtInst>(U)) {
822 if (!isIntExtFree(SE) && SE->getOperand(0)->getType()->isIntegerTy(32)) {
823 Addr.setExtendType(AArch64_AM::SXTW);
824 Src = SE->getOperand(0);
825 }
826 }
827
828 if (!Src)
829 break;
830
831 Addr.setShift(0);
832 unsigned Reg = getRegForValue(Src);
833 if (!Reg)
834 return false;
835 Addr.setOffsetReg(Reg);
836 return true;
837 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000838 } // end switch
Tim Northover3b0846e2014-05-24 12:50:23 +0000839
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000840 if (Addr.isRegBase() && !Addr.getReg()) {
841 unsigned Reg = getRegForValue(Obj);
842 if (!Reg)
843 return false;
844 Addr.setReg(Reg);
845 return true;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000846 }
847
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000848 if (!Addr.getOffsetReg()) {
849 unsigned Reg = getRegForValue(Obj);
850 if (!Reg)
851 return false;
852 Addr.setOffsetReg(Reg);
853 return true;
854 }
855
856 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +0000857}
858
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000859bool AArch64FastISel::computeCallAddress(const Value *V, Address &Addr) {
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000860 const User *U = nullptr;
861 unsigned Opcode = Instruction::UserOp1;
862 bool InMBB = true;
863
864 if (const auto *I = dyn_cast<Instruction>(V)) {
865 Opcode = I->getOpcode();
866 U = I;
867 InMBB = I->getParent() == FuncInfo.MBB->getBasicBlock();
868 } else if (const auto *C = dyn_cast<ConstantExpr>(V)) {
869 Opcode = C->getOpcode();
870 U = C;
871 }
872
873 switch (Opcode) {
874 default: break;
875 case Instruction::BitCast:
876 // Look past bitcasts if its operand is in the same BB.
877 if (InMBB)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000878 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000879 break;
880 case Instruction::IntToPtr:
881 // Look past no-op inttoptrs if its operand is in the same BB.
882 if (InMBB &&
Mehdi Amini44ede332015-07-09 02:09:04 +0000883 TLI.getValueType(DL, U->getOperand(0)->getType()) ==
884 TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000885 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000886 break;
887 case Instruction::PtrToInt:
888 // Look past no-op ptrtoints if its operand is in the same BB.
Mehdi Amini44ede332015-07-09 02:09:04 +0000889 if (InMBB && TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000890 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000891 break;
892 }
893
894 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
895 Addr.setGlobalValue(GV);
896 return true;
897 }
898
899 // If all else fails, try to materialize the value in a register.
900 if (!Addr.getGlobalValue()) {
901 Addr.setReg(getRegForValue(V));
902 return Addr.getReg() != 0;
903 }
904
905 return false;
906}
907
908
Tim Northover3b0846e2014-05-24 12:50:23 +0000909bool AArch64FastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000910 EVT evt = TLI.getValueType(DL, Ty, true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000911
912 // Only handle simple types.
913 if (evt == MVT::Other || !evt.isSimple())
914 return false;
915 VT = evt.getSimpleVT();
916
917 // This is a legal type, but it's not something we handle in fast-isel.
918 if (VT == MVT::f128)
919 return false;
920
921 // Handle all other legal types, i.e. a register that will directly hold this
922 // value.
923 return TLI.isTypeLegal(VT);
924}
925
Juergen Ributzka8a4b8be2014-09-02 22:33:53 +0000926/// \brief Determine if the value type is supported by FastISel.
927///
928/// FastISel for AArch64 can handle more value types than are legal. This adds
929/// simple value type such as i1, i8, and i16.
Juergen Ributzka6127b192014-09-15 21:27:54 +0000930bool AArch64FastISel::isTypeSupported(Type *Ty, MVT &VT, bool IsVectorAllowed) {
931 if (Ty->isVectorTy() && !IsVectorAllowed)
Juergen Ributzka8a4b8be2014-09-02 22:33:53 +0000932 return false;
933
934 if (isTypeLegal(Ty, VT))
935 return true;
936
937 // If this is a type than can be sign or zero-extended to a basic operation
938 // go ahead and accept it now.
939 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
940 return true;
941
942 return false;
943}
944
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000945bool AArch64FastISel::isValueAvailable(const Value *V) const {
946 if (!isa<Instruction>(V))
947 return true;
948
949 const auto *I = cast<Instruction>(V);
950 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB)
951 return true;
952
953 return false;
954}
955
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000956bool AArch64FastISel::simplifyAddress(Address &Addr, MVT VT) {
Juergen Ributzka0616d9d2014-09-30 00:49:54 +0000957 unsigned ScaleFactor = getImplicitScaleFactor(VT);
958 if (!ScaleFactor)
959 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +0000960
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000961 bool ImmediateOffsetNeedsLowering = false;
962 bool RegisterOffsetNeedsLowering = false;
963 int64_t Offset = Addr.getOffset();
964 if (((Offset < 0) || (Offset & (ScaleFactor - 1))) && !isInt<9>(Offset))
965 ImmediateOffsetNeedsLowering = true;
966 else if (Offset > 0 && !(Offset & (ScaleFactor - 1)) &&
967 !isUInt<12>(Offset / ScaleFactor))
968 ImmediateOffsetNeedsLowering = true;
969
970 // Cannot encode an offset register and an immediate offset in the same
971 // instruction. Fold the immediate offset into the load/store instruction and
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000972 // emit an additional add to take care of the offset register.
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000973 if (!ImmediateOffsetNeedsLowering && Addr.getOffset() && Addr.getOffsetReg())
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000974 RegisterOffsetNeedsLowering = true;
975
Juergen Ributzka3c1b2862014-08-27 21:38:33 +0000976 // Cannot encode zero register as base.
977 if (Addr.isRegBase() && Addr.getOffsetReg() && !Addr.getReg())
978 RegisterOffsetNeedsLowering = true;
979
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000980 // If this is a stack pointer and the offset needs to be simplified then put
Tim Northoverc141ad42014-06-10 09:52:44 +0000981 // the alloca address into a register, set the base type back to register and
982 // continue. This should almost never happen.
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000983 if ((ImmediateOffsetNeedsLowering || Addr.getOffsetReg()) && Addr.isFIBase())
984 {
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000985 unsigned ResultReg = createResultReg(&AArch64::GPR64spRegClass);
Tim Northoverc141ad42014-06-10 09:52:44 +0000986 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
987 ResultReg)
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000988 .addFrameIndex(Addr.getFI())
989 .addImm(0)
990 .addImm(0);
Tim Northoverc141ad42014-06-10 09:52:44 +0000991 Addr.setKind(Address::RegBase);
992 Addr.setReg(ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +0000993 }
994
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000995 if (RegisterOffsetNeedsLowering) {
996 unsigned ResultReg = 0;
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000997 if (Addr.getReg()) {
998 if (Addr.getExtendType() == AArch64_AM::SXTW ||
999 Addr.getExtendType() == AArch64_AM::UXTW )
1000 ResultReg = emitAddSub_rx(/*UseAdd=*/true, MVT::i64, Addr.getReg(),
1001 /*TODO:IsKill=*/false, Addr.getOffsetReg(),
1002 /*TODO:IsKill=*/false, Addr.getExtendType(),
1003 Addr.getShift());
1004 else
1005 ResultReg = emitAddSub_rs(/*UseAdd=*/true, MVT::i64, Addr.getReg(),
1006 /*TODO:IsKill=*/false, Addr.getOffsetReg(),
1007 /*TODO:IsKill=*/false, AArch64_AM::LSL,
1008 Addr.getShift());
1009 } else {
1010 if (Addr.getExtendType() == AArch64_AM::UXTW)
1011 ResultReg = emitLSL_ri(MVT::i64, MVT::i32, Addr.getOffsetReg(),
1012 /*Op0IsKill=*/false, Addr.getShift(),
1013 /*IsZExt=*/true);
1014 else if (Addr.getExtendType() == AArch64_AM::SXTW)
1015 ResultReg = emitLSL_ri(MVT::i64, MVT::i32, Addr.getOffsetReg(),
1016 /*Op0IsKill=*/false, Addr.getShift(),
1017 /*IsZExt=*/false);
1018 else
1019 ResultReg = emitLSL_ri(MVT::i64, MVT::i64, Addr.getOffsetReg(),
1020 /*Op0IsKill=*/false, Addr.getShift());
1021 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001022 if (!ResultReg)
1023 return false;
1024
1025 Addr.setReg(ResultReg);
1026 Addr.setOffsetReg(0);
1027 Addr.setShift(0);
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001028 Addr.setExtendType(AArch64_AM::InvalidShiftExtend);
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001029 }
1030
Tim Northover3b0846e2014-05-24 12:50:23 +00001031 // Since the offset is too large for the load/store instruction get the
1032 // reg+offset into a register.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001033 if (ImmediateOffsetNeedsLowering) {
Juergen Ributzka2fc85102014-09-18 07:04:49 +00001034 unsigned ResultReg;
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001035 if (Addr.getReg())
Juergen Ributzkaa33070c2014-09-18 05:40:47 +00001036 // Try to fold the immediate into the add instruction.
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001037 ResultReg = emitAdd_ri_(MVT::i64, Addr.getReg(), /*IsKill=*/false, Offset);
1038 else
Juergen Ributzka88e32512014-09-03 20:56:59 +00001039 ResultReg = fastEmit_i(MVT::i64, MVT::i64, ISD::Constant, Offset);
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001040
1041 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00001042 return false;
1043 Addr.setReg(ResultReg);
1044 Addr.setOffset(0);
1045 }
1046 return true;
1047}
1048
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001049void AArch64FastISel::addLoadStoreOperands(Address &Addr,
Tim Northover3b0846e2014-05-24 12:50:23 +00001050 const MachineInstrBuilder &MIB,
Juergen Ributzka241fd482014-08-08 17:24:10 +00001051 unsigned Flags,
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001052 unsigned ScaleFactor,
1053 MachineMemOperand *MMO) {
1054 int64_t Offset = Addr.getOffset() / ScaleFactor;
Tim Northover3b0846e2014-05-24 12:50:23 +00001055 // Frame base works a bit differently. Handle it separately.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001056 if (Addr.isFIBase()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001057 int FI = Addr.getFI();
1058 // FIXME: We shouldn't be using getObjectSize/getObjectAlignment. The size
1059 // and alignment should be based on the VT.
Juergen Ributzka241fd482014-08-08 17:24:10 +00001060 MMO = FuncInfo.MF->getMachineMemOperand(
Alex Lorenze40c8a22015-08-11 23:09:45 +00001061 MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
1062 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Tim Northover3b0846e2014-05-24 12:50:23 +00001063 // Now add the rest of the operands.
Juergen Ributzka241fd482014-08-08 17:24:10 +00001064 MIB.addFrameIndex(FI).addImm(Offset);
Tim Northover3b0846e2014-05-24 12:50:23 +00001065 } else {
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001066 assert(Addr.isRegBase() && "Unexpected address kind.");
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001067 const MCInstrDesc &II = MIB->getDesc();
1068 unsigned Idx = (Flags & MachineMemOperand::MOStore) ? 1 : 0;
1069 Addr.setReg(
1070 constrainOperandRegClass(II, Addr.getReg(), II.getNumDefs()+Idx));
1071 Addr.setOffsetReg(
1072 constrainOperandRegClass(II, Addr.getOffsetReg(), II.getNumDefs()+Idx+1));
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001073 if (Addr.getOffsetReg()) {
1074 assert(Addr.getOffset() == 0 && "Unexpected offset");
1075 bool IsSigned = Addr.getExtendType() == AArch64_AM::SXTW ||
1076 Addr.getExtendType() == AArch64_AM::SXTX;
1077 MIB.addReg(Addr.getReg());
1078 MIB.addReg(Addr.getOffsetReg());
1079 MIB.addImm(IsSigned);
1080 MIB.addImm(Addr.getShift() != 0);
Juergen Ributzka6de054a2014-10-27 18:21:58 +00001081 } else
1082 MIB.addReg(Addr.getReg()).addImm(Offset);
Tim Northover3b0846e2014-05-24 12:50:23 +00001083 }
Juergen Ributzka241fd482014-08-08 17:24:10 +00001084
1085 if (MMO)
1086 MIB.addMemOperand(MMO);
Tim Northover3b0846e2014-05-24 12:50:23 +00001087}
1088
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001089unsigned AArch64FastISel::emitAddSub(bool UseAdd, MVT RetVT, const Value *LHS,
1090 const Value *RHS, bool SetFlags,
1091 bool WantResult, bool IsZExt) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001092 AArch64_AM::ShiftExtendType ExtendType = AArch64_AM::InvalidShiftExtend;
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001093 bool NeedExtend = false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001094 switch (RetVT.SimpleTy) {
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001095 default:
1096 return 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001097 case MVT::i1:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001098 NeedExtend = true;
1099 break;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001100 case MVT::i8:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001101 NeedExtend = true;
1102 ExtendType = IsZExt ? AArch64_AM::UXTB : AArch64_AM::SXTB;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001103 break;
1104 case MVT::i16:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001105 NeedExtend = true;
1106 ExtendType = IsZExt ? AArch64_AM::UXTH : AArch64_AM::SXTH;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001107 break;
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001108 case MVT::i32: // fall-through
1109 case MVT::i64:
1110 break;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001111 }
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001112 MVT SrcVT = RetVT;
1113 RetVT.SimpleTy = std::max(RetVT.SimpleTy, MVT::i32);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001114
1115 // Canonicalize immediates to the RHS first.
Juergen Ributzka7ccebec2014-10-27 19:58:36 +00001116 if (UseAdd && isa<Constant>(LHS) && !isa<Constant>(RHS))
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001117 std::swap(LHS, RHS);
1118
Juergen Ributzka3871c692014-09-17 19:51:38 +00001119 // Canonicalize mul by power of 2 to the RHS.
1120 if (UseAdd && LHS->hasOneUse() && isValueAvailable(LHS))
1121 if (isMulPowOf2(LHS))
1122 std::swap(LHS, RHS);
1123
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001124 // Canonicalize shift immediate to the RHS.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001125 if (UseAdd && LHS->hasOneUse() && isValueAvailable(LHS))
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001126 if (const auto *SI = dyn_cast<BinaryOperator>(LHS))
1127 if (isa<ConstantInt>(SI->getOperand(1)))
1128 if (SI->getOpcode() == Instruction::Shl ||
1129 SI->getOpcode() == Instruction::LShr ||
1130 SI->getOpcode() == Instruction::AShr )
1131 std::swap(LHS, RHS);
1132
1133 unsigned LHSReg = getRegForValue(LHS);
1134 if (!LHSReg)
1135 return 0;
1136 bool LHSIsKill = hasTrivialKill(LHS);
1137
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001138 if (NeedExtend)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001139 LHSReg = emitIntExt(SrcVT, LHSReg, RetVT, IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001140
1141 unsigned ResultReg = 0;
1142 if (const auto *C = dyn_cast<ConstantInt>(RHS)) {
1143 uint64_t Imm = IsZExt ? C->getZExtValue() : C->getSExtValue();
1144 if (C->isNegative())
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001145 ResultReg = emitAddSub_ri(!UseAdd, RetVT, LHSReg, LHSIsKill, -Imm,
1146 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001147 else
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001148 ResultReg = emitAddSub_ri(UseAdd, RetVT, LHSReg, LHSIsKill, Imm, SetFlags,
1149 WantResult);
Juergen Ributzka7ccebec2014-10-27 19:58:36 +00001150 } else if (const auto *C = dyn_cast<Constant>(RHS))
1151 if (C->isNullValue())
1152 ResultReg = emitAddSub_ri(UseAdd, RetVT, LHSReg, LHSIsKill, 0, SetFlags,
1153 WantResult);
1154
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001155 if (ResultReg)
1156 return ResultReg;
1157
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001158 // Only extend the RHS within the instruction if there is a valid extend type.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001159 if (ExtendType != AArch64_AM::InvalidShiftExtend && RHS->hasOneUse() &&
1160 isValueAvailable(RHS)) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001161 if (const auto *SI = dyn_cast<BinaryOperator>(RHS))
1162 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1)))
1163 if ((SI->getOpcode() == Instruction::Shl) && (C->getZExtValue() < 4)) {
1164 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1165 if (!RHSReg)
1166 return 0;
1167 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001168 return emitAddSub_rx(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1169 RHSIsKill, ExtendType, C->getZExtValue(),
1170 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001171 }
1172 unsigned RHSReg = getRegForValue(RHS);
1173 if (!RHSReg)
1174 return 0;
1175 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001176 return emitAddSub_rx(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1177 ExtendType, 0, SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001178 }
1179
Juergen Ributzka3871c692014-09-17 19:51:38 +00001180 // Check if the mul can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001181 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka3871c692014-09-17 19:51:38 +00001182 if (isMulPowOf2(RHS)) {
1183 const Value *MulLHS = cast<MulOperator>(RHS)->getOperand(0);
1184 const Value *MulRHS = cast<MulOperator>(RHS)->getOperand(1);
1185
1186 if (const auto *C = dyn_cast<ConstantInt>(MulLHS))
1187 if (C->getValue().isPowerOf2())
1188 std::swap(MulLHS, MulRHS);
1189
1190 assert(isa<ConstantInt>(MulRHS) && "Expected a ConstantInt.");
1191 uint64_t ShiftVal = cast<ConstantInt>(MulRHS)->getValue().logBase2();
1192 unsigned RHSReg = getRegForValue(MulLHS);
1193 if (!RHSReg)
1194 return 0;
1195 bool RHSIsKill = hasTrivialKill(MulLHS);
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001196 ResultReg = emitAddSub_rs(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1197 RHSIsKill, AArch64_AM::LSL, ShiftVal, SetFlags,
1198 WantResult);
1199 if (ResultReg)
1200 return ResultReg;
Juergen Ributzka3871c692014-09-17 19:51:38 +00001201 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001202 }
Juergen Ributzka3871c692014-09-17 19:51:38 +00001203
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001204 // Check if the shift can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001205 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00001206 if (const auto *SI = dyn_cast<BinaryOperator>(RHS)) {
1207 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1))) {
1208 AArch64_AM::ShiftExtendType ShiftType = AArch64_AM::InvalidShiftExtend;
1209 switch (SI->getOpcode()) {
1210 default: break;
1211 case Instruction::Shl: ShiftType = AArch64_AM::LSL; break;
1212 case Instruction::LShr: ShiftType = AArch64_AM::LSR; break;
1213 case Instruction::AShr: ShiftType = AArch64_AM::ASR; break;
1214 }
1215 uint64_t ShiftVal = C->getZExtValue();
1216 if (ShiftType != AArch64_AM::InvalidShiftExtend) {
1217 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1218 if (!RHSReg)
1219 return 0;
1220 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001221 ResultReg = emitAddSub_rs(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1222 RHSIsKill, ShiftType, ShiftVal, SetFlags,
1223 WantResult);
1224 if (ResultReg)
1225 return ResultReg;
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00001226 }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001227 }
1228 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001229 }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001230
1231 unsigned RHSReg = getRegForValue(RHS);
1232 if (!RHSReg)
1233 return 0;
1234 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001235
1236 if (NeedExtend)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001237 RHSReg = emitIntExt(SrcVT, RHSReg, RetVT, IsZExt);
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001238
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001239 return emitAddSub_rr(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1240 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001241}
1242
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001243unsigned AArch64FastISel::emitAddSub_rr(bool UseAdd, MVT RetVT, unsigned LHSReg,
1244 bool LHSIsKill, unsigned RHSReg,
1245 bool RHSIsKill, bool SetFlags,
1246 bool WantResult) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001247 assert(LHSReg && RHSReg && "Invalid register number.");
1248
1249 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1250 return 0;
1251
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001252 static const unsigned OpcTable[2][2][2] = {
1253 { { AArch64::SUBWrr, AArch64::SUBXrr },
1254 { AArch64::ADDWrr, AArch64::ADDXrr } },
1255 { { AArch64::SUBSWrr, AArch64::SUBSXrr },
1256 { AArch64::ADDSWrr, AArch64::ADDSXrr } }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001257 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001258 bool Is64Bit = RetVT == MVT::i64;
1259 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1260 const TargetRegisterClass *RC =
1261 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001262 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001263 if (WantResult)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001264 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001265 else
1266 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001267
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001268 const MCInstrDesc &II = TII.get(Opc);
1269 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1270 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1271 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001272 .addReg(LHSReg, getKillRegState(LHSIsKill))
1273 .addReg(RHSReg, getKillRegState(RHSIsKill));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001274 return ResultReg;
1275}
1276
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001277unsigned AArch64FastISel::emitAddSub_ri(bool UseAdd, MVT RetVT, unsigned LHSReg,
1278 bool LHSIsKill, uint64_t Imm,
1279 bool SetFlags, bool WantResult) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001280 assert(LHSReg && "Invalid register number.");
1281
1282 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1283 return 0;
1284
1285 unsigned ShiftImm;
1286 if (isUInt<12>(Imm))
1287 ShiftImm = 0;
1288 else if ((Imm & 0xfff000) == Imm) {
1289 ShiftImm = 12;
1290 Imm >>= 12;
1291 } else
1292 return 0;
1293
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001294 static const unsigned OpcTable[2][2][2] = {
1295 { { AArch64::SUBWri, AArch64::SUBXri },
1296 { AArch64::ADDWri, AArch64::ADDXri } },
1297 { { AArch64::SUBSWri, AArch64::SUBSXri },
1298 { AArch64::ADDSWri, AArch64::ADDSXri } }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001299 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001300 bool Is64Bit = RetVT == MVT::i64;
1301 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1302 const TargetRegisterClass *RC;
1303 if (SetFlags)
1304 RC = Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
1305 else
1306 RC = Is64Bit ? &AArch64::GPR64spRegClass : &AArch64::GPR32spRegClass;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001307 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001308 if (WantResult)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001309 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001310 else
1311 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001312
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001313 const MCInstrDesc &II = TII.get(Opc);
1314 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1315 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001316 .addReg(LHSReg, getKillRegState(LHSIsKill))
1317 .addImm(Imm)
1318 .addImm(getShifterImm(AArch64_AM::LSL, ShiftImm));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001319 return ResultReg;
1320}
1321
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001322unsigned AArch64FastISel::emitAddSub_rs(bool UseAdd, MVT RetVT, unsigned LHSReg,
1323 bool LHSIsKill, unsigned RHSReg,
1324 bool RHSIsKill,
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001325 AArch64_AM::ShiftExtendType ShiftType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001326 uint64_t ShiftImm, bool SetFlags,
1327 bool WantResult) {
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001328 assert(LHSReg && RHSReg && "Invalid register number.");
1329
1330 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1331 return 0;
1332
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001333 // Don't deal with undefined shifts.
1334 if (ShiftImm >= RetVT.getSizeInBits())
1335 return 0;
1336
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001337 static const unsigned OpcTable[2][2][2] = {
1338 { { AArch64::SUBWrs, AArch64::SUBXrs },
1339 { AArch64::ADDWrs, AArch64::ADDXrs } },
1340 { { AArch64::SUBSWrs, AArch64::SUBSXrs },
1341 { AArch64::ADDSWrs, AArch64::ADDSXrs } }
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001342 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001343 bool Is64Bit = RetVT == MVT::i64;
1344 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1345 const TargetRegisterClass *RC =
1346 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001347 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001348 if (WantResult)
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001349 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001350 else
1351 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001352
1353 const MCInstrDesc &II = TII.get(Opc);
1354 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1355 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1356 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1357 .addReg(LHSReg, getKillRegState(LHSIsKill))
1358 .addReg(RHSReg, getKillRegState(RHSIsKill))
1359 .addImm(getShifterImm(ShiftType, ShiftImm));
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001360 return ResultReg;
1361}
1362
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001363unsigned AArch64FastISel::emitAddSub_rx(bool UseAdd, MVT RetVT, unsigned LHSReg,
1364 bool LHSIsKill, unsigned RHSReg,
1365 bool RHSIsKill,
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001366 AArch64_AM::ShiftExtendType ExtType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001367 uint64_t ShiftImm, bool SetFlags,
1368 bool WantResult) {
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001369 assert(LHSReg && RHSReg && "Invalid register number.");
1370
1371 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1372 return 0;
1373
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001374 if (ShiftImm >= 4)
1375 return 0;
1376
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001377 static const unsigned OpcTable[2][2][2] = {
1378 { { AArch64::SUBWrx, AArch64::SUBXrx },
1379 { AArch64::ADDWrx, AArch64::ADDXrx } },
1380 { { AArch64::SUBSWrx, AArch64::SUBSXrx },
1381 { AArch64::ADDSWrx, AArch64::ADDSXrx } }
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001382 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001383 bool Is64Bit = RetVT == MVT::i64;
1384 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1385 const TargetRegisterClass *RC = nullptr;
1386 if (SetFlags)
1387 RC = Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
1388 else
1389 RC = Is64Bit ? &AArch64::GPR64spRegClass : &AArch64::GPR32spRegClass;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001390 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001391 if (WantResult)
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001392 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001393 else
1394 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001395
1396 const MCInstrDesc &II = TII.get(Opc);
1397 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1398 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1399 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1400 .addReg(LHSReg, getKillRegState(LHSIsKill))
1401 .addReg(RHSReg, getKillRegState(RHSIsKill))
1402 .addImm(getArithExtendImm(ExtType, ShiftImm));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001403 return ResultReg;
1404}
1405
1406bool AArch64FastISel::emitCmp(const Value *LHS, const Value *RHS, bool IsZExt) {
1407 Type *Ty = LHS->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001408 EVT EVT = TLI.getValueType(DL, Ty, true);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001409 if (!EVT.isSimple())
1410 return false;
1411 MVT VT = EVT.getSimpleVT();
1412
1413 switch (VT.SimpleTy) {
1414 default:
1415 return false;
1416 case MVT::i1:
1417 case MVT::i8:
1418 case MVT::i16:
1419 case MVT::i32:
1420 case MVT::i64:
1421 return emitICmp(VT, LHS, RHS, IsZExt);
1422 case MVT::f32:
1423 case MVT::f64:
1424 return emitFCmp(VT, LHS, RHS);
1425 }
1426}
1427
1428bool AArch64FastISel::emitICmp(MVT RetVT, const Value *LHS, const Value *RHS,
1429 bool IsZExt) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001430 return emitSub(RetVT, LHS, RHS, /*SetFlags=*/true, /*WantResult=*/false,
1431 IsZExt) != 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001432}
1433
1434bool AArch64FastISel::emitICmp_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
1435 uint64_t Imm) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001436 return emitAddSub_ri(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, Imm,
1437 /*SetFlags=*/true, /*WantResult=*/false) != 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001438}
1439
1440bool AArch64FastISel::emitFCmp(MVT RetVT, const Value *LHS, const Value *RHS) {
1441 if (RetVT != MVT::f32 && RetVT != MVT::f64)
1442 return false;
1443
1444 // Check to see if the 2nd operand is a constant that we can encode directly
1445 // in the compare.
1446 bool UseImm = false;
1447 if (const auto *CFP = dyn_cast<ConstantFP>(RHS))
1448 if (CFP->isZero() && !CFP->isNegative())
1449 UseImm = true;
1450
1451 unsigned LHSReg = getRegForValue(LHS);
1452 if (!LHSReg)
1453 return false;
1454 bool LHSIsKill = hasTrivialKill(LHS);
1455
1456 if (UseImm) {
1457 unsigned Opc = (RetVT == MVT::f64) ? AArch64::FCMPDri : AArch64::FCMPSri;
1458 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
1459 .addReg(LHSReg, getKillRegState(LHSIsKill));
1460 return true;
1461 }
1462
1463 unsigned RHSReg = getRegForValue(RHS);
1464 if (!RHSReg)
1465 return false;
1466 bool RHSIsKill = hasTrivialKill(RHS);
1467
1468 unsigned Opc = (RetVT == MVT::f64) ? AArch64::FCMPDrr : AArch64::FCMPSrr;
1469 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
1470 .addReg(LHSReg, getKillRegState(LHSIsKill))
1471 .addReg(RHSReg, getKillRegState(RHSIsKill));
1472 return true;
1473}
1474
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001475unsigned AArch64FastISel::emitAdd(MVT RetVT, const Value *LHS, const Value *RHS,
1476 bool SetFlags, bool WantResult, bool IsZExt) {
1477 return emitAddSub(/*UseAdd=*/true, RetVT, LHS, RHS, SetFlags, WantResult,
1478 IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001479}
1480
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001481/// \brief This method is a wrapper to simplify add emission.
1482///
1483/// First try to emit an add with an immediate operand using emitAddSub_ri. If
1484/// that fails, then try to materialize the immediate into a register and use
1485/// emitAddSub_rr instead.
1486unsigned AArch64FastISel::emitAdd_ri_(MVT VT, unsigned Op0, bool Op0IsKill,
1487 int64_t Imm) {
1488 unsigned ResultReg;
1489 if (Imm < 0)
1490 ResultReg = emitAddSub_ri(false, VT, Op0, Op0IsKill, -Imm);
1491 else
1492 ResultReg = emitAddSub_ri(true, VT, Op0, Op0IsKill, Imm);
1493
1494 if (ResultReg)
1495 return ResultReg;
1496
1497 unsigned CReg = fastEmit_i(VT, VT, ISD::Constant, Imm);
1498 if (!CReg)
1499 return 0;
1500
1501 ResultReg = emitAddSub_rr(true, VT, Op0, Op0IsKill, CReg, true);
1502 return ResultReg;
1503}
1504
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001505unsigned AArch64FastISel::emitSub(MVT RetVT, const Value *LHS, const Value *RHS,
1506 bool SetFlags, bool WantResult, bool IsZExt) {
1507 return emitAddSub(/*UseAdd=*/false, RetVT, LHS, RHS, SetFlags, WantResult,
1508 IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001509}
1510
1511unsigned AArch64FastISel::emitSubs_rr(MVT RetVT, unsigned LHSReg,
1512 bool LHSIsKill, unsigned RHSReg,
1513 bool RHSIsKill, bool WantResult) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001514 return emitAddSub_rr(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, RHSReg,
1515 RHSIsKill, /*SetFlags=*/true, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001516}
1517
1518unsigned AArch64FastISel::emitSubs_rs(MVT RetVT, unsigned LHSReg,
1519 bool LHSIsKill, unsigned RHSReg,
1520 bool RHSIsKill,
1521 AArch64_AM::ShiftExtendType ShiftType,
1522 uint64_t ShiftImm, bool WantResult) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001523 return emitAddSub_rs(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, RHSReg,
1524 RHSIsKill, ShiftType, ShiftImm, /*SetFlags=*/true,
1525 WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001526}
1527
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001528unsigned AArch64FastISel::emitLogicalOp(unsigned ISDOpc, MVT RetVT,
1529 const Value *LHS, const Value *RHS) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001530 // Canonicalize immediates to the RHS first.
1531 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS))
1532 std::swap(LHS, RHS);
1533
Juergen Ributzka3871c692014-09-17 19:51:38 +00001534 // Canonicalize mul by power-of-2 to the RHS.
1535 if (LHS->hasOneUse() && isValueAvailable(LHS))
1536 if (isMulPowOf2(LHS))
1537 std::swap(LHS, RHS);
1538
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001539 // Canonicalize shift immediate to the RHS.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001540 if (LHS->hasOneUse() && isValueAvailable(LHS))
1541 if (const auto *SI = dyn_cast<ShlOperator>(LHS))
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001542 if (isa<ConstantInt>(SI->getOperand(1)))
Juergen Ributzka3871c692014-09-17 19:51:38 +00001543 std::swap(LHS, RHS);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001544
1545 unsigned LHSReg = getRegForValue(LHS);
1546 if (!LHSReg)
1547 return 0;
1548 bool LHSIsKill = hasTrivialKill(LHS);
1549
1550 unsigned ResultReg = 0;
1551 if (const auto *C = dyn_cast<ConstantInt>(RHS)) {
1552 uint64_t Imm = C->getZExtValue();
1553 ResultReg = emitLogicalOp_ri(ISDOpc, RetVT, LHSReg, LHSIsKill, Imm);
1554 }
1555 if (ResultReg)
1556 return ResultReg;
1557
Juergen Ributzka3871c692014-09-17 19:51:38 +00001558 // Check if the mul can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001559 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka3871c692014-09-17 19:51:38 +00001560 if (isMulPowOf2(RHS)) {
1561 const Value *MulLHS = cast<MulOperator>(RHS)->getOperand(0);
1562 const Value *MulRHS = cast<MulOperator>(RHS)->getOperand(1);
1563
1564 if (const auto *C = dyn_cast<ConstantInt>(MulLHS))
1565 if (C->getValue().isPowerOf2())
1566 std::swap(MulLHS, MulRHS);
1567
1568 assert(isa<ConstantInt>(MulRHS) && "Expected a ConstantInt.");
1569 uint64_t ShiftVal = cast<ConstantInt>(MulRHS)->getValue().logBase2();
1570
1571 unsigned RHSReg = getRegForValue(MulLHS);
1572 if (!RHSReg)
1573 return 0;
1574 bool RHSIsKill = hasTrivialKill(MulLHS);
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001575 ResultReg = emitLogicalOp_rs(ISDOpc, RetVT, LHSReg, LHSIsKill, RHSReg,
1576 RHSIsKill, ShiftVal);
1577 if (ResultReg)
1578 return ResultReg;
Juergen Ributzka3871c692014-09-17 19:51:38 +00001579 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001580 }
Juergen Ributzka3871c692014-09-17 19:51:38 +00001581
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001582 // Check if the shift can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001583 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka3871c692014-09-17 19:51:38 +00001584 if (const auto *SI = dyn_cast<ShlOperator>(RHS))
1585 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1))) {
1586 uint64_t ShiftVal = C->getZExtValue();
1587 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1588 if (!RHSReg)
1589 return 0;
1590 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001591 ResultReg = emitLogicalOp_rs(ISDOpc, RetVT, LHSReg, LHSIsKill, RHSReg,
1592 RHSIsKill, ShiftVal);
1593 if (ResultReg)
1594 return ResultReg;
Juergen Ributzka3871c692014-09-17 19:51:38 +00001595 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001596 }
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001597
1598 unsigned RHSReg = getRegForValue(RHS);
1599 if (!RHSReg)
1600 return 0;
1601 bool RHSIsKill = hasTrivialKill(RHS);
1602
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001603 MVT VT = std::max(MVT::i32, RetVT.SimpleTy);
1604 ResultReg = fastEmit_rr(VT, VT, ISDOpc, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
1605 if (RetVT >= MVT::i8 && RetVT <= MVT::i16) {
1606 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1607 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1608 }
1609 return ResultReg;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001610}
1611
1612unsigned AArch64FastISel::emitLogicalOp_ri(unsigned ISDOpc, MVT RetVT,
1613 unsigned LHSReg, bool LHSIsKill,
1614 uint64_t Imm) {
1615 assert((ISD::AND + 1 == ISD::OR) && (ISD::AND + 2 == ISD::XOR) &&
1616 "ISD nodes are not consecutive!");
1617 static const unsigned OpcTable[3][2] = {
1618 { AArch64::ANDWri, AArch64::ANDXri },
1619 { AArch64::ORRWri, AArch64::ORRXri },
1620 { AArch64::EORWri, AArch64::EORXri }
1621 };
1622 const TargetRegisterClass *RC;
1623 unsigned Opc;
1624 unsigned RegSize;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001625 switch (RetVT.SimpleTy) {
1626 default:
1627 return 0;
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001628 case MVT::i1:
1629 case MVT::i8:
1630 case MVT::i16:
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001631 case MVT::i32: {
1632 unsigned Idx = ISDOpc - ISD::AND;
1633 Opc = OpcTable[Idx][0];
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001634 RC = &AArch64::GPR32spRegClass;
1635 RegSize = 32;
1636 break;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001637 }
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001638 case MVT::i64:
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001639 Opc = OpcTable[ISDOpc - ISD::AND][1];
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001640 RC = &AArch64::GPR64spRegClass;
1641 RegSize = 64;
1642 break;
1643 }
1644
1645 if (!AArch64_AM::isLogicalImmediate(Imm, RegSize))
1646 return 0;
1647
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001648 unsigned ResultReg =
1649 fastEmitInst_ri(Opc, RC, LHSReg, LHSIsKill,
1650 AArch64_AM::encodeLogicalImmediate(Imm, RegSize));
1651 if (RetVT >= MVT::i8 && RetVT <= MVT::i16 && ISDOpc != ISD::AND) {
1652 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1653 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1654 }
1655 return ResultReg;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001656}
1657
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001658unsigned AArch64FastISel::emitLogicalOp_rs(unsigned ISDOpc, MVT RetVT,
1659 unsigned LHSReg, bool LHSIsKill,
1660 unsigned RHSReg, bool RHSIsKill,
1661 uint64_t ShiftImm) {
1662 assert((ISD::AND + 1 == ISD::OR) && (ISD::AND + 2 == ISD::XOR) &&
1663 "ISD nodes are not consecutive!");
1664 static const unsigned OpcTable[3][2] = {
1665 { AArch64::ANDWrs, AArch64::ANDXrs },
1666 { AArch64::ORRWrs, AArch64::ORRXrs },
1667 { AArch64::EORWrs, AArch64::EORXrs }
1668 };
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001669
1670 // Don't deal with undefined shifts.
1671 if (ShiftImm >= RetVT.getSizeInBits())
1672 return 0;
1673
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001674 const TargetRegisterClass *RC;
1675 unsigned Opc;
1676 switch (RetVT.SimpleTy) {
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001677 default:
1678 return 0;
1679 case MVT::i1:
1680 case MVT::i8:
1681 case MVT::i16:
1682 case MVT::i32:
1683 Opc = OpcTable[ISDOpc - ISD::AND][0];
1684 RC = &AArch64::GPR32RegClass;
1685 break;
1686 case MVT::i64:
1687 Opc = OpcTable[ISDOpc - ISD::AND][1];
1688 RC = &AArch64::GPR64RegClass;
1689 break;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001690 }
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001691 unsigned ResultReg =
1692 fastEmitInst_rri(Opc, RC, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1693 AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftImm));
1694 if (RetVT >= MVT::i8 && RetVT <= MVT::i16) {
1695 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1696 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1697 }
1698 return ResultReg;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001699}
1700
1701unsigned AArch64FastISel::emitAnd_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
1702 uint64_t Imm) {
1703 return emitLogicalOp_ri(ISD::AND, RetVT, LHSReg, LHSIsKill, Imm);
1704}
1705
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001706unsigned AArch64FastISel::emitLoad(MVT VT, MVT RetVT, Address Addr,
1707 bool WantZExt, MachineMemOperand *MMO) {
Sanjay Patel910d5da2015-07-01 17:58:53 +00001708 if (!TLI.allowsMisalignedMemoryAccesses(VT))
Evgeny Astigeevichff1f4be2015-06-15 15:48:44 +00001709 return 0;
1710
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001711 // Simplify this down to something we can handle.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001712 if (!simplifyAddress(Addr, VT))
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001713 return 0;
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001714
Juergen Ributzka0616d9d2014-09-30 00:49:54 +00001715 unsigned ScaleFactor = getImplicitScaleFactor(VT);
1716 if (!ScaleFactor)
1717 llvm_unreachable("Unexpected value type.");
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001718
Tim Northover3b0846e2014-05-24 12:50:23 +00001719 // Negative offsets require unscaled, 9-bit, signed immediate offsets.
1720 // Otherwise, we try using scaled, 12-bit, unsigned immediate offsets.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001721 bool UseScaled = true;
1722 if ((Addr.getOffset() < 0) || (Addr.getOffset() & (ScaleFactor - 1))) {
1723 UseScaled = false;
1724 ScaleFactor = 1;
1725 }
1726
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001727 static const unsigned GPOpcTable[2][8][4] = {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001728 // Sign-extend.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001729 { { AArch64::LDURSBWi, AArch64::LDURSHWi, AArch64::LDURWi,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001730 AArch64::LDURXi },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001731 { AArch64::LDURSBXi, AArch64::LDURSHXi, AArch64::LDURSWi,
1732 AArch64::LDURXi },
1733 { AArch64::LDRSBWui, AArch64::LDRSHWui, AArch64::LDRWui,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001734 AArch64::LDRXui },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001735 { AArch64::LDRSBXui, AArch64::LDRSHXui, AArch64::LDRSWui,
1736 AArch64::LDRXui },
1737 { AArch64::LDRSBWroX, AArch64::LDRSHWroX, AArch64::LDRWroX,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001738 AArch64::LDRXroX },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001739 { AArch64::LDRSBXroX, AArch64::LDRSHXroX, AArch64::LDRSWroX,
1740 AArch64::LDRXroX },
1741 { AArch64::LDRSBWroW, AArch64::LDRSHWroW, AArch64::LDRWroW,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001742 AArch64::LDRXroW },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001743 { AArch64::LDRSBXroW, AArch64::LDRSHXroW, AArch64::LDRSWroW,
1744 AArch64::LDRXroW }
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001745 },
1746 // Zero-extend.
1747 { { AArch64::LDURBBi, AArch64::LDURHHi, AArch64::LDURWi,
1748 AArch64::LDURXi },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001749 { AArch64::LDURBBi, AArch64::LDURHHi, AArch64::LDURWi,
1750 AArch64::LDURXi },
1751 { AArch64::LDRBBui, AArch64::LDRHHui, AArch64::LDRWui,
1752 AArch64::LDRXui },
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001753 { AArch64::LDRBBui, AArch64::LDRHHui, AArch64::LDRWui,
1754 AArch64::LDRXui },
1755 { AArch64::LDRBBroX, AArch64::LDRHHroX, AArch64::LDRWroX,
1756 AArch64::LDRXroX },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001757 { AArch64::LDRBBroX, AArch64::LDRHHroX, AArch64::LDRWroX,
1758 AArch64::LDRXroX },
1759 { AArch64::LDRBBroW, AArch64::LDRHHroW, AArch64::LDRWroW,
1760 AArch64::LDRXroW },
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001761 { AArch64::LDRBBroW, AArch64::LDRHHroW, AArch64::LDRWroW,
1762 AArch64::LDRXroW }
1763 }
1764 };
1765
1766 static const unsigned FPOpcTable[4][2] = {
1767 { AArch64::LDURSi, AArch64::LDURDi },
1768 { AArch64::LDRSui, AArch64::LDRDui },
1769 { AArch64::LDRSroX, AArch64::LDRDroX },
1770 { AArch64::LDRSroW, AArch64::LDRDroW }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001771 };
Tim Northover3b0846e2014-05-24 12:50:23 +00001772
1773 unsigned Opc;
1774 const TargetRegisterClass *RC;
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001775 bool UseRegOffset = Addr.isRegBase() && !Addr.getOffset() && Addr.getReg() &&
1776 Addr.getOffsetReg();
1777 unsigned Idx = UseRegOffset ? 2 : UseScaled ? 1 : 0;
1778 if (Addr.getExtendType() == AArch64_AM::UXTW ||
1779 Addr.getExtendType() == AArch64_AM::SXTW)
1780 Idx++;
1781
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001782 bool IsRet64Bit = RetVT == MVT::i64;
Tim Northover3b0846e2014-05-24 12:50:23 +00001783 switch (VT.SimpleTy) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001784 default:
1785 llvm_unreachable("Unexpected value type.");
1786 case MVT::i1: // Intentional fall-through.
1787 case MVT::i8:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001788 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][0];
1789 RC = (IsRet64Bit && !WantZExt) ?
1790 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001791 break;
1792 case MVT::i16:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001793 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][1];
1794 RC = (IsRet64Bit && !WantZExt) ?
1795 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001796 break;
1797 case MVT::i32:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001798 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][2];
1799 RC = (IsRet64Bit && !WantZExt) ?
1800 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001801 break;
1802 case MVT::i64:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001803 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][3];
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001804 RC = &AArch64::GPR64RegClass;
1805 break;
1806 case MVT::f32:
1807 Opc = FPOpcTable[Idx][0];
1808 RC = &AArch64::FPR32RegClass;
1809 break;
1810 case MVT::f64:
1811 Opc = FPOpcTable[Idx][1];
1812 RC = &AArch64::FPR64RegClass;
1813 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00001814 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001815
1816 // Create the base instruction, then add the operands.
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001817 unsigned ResultReg = createResultReg(RC);
Tim Northover3b0846e2014-05-24 12:50:23 +00001818 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1819 TII.get(Opc), ResultReg);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001820 addLoadStoreOperands(Addr, MIB, MachineMemOperand::MOLoad, ScaleFactor, MMO);
Tim Northover3b0846e2014-05-24 12:50:23 +00001821
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001822 // Loading an i1 requires special handling.
1823 if (VT == MVT::i1) {
1824 unsigned ANDReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, 1);
1825 assert(ANDReg && "Unexpected AND instruction emission failure.");
1826 ResultReg = ANDReg;
1827 }
1828
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001829 // For zero-extending loads to 64bit we emit a 32bit load and then convert
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001830 // the 32bit reg to a 64bit reg.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001831 if (WantZExt && RetVT == MVT::i64 && VT <= MVT::i32) {
1832 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass);
1833 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1834 TII.get(AArch64::SUBREG_TO_REG), Reg64)
1835 .addImm(0)
1836 .addReg(ResultReg, getKillRegState(true))
1837 .addImm(AArch64::sub_32);
1838 ResultReg = Reg64;
1839 }
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001840 return ResultReg;
Tim Northover3b0846e2014-05-24 12:50:23 +00001841}
1842
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001843bool AArch64FastISel::selectAddSub(const Instruction *I) {
1844 MVT VT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001845 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001846 return false;
1847
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001848 if (VT.isVector())
1849 return selectOperator(I, I->getOpcode());
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001850
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001851 unsigned ResultReg;
1852 switch (I->getOpcode()) {
1853 default:
1854 llvm_unreachable("Unexpected instruction.");
1855 case Instruction::Add:
1856 ResultReg = emitAdd(VT, I->getOperand(0), I->getOperand(1));
1857 break;
1858 case Instruction::Sub:
1859 ResultReg = emitSub(VT, I->getOperand(0), I->getOperand(1));
1860 break;
1861 }
1862 if (!ResultReg)
1863 return false;
1864
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001865 updateValueMap(I, ResultReg);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001866 return true;
1867}
1868
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001869bool AArch64FastISel::selectLogicalOp(const Instruction *I) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001870 MVT VT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001871 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001872 return false;
1873
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001874 if (VT.isVector())
1875 return selectOperator(I, I->getOpcode());
1876
1877 unsigned ResultReg;
1878 switch (I->getOpcode()) {
1879 default:
1880 llvm_unreachable("Unexpected instruction.");
1881 case Instruction::And:
1882 ResultReg = emitLogicalOp(ISD::AND, VT, I->getOperand(0), I->getOperand(1));
1883 break;
1884 case Instruction::Or:
1885 ResultReg = emitLogicalOp(ISD::OR, VT, I->getOperand(0), I->getOperand(1));
1886 break;
1887 case Instruction::Xor:
1888 ResultReg = emitLogicalOp(ISD::XOR, VT, I->getOperand(0), I->getOperand(1));
1889 break;
1890 }
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001891 if (!ResultReg)
1892 return false;
1893
1894 updateValueMap(I, ResultReg);
1895 return true;
1896}
1897
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001898bool AArch64FastISel::selectLoad(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001899 MVT VT;
1900 // Verify we have a legal type before going any further. Currently, we handle
1901 // simple types that will directly fit in a register (i32/f32/i64/f64) or
1902 // those that can be sign or zero-extended to a basic operation (i1/i8/i16).
Juergen Ributzka6127b192014-09-15 21:27:54 +00001903 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true) ||
1904 cast<LoadInst>(I)->isAtomic())
Tim Northover3b0846e2014-05-24 12:50:23 +00001905 return false;
1906
1907 // See if we can handle this address.
1908 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001909 if (!computeAddress(I->getOperand(0), Addr, I->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +00001910 return false;
1911
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001912 // Fold the following sign-/zero-extend into the load instruction.
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001913 bool WantZExt = true;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001914 MVT RetVT = VT;
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001915 const Value *IntExtVal = nullptr;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001916 if (I->hasOneUse()) {
1917 if (const auto *ZE = dyn_cast<ZExtInst>(I->use_begin()->getUser())) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001918 if (isTypeSupported(ZE->getType(), RetVT))
1919 IntExtVal = ZE;
1920 else
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001921 RetVT = VT;
1922 } else if (const auto *SE = dyn_cast<SExtInst>(I->use_begin()->getUser())) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001923 if (isTypeSupported(SE->getType(), RetVT))
1924 IntExtVal = SE;
1925 else
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001926 RetVT = VT;
1927 WantZExt = false;
1928 }
1929 }
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001930
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001931 unsigned ResultReg =
1932 emitLoad(VT, RetVT, Addr, WantZExt, createMachineMemOperandFor(I));
1933 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00001934 return false;
1935
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001936 // There are a few different cases we have to handle, because the load or the
1937 // sign-/zero-extend might not be selected by FastISel if we fall-back to
1938 // SelectionDAG. There is also an ordering issue when both instructions are in
1939 // different basic blocks.
1940 // 1.) The load instruction is selected by FastISel, but the integer extend
1941 // not. This usually happens when the integer extend is in a different
1942 // basic block and SelectionDAG took over for that basic block.
1943 // 2.) The load instruction is selected before the integer extend. This only
1944 // happens when the integer extend is in a different basic block.
1945 // 3.) The load instruction is selected by SelectionDAG and the integer extend
1946 // by FastISel. This happens if there are instructions between the load
1947 // and the integer extend that couldn't be selected by FastISel.
1948 if (IntExtVal) {
1949 // The integer extend hasn't been emitted yet. FastISel or SelectionDAG
1950 // could select it. Emit a copy to subreg if necessary. FastISel will remove
1951 // it when it selects the integer extend.
1952 unsigned Reg = lookUpRegForValue(IntExtVal);
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00001953 auto *MI = MRI.getUniqueVRegDef(Reg);
1954 if (!MI) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001955 if (RetVT == MVT::i64 && VT <= MVT::i32) {
1956 if (WantZExt) {
1957 // Delete the last emitted instruction from emitLoad (SUBREG_TO_REG).
1958 std::prev(FuncInfo.InsertPt)->eraseFromParent();
1959 ResultReg = std::prev(FuncInfo.InsertPt)->getOperand(0).getReg();
1960 } else
1961 ResultReg = fastEmitInst_extractsubreg(MVT::i32, ResultReg,
1962 /*IsKill=*/true,
1963 AArch64::sub_32);
1964 }
1965 updateValueMap(I, ResultReg);
1966 return true;
1967 }
1968
1969 // The integer extend has already been emitted - delete all the instructions
1970 // that have been emitted by the integer extend lowering code and use the
1971 // result from the load instruction directly.
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00001972 while (MI) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001973 Reg = 0;
1974 for (auto &Opnd : MI->uses()) {
1975 if (Opnd.isReg()) {
1976 Reg = Opnd.getReg();
1977 break;
1978 }
1979 }
1980 MI->eraseFromParent();
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00001981 MI = nullptr;
1982 if (Reg)
1983 MI = MRI.getUniqueVRegDef(Reg);
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001984 }
1985 updateValueMap(IntExtVal, ResultReg);
1986 return true;
1987 }
1988
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001989 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00001990 return true;
1991}
1992
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001993bool AArch64FastISel::emitStore(MVT VT, unsigned SrcReg, Address Addr,
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001994 MachineMemOperand *MMO) {
Sanjay Patel910d5da2015-07-01 17:58:53 +00001995 if (!TLI.allowsMisalignedMemoryAccesses(VT))
Evgeny Astigeevichff1f4be2015-06-15 15:48:44 +00001996 return false;
1997
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001998 // Simplify this down to something we can handle.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001999 if (!simplifyAddress(Addr, VT))
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002000 return false;
2001
Juergen Ributzka0616d9d2014-09-30 00:49:54 +00002002 unsigned ScaleFactor = getImplicitScaleFactor(VT);
2003 if (!ScaleFactor)
2004 llvm_unreachable("Unexpected value type.");
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002005
Tim Northover3b0846e2014-05-24 12:50:23 +00002006 // Negative offsets require unscaled, 9-bit, signed immediate offsets.
2007 // Otherwise, we try using scaled, 12-bit, unsigned immediate offsets.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002008 bool UseScaled = true;
2009 if ((Addr.getOffset() < 0) || (Addr.getOffset() & (ScaleFactor - 1))) {
2010 UseScaled = false;
Juergen Ributzka34ed4222014-08-14 17:10:54 +00002011 ScaleFactor = 1;
Juergen Ributzka34ed4222014-08-14 17:10:54 +00002012 }
2013
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002014 static const unsigned OpcTable[4][6] = {
2015 { AArch64::STURBBi, AArch64::STURHHi, AArch64::STURWi, AArch64::STURXi,
2016 AArch64::STURSi, AArch64::STURDi },
2017 { AArch64::STRBBui, AArch64::STRHHui, AArch64::STRWui, AArch64::STRXui,
2018 AArch64::STRSui, AArch64::STRDui },
2019 { AArch64::STRBBroX, AArch64::STRHHroX, AArch64::STRWroX, AArch64::STRXroX,
2020 AArch64::STRSroX, AArch64::STRDroX },
2021 { AArch64::STRBBroW, AArch64::STRHHroW, AArch64::STRWroW, AArch64::STRXroW,
2022 AArch64::STRSroW, AArch64::STRDroW }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002023 };
2024
2025 unsigned Opc;
2026 bool VTIsi1 = false;
2027 bool UseRegOffset = Addr.isRegBase() && !Addr.getOffset() && Addr.getReg() &&
2028 Addr.getOffsetReg();
2029 unsigned Idx = UseRegOffset ? 2 : UseScaled ? 1 : 0;
2030 if (Addr.getExtendType() == AArch64_AM::UXTW ||
2031 Addr.getExtendType() == AArch64_AM::SXTW)
2032 Idx++;
2033
2034 switch (VT.SimpleTy) {
2035 default: llvm_unreachable("Unexpected value type.");
2036 case MVT::i1: VTIsi1 = true;
2037 case MVT::i8: Opc = OpcTable[Idx][0]; break;
2038 case MVT::i16: Opc = OpcTable[Idx][1]; break;
2039 case MVT::i32: Opc = OpcTable[Idx][2]; break;
2040 case MVT::i64: Opc = OpcTable[Idx][3]; break;
2041 case MVT::f32: Opc = OpcTable[Idx][4]; break;
2042 case MVT::f64: Opc = OpcTable[Idx][5]; break;
2043 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002044
2045 // Storing an i1 requires special handling.
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002046 if (VTIsi1 && SrcReg != AArch64::WZR) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00002047 unsigned ANDReg = emitAnd_ri(MVT::i32, SrcReg, /*TODO:IsKill=*/false, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002048 assert(ANDReg && "Unexpected AND instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002049 SrcReg = ANDReg;
2050 }
2051 // Create the base instruction, then add the operands.
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002052 const MCInstrDesc &II = TII.get(Opc);
2053 SrcReg = constrainOperandRegClass(II, SrcReg, II.getNumDefs());
2054 MachineInstrBuilder MIB =
2055 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(SrcReg);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002056 addLoadStoreOperands(Addr, MIB, MachineMemOperand::MOStore, ScaleFactor, MMO);
Juergen Ributzka241fd482014-08-08 17:24:10 +00002057
Tim Northover3b0846e2014-05-24 12:50:23 +00002058 return true;
2059}
2060
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002061bool AArch64FastISel::selectStore(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002062 MVT VT;
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002063 const Value *Op0 = I->getOperand(0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002064 // Verify we have a legal type before going any further. Currently, we handle
2065 // simple types that will directly fit in a register (i32/f32/i64/f64) or
2066 // those that can be sign or zero-extended to a basic operation (i1/i8/i16).
Juergen Ributzka6127b192014-09-15 21:27:54 +00002067 if (!isTypeSupported(Op0->getType(), VT, /*IsVectorAllowed=*/true) ||
Tim Northover3b0846e2014-05-24 12:50:23 +00002068 cast<StoreInst>(I)->isAtomic())
2069 return false;
2070
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002071 // Get the value to be stored into a register. Use the zero register directly
Juergen Ributzka56b4b332014-08-27 21:40:50 +00002072 // when possible to avoid an unnecessary copy and a wasted register.
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002073 unsigned SrcReg = 0;
2074 if (const auto *CI = dyn_cast<ConstantInt>(Op0)) {
2075 if (CI->isZero())
2076 SrcReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
2077 } else if (const auto *CF = dyn_cast<ConstantFP>(Op0)) {
2078 if (CF->isZero() && !CF->isNegative()) {
2079 VT = MVT::getIntegerVT(VT.getSizeInBits());
2080 SrcReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
2081 }
2082 }
2083
2084 if (!SrcReg)
2085 SrcReg = getRegForValue(Op0);
2086
2087 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002088 return false;
2089
2090 // See if we can handle this address.
2091 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002092 if (!computeAddress(I->getOperand(1), Addr, I->getOperand(0)->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002093 return false;
2094
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002095 if (!emitStore(VT, SrcReg, Addr, createMachineMemOperandFor(I)))
Tim Northover3b0846e2014-05-24 12:50:23 +00002096 return false;
2097 return true;
2098}
2099
2100static AArch64CC::CondCode getCompareCC(CmpInst::Predicate Pred) {
2101 switch (Pred) {
2102 case CmpInst::FCMP_ONE:
2103 case CmpInst::FCMP_UEQ:
2104 default:
2105 // AL is our "false" for now. The other two need more compares.
2106 return AArch64CC::AL;
2107 case CmpInst::ICMP_EQ:
2108 case CmpInst::FCMP_OEQ:
2109 return AArch64CC::EQ;
2110 case CmpInst::ICMP_SGT:
2111 case CmpInst::FCMP_OGT:
2112 return AArch64CC::GT;
2113 case CmpInst::ICMP_SGE:
2114 case CmpInst::FCMP_OGE:
2115 return AArch64CC::GE;
2116 case CmpInst::ICMP_UGT:
2117 case CmpInst::FCMP_UGT:
2118 return AArch64CC::HI;
2119 case CmpInst::FCMP_OLT:
2120 return AArch64CC::MI;
2121 case CmpInst::ICMP_ULE:
2122 case CmpInst::FCMP_OLE:
2123 return AArch64CC::LS;
2124 case CmpInst::FCMP_ORD:
2125 return AArch64CC::VC;
2126 case CmpInst::FCMP_UNO:
2127 return AArch64CC::VS;
2128 case CmpInst::FCMP_UGE:
2129 return AArch64CC::PL;
2130 case CmpInst::ICMP_SLT:
2131 case CmpInst::FCMP_ULT:
2132 return AArch64CC::LT;
2133 case CmpInst::ICMP_SLE:
2134 case CmpInst::FCMP_ULE:
2135 return AArch64CC::LE;
2136 case CmpInst::FCMP_UNE:
2137 case CmpInst::ICMP_NE:
2138 return AArch64CC::NE;
2139 case CmpInst::ICMP_UGE:
2140 return AArch64CC::HS;
2141 case CmpInst::ICMP_ULT:
2142 return AArch64CC::LO;
2143 }
2144}
2145
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002146/// \brief Try to emit a combined compare-and-branch instruction.
2147bool AArch64FastISel::emitCompareAndBranch(const BranchInst *BI) {
2148 assert(isa<CmpInst>(BI->getCondition()) && "Expected cmp instruction");
2149 const CmpInst *CI = cast<CmpInst>(BI->getCondition());
2150 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002151
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002152 const Value *LHS = CI->getOperand(0);
2153 const Value *RHS = CI->getOperand(1);
2154
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002155 MVT VT;
2156 if (!isTypeSupported(LHS->getType(), VT))
2157 return false;
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002158
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002159 unsigned BW = VT.getSizeInBits();
2160 if (BW > 64)
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002161 return false;
2162
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002163 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
2164 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002165
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002166 // Try to take advantage of fallthrough opportunities.
2167 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2168 std::swap(TBB, FBB);
2169 Predicate = CmpInst::getInversePredicate(Predicate);
2170 }
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002171
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002172 int TestBit = -1;
2173 bool IsCmpNE;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002174 switch (Predicate) {
2175 default:
2176 return false;
2177 case CmpInst::ICMP_EQ:
2178 case CmpInst::ICMP_NE:
2179 if (isa<Constant>(LHS) && cast<Constant>(LHS)->isNullValue())
2180 std::swap(LHS, RHS);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002181
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002182 if (!isa<Constant>(RHS) || !cast<Constant>(RHS)->isNullValue())
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002183 return false;
2184
2185 if (const auto *AI = dyn_cast<BinaryOperator>(LHS))
Juergen Ributzkaeae91042014-10-27 19:16:48 +00002186 if (AI->getOpcode() == Instruction::And && isValueAvailable(AI)) {
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002187 const Value *AndLHS = AI->getOperand(0);
2188 const Value *AndRHS = AI->getOperand(1);
2189
2190 if (const auto *C = dyn_cast<ConstantInt>(AndLHS))
2191 if (C->getValue().isPowerOf2())
2192 std::swap(AndLHS, AndRHS);
2193
2194 if (const auto *C = dyn_cast<ConstantInt>(AndRHS))
2195 if (C->getValue().isPowerOf2()) {
2196 TestBit = C->getValue().logBase2();
2197 LHS = AndLHS;
2198 }
2199 }
Juergen Ributzka0190fea2014-10-27 19:46:23 +00002200
2201 if (VT == MVT::i1)
2202 TestBit = 0;
2203
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002204 IsCmpNE = Predicate == CmpInst::ICMP_NE;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002205 break;
2206 case CmpInst::ICMP_SLT:
2207 case CmpInst::ICMP_SGE:
2208 if (!isa<Constant>(RHS) || !cast<Constant>(RHS)->isNullValue())
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002209 return false;
2210
2211 TestBit = BW - 1;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002212 IsCmpNE = Predicate == CmpInst::ICMP_SLT;
2213 break;
2214 case CmpInst::ICMP_SGT:
2215 case CmpInst::ICMP_SLE:
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002216 if (!isa<ConstantInt>(RHS))
2217 return false;
2218
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002219 if (cast<ConstantInt>(RHS)->getValue() != APInt(BW, -1, true))
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002220 return false;
2221
2222 TestBit = BW - 1;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002223 IsCmpNE = Predicate == CmpInst::ICMP_SLE;
2224 break;
2225 } // end switch
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002226
2227 static const unsigned OpcTable[2][2][2] = {
2228 { {AArch64::CBZW, AArch64::CBZX },
2229 {AArch64::CBNZW, AArch64::CBNZX} },
2230 { {AArch64::TBZW, AArch64::TBZX },
2231 {AArch64::TBNZW, AArch64::TBNZX} }
2232 };
2233
2234 bool IsBitTest = TestBit != -1;
2235 bool Is64Bit = BW == 64;
2236 if (TestBit < 32 && TestBit >= 0)
2237 Is64Bit = false;
Juergen Ributzkaeae91042014-10-27 19:16:48 +00002238
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002239 unsigned Opc = OpcTable[IsBitTest][IsCmpNE][Is64Bit];
2240 const MCInstrDesc &II = TII.get(Opc);
2241
2242 unsigned SrcReg = getRegForValue(LHS);
2243 if (!SrcReg)
2244 return false;
2245 bool SrcIsKill = hasTrivialKill(LHS);
2246
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002247 if (BW == 64 && !Is64Bit)
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002248 SrcReg = fastEmitInst_extractsubreg(MVT::i32, SrcReg, SrcIsKill,
2249 AArch64::sub_32);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002250
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002251 if ((BW < 32) && !IsBitTest)
2252 SrcReg = emitIntExt(VT, SrcReg, MVT::i32, /*IsZExt=*/true);
Oliver Stannardf7a5afc2014-10-24 09:54:41 +00002253
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002254 // Emit the combined compare and branch instruction.
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002255 SrcReg = constrainOperandRegClass(II, SrcReg, II.getNumDefs());
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002256 MachineInstrBuilder MIB =
2257 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
2258 .addReg(SrcReg, getKillRegState(SrcIsKill));
2259 if (IsBitTest)
2260 MIB.addImm(TestBit);
2261 MIB.addMBB(TBB);
2262
Matthias Braun17af6072015-08-26 01:38:00 +00002263 finishCondBranch(BI->getParent(), TBB, FBB);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002264 return true;
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002265}
2266
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002267bool AArch64FastISel::selectBranch(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002268 const BranchInst *BI = cast<BranchInst>(I);
Juergen Ributzka31c80542014-09-03 17:58:10 +00002269 if (BI->isUnconditional()) {
2270 MachineBasicBlock *MSucc = FuncInfo.MBBMap[BI->getSuccessor(0)];
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002271 fastEmitBranch(MSucc, BI->getDebugLoc());
Juergen Ributzka31c80542014-09-03 17:58:10 +00002272 return true;
2273 }
2274
Tim Northover3b0846e2014-05-24 12:50:23 +00002275 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
2276 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
2277
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002278 AArch64CC::CondCode CC = AArch64CC::NE;
Tim Northover3b0846e2014-05-24 12:50:23 +00002279 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002280 if (CI->hasOneUse() && isValueAvailable(CI)) {
2281 // Try to optimize or fold the cmp.
2282 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
2283 switch (Predicate) {
2284 default:
2285 break;
2286 case CmpInst::FCMP_FALSE:
2287 fastEmitBranch(FBB, DbgLoc);
2288 return true;
2289 case CmpInst::FCMP_TRUE:
2290 fastEmitBranch(TBB, DbgLoc);
2291 return true;
2292 }
2293
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002294 // Try to emit a combined compare-and-branch first.
2295 if (emitCompareAndBranch(BI))
2296 return true;
2297
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002298 // Try to take advantage of fallthrough opportunities.
2299 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2300 std::swap(TBB, FBB);
2301 Predicate = CmpInst::getInversePredicate(Predicate);
2302 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002303
2304 // Emit the cmp.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002305 if (!emitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002306 return false;
2307
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002308 // FCMP_UEQ and FCMP_ONE cannot be checked with a single branch
2309 // instruction.
2310 CC = getCompareCC(Predicate);
2311 AArch64CC::CondCode ExtraCC = AArch64CC::AL;
2312 switch (Predicate) {
2313 default:
2314 break;
2315 case CmpInst::FCMP_UEQ:
2316 ExtraCC = AArch64CC::EQ;
2317 CC = AArch64CC::VS;
2318 break;
2319 case CmpInst::FCMP_ONE:
2320 ExtraCC = AArch64CC::MI;
2321 CC = AArch64CC::GT;
2322 break;
2323 }
2324 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
2325
2326 // Emit the extra branch for FCMP_UEQ and FCMP_ONE.
2327 if (ExtraCC != AArch64CC::AL) {
2328 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2329 .addImm(ExtraCC)
2330 .addMBB(TBB);
2331 }
2332
Tim Northover3b0846e2014-05-24 12:50:23 +00002333 // Emit the branch.
2334 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2335 .addImm(CC)
2336 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002337
Matthias Braun17af6072015-08-26 01:38:00 +00002338 finishCondBranch(BI->getParent(), TBB, FBB);
Tim Northover3b0846e2014-05-24 12:50:23 +00002339 return true;
2340 }
2341 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
2342 MVT SrcVT;
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002343 if (TI->hasOneUse() && isValueAvailable(TI) &&
2344 isTypeSupported(TI->getOperand(0)->getType(), SrcVT)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002345 unsigned CondReg = getRegForValue(TI->getOperand(0));
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002346 if (!CondReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002347 return false;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002348 bool CondIsKill = hasTrivialKill(TI->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00002349
2350 // Issue an extract_subreg to get the lower 32-bits.
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002351 if (SrcVT == MVT::i64) {
Juergen Ributzka88e32512014-09-03 20:56:59 +00002352 CondReg = fastEmitInst_extractsubreg(MVT::i32, CondReg, CondIsKill,
Tim Northover3b0846e2014-05-24 12:50:23 +00002353 AArch64::sub_32);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002354 CondIsKill = true;
2355 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002356
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00002357 unsigned ANDReg = emitAnd_ri(MVT::i32, CondReg, CondIsKill, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002358 assert(ANDReg && "Unexpected AND instruction emission failure.");
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002359 emitICmp_ri(MVT::i32, ANDReg, /*IsKill=*/true, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002360
Tim Northover3b0846e2014-05-24 12:50:23 +00002361 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2362 std::swap(TBB, FBB);
2363 CC = AArch64CC::EQ;
2364 }
2365 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2366 .addImm(CC)
2367 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002368
Matthias Braun17af6072015-08-26 01:38:00 +00002369 finishCondBranch(BI->getParent(), TBB, FBB);
Tim Northover3b0846e2014-05-24 12:50:23 +00002370 return true;
2371 }
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002372 } else if (const auto *CI = dyn_cast<ConstantInt>(BI->getCondition())) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002373 uint64_t Imm = CI->getZExtValue();
2374 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
2375 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::B))
2376 .addMBB(Target);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002377
2378 // Obtain the branch weight and add the target to the successor list.
2379 uint32_t BranchWeight = 0;
2380 if (FuncInfo.BPI)
2381 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2382 Target->getBasicBlock());
2383 FuncInfo.MBB->addSuccessor(Target, BranchWeight);
Tim Northover3b0846e2014-05-24 12:50:23 +00002384 return true;
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002385 } else if (foldXALUIntrinsic(CC, I, BI->getCondition())) {
2386 // Fake request the condition, otherwise the intrinsic might be completely
2387 // optimized away.
2388 unsigned CondReg = getRegForValue(BI->getCondition());
2389 if (!CondReg)
2390 return false;
2391
2392 // Emit the branch.
2393 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2394 .addImm(CC)
2395 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002396
Matthias Braun17af6072015-08-26 01:38:00 +00002397 finishCondBranch(BI->getParent(), TBB, FBB);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002398 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00002399 }
2400
2401 unsigned CondReg = getRegForValue(BI->getCondition());
2402 if (CondReg == 0)
2403 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002404 bool CondRegIsKill = hasTrivialKill(BI->getCondition());
Tim Northover3b0846e2014-05-24 12:50:23 +00002405
2406 // We've been divorced from our compare! Our block was split, and
2407 // now our compare lives in a predecessor block. We musn't
2408 // re-compare here, as the children of the compare aren't guaranteed
2409 // live across the block boundary (we *could* check for this).
2410 // Regardless, the compare has been done in the predecessor block,
2411 // and it left a value for us in a virtual register. Ergo, we test
2412 // the one-bit value left in the virtual register.
Juergen Ributzkaf09c7a32015-08-06 22:44:15 +00002413 //
2414 // FIXME: Optimize this with TBZW/TBZNW.
2415 unsigned ANDReg = emitAnd_ri(MVT::i32, CondReg, CondRegIsKill, 1);
2416 assert(ANDReg && "Unexpected AND instruction emission failure.");
2417 emitICmp_ri(MVT::i32, ANDReg, /*IsKill=*/true, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002418
Tim Northover3b0846e2014-05-24 12:50:23 +00002419 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2420 std::swap(TBB, FBB);
2421 CC = AArch64CC::EQ;
2422 }
2423
2424 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2425 .addImm(CC)
2426 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002427
Matthias Braun17af6072015-08-26 01:38:00 +00002428 finishCondBranch(BI->getParent(), TBB, FBB);
Tim Northover3b0846e2014-05-24 12:50:23 +00002429 return true;
2430}
2431
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002432bool AArch64FastISel::selectIndirectBr(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002433 const IndirectBrInst *BI = cast<IndirectBrInst>(I);
2434 unsigned AddrReg = getRegForValue(BI->getOperand(0));
2435 if (AddrReg == 0)
2436 return false;
2437
2438 // Emit the indirect branch.
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002439 const MCInstrDesc &II = TII.get(AArch64::BR);
2440 AddrReg = constrainOperandRegClass(II, AddrReg, II.getNumDefs());
2441 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(AddrReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002442
2443 // Make sure the CFG is up-to-date.
Pete Cooper3ae0ee52015-08-05 17:43:01 +00002444 for (auto *Succ : BI->successors())
2445 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[Succ]);
Tim Northover3b0846e2014-05-24 12:50:23 +00002446
2447 return true;
2448}
2449
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002450bool AArch64FastISel::selectCmp(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002451 const CmpInst *CI = cast<CmpInst>(I);
2452
Juergen Ributzka8984f482014-09-15 20:47:16 +00002453 // Try to optimize or fold the cmp.
2454 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
2455 unsigned ResultReg = 0;
2456 switch (Predicate) {
2457 default:
2458 break;
2459 case CmpInst::FCMP_FALSE:
2460 ResultReg = createResultReg(&AArch64::GPR32RegClass);
2461 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2462 TII.get(TargetOpcode::COPY), ResultReg)
2463 .addReg(AArch64::WZR, getKillRegState(true));
2464 break;
2465 case CmpInst::FCMP_TRUE:
2466 ResultReg = fastEmit_i(MVT::i32, MVT::i32, ISD::Constant, 1);
2467 break;
2468 }
2469
2470 if (ResultReg) {
2471 updateValueMap(I, ResultReg);
2472 return true;
2473 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002474
2475 // Emit the cmp.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002476 if (!emitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002477 return false;
2478
Juergen Ributzka8984f482014-09-15 20:47:16 +00002479 ResultReg = createResultReg(&AArch64::GPR32RegClass);
2480
2481 // FCMP_UEQ and FCMP_ONE cannot be checked with a single instruction. These
2482 // condition codes are inverted, because they are used by CSINC.
2483 static unsigned CondCodeTable[2][2] = {
2484 { AArch64CC::NE, AArch64CC::VC },
2485 { AArch64CC::PL, AArch64CC::LE }
2486 };
2487 unsigned *CondCodes = nullptr;
2488 switch (Predicate) {
2489 default:
2490 break;
2491 case CmpInst::FCMP_UEQ:
2492 CondCodes = &CondCodeTable[0][0];
2493 break;
2494 case CmpInst::FCMP_ONE:
2495 CondCodes = &CondCodeTable[1][0];
2496 break;
2497 }
2498
2499 if (CondCodes) {
2500 unsigned TmpReg1 = createResultReg(&AArch64::GPR32RegClass);
2501 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2502 TmpReg1)
2503 .addReg(AArch64::WZR, getKillRegState(true))
2504 .addReg(AArch64::WZR, getKillRegState(true))
2505 .addImm(CondCodes[0]);
2506 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2507 ResultReg)
2508 .addReg(TmpReg1, getKillRegState(true))
2509 .addReg(AArch64::WZR, getKillRegState(true))
2510 .addImm(CondCodes[1]);
2511
2512 updateValueMap(I, ResultReg);
2513 return true;
2514 }
2515
Tim Northover3b0846e2014-05-24 12:50:23 +00002516 // Now set a register based on the comparison.
Juergen Ributzka8984f482014-09-15 20:47:16 +00002517 AArch64CC::CondCode CC = getCompareCC(Predicate);
2518 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002519 AArch64CC::CondCode invertedCC = getInvertedCondCode(CC);
Tim Northover3b0846e2014-05-24 12:50:23 +00002520 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2521 ResultReg)
Juergen Ributzka8984f482014-09-15 20:47:16 +00002522 .addReg(AArch64::WZR, getKillRegState(true))
2523 .addReg(AArch64::WZR, getKillRegState(true))
Tim Northover3b0846e2014-05-24 12:50:23 +00002524 .addImm(invertedCC);
2525
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002526 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002527 return true;
2528}
2529
Juergen Ributzka957a1452014-11-13 00:36:46 +00002530/// \brief Optimize selects of i1 if one of the operands has a 'true' or 'false'
2531/// value.
2532bool AArch64FastISel::optimizeSelect(const SelectInst *SI) {
2533 if (!SI->getType()->isIntegerTy(1))
2534 return false;
2535
2536 const Value *Src1Val, *Src2Val;
2537 unsigned Opc = 0;
2538 bool NeedExtraOp = false;
2539 if (auto *CI = dyn_cast<ConstantInt>(SI->getTrueValue())) {
2540 if (CI->isOne()) {
2541 Src1Val = SI->getCondition();
2542 Src2Val = SI->getFalseValue();
2543 Opc = AArch64::ORRWrr;
2544 } else {
2545 assert(CI->isZero());
2546 Src1Val = SI->getFalseValue();
2547 Src2Val = SI->getCondition();
2548 Opc = AArch64::BICWrr;
2549 }
2550 } else if (auto *CI = dyn_cast<ConstantInt>(SI->getFalseValue())) {
2551 if (CI->isOne()) {
2552 Src1Val = SI->getCondition();
2553 Src2Val = SI->getTrueValue();
2554 Opc = AArch64::ORRWrr;
2555 NeedExtraOp = true;
2556 } else {
2557 assert(CI->isZero());
2558 Src1Val = SI->getCondition();
2559 Src2Val = SI->getTrueValue();
2560 Opc = AArch64::ANDWrr;
2561 }
2562 }
2563
2564 if (!Opc)
2565 return false;
2566
2567 unsigned Src1Reg = getRegForValue(Src1Val);
2568 if (!Src1Reg)
2569 return false;
2570 bool Src1IsKill = hasTrivialKill(Src1Val);
2571
2572 unsigned Src2Reg = getRegForValue(Src2Val);
2573 if (!Src2Reg)
2574 return false;
2575 bool Src2IsKill = hasTrivialKill(Src2Val);
2576
2577 if (NeedExtraOp) {
2578 Src1Reg = emitLogicalOp_ri(ISD::XOR, MVT::i32, Src1Reg, Src1IsKill, 1);
2579 Src1IsKill = true;
2580 }
Quentin Colombet0de23462015-05-01 21:34:57 +00002581 unsigned ResultReg = fastEmitInst_rr(Opc, &AArch64::GPR32RegClass, Src1Reg,
Juergen Ributzka957a1452014-11-13 00:36:46 +00002582 Src1IsKill, Src2Reg, Src2IsKill);
2583 updateValueMap(SI, ResultReg);
2584 return true;
2585}
2586
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002587bool AArch64FastISel::selectSelect(const Instruction *I) {
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002588 assert(isa<SelectInst>(I) && "Expected a select instruction.");
2589 MVT VT;
2590 if (!isTypeSupported(I->getType(), VT))
Tim Northover3b0846e2014-05-24 12:50:23 +00002591 return false;
2592
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002593 unsigned Opc;
2594 const TargetRegisterClass *RC;
2595 switch (VT.SimpleTy) {
2596 default:
Tim Northover3b0846e2014-05-24 12:50:23 +00002597 return false;
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002598 case MVT::i1:
2599 case MVT::i8:
2600 case MVT::i16:
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002601 case MVT::i32:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002602 Opc = AArch64::CSELWr;
2603 RC = &AArch64::GPR32RegClass;
2604 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002605 case MVT::i64:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002606 Opc = AArch64::CSELXr;
2607 RC = &AArch64::GPR64RegClass;
2608 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002609 case MVT::f32:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002610 Opc = AArch64::FCSELSrrr;
2611 RC = &AArch64::FPR32RegClass;
2612 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002613 case MVT::f64:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002614 Opc = AArch64::FCSELDrrr;
2615 RC = &AArch64::FPR64RegClass;
2616 break;
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002617 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002618
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002619 const SelectInst *SI = cast<SelectInst>(I);
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002620 const Value *Cond = SI->getCondition();
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002621 AArch64CC::CondCode CC = AArch64CC::NE;
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002622 AArch64CC::CondCode ExtraCC = AArch64CC::AL;
Tim Northover3b0846e2014-05-24 12:50:23 +00002623
Juergen Ributzka957a1452014-11-13 00:36:46 +00002624 if (optimizeSelect(SI))
2625 return true;
2626
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002627 // Try to pickup the flags, so we don't have to emit another compare.
2628 if (foldXALUIntrinsic(CC, I, Cond)) {
2629 // Fake request the condition to force emission of the XALU intrinsic.
2630 unsigned CondReg = getRegForValue(Cond);
2631 if (!CondReg)
2632 return false;
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002633 } else if (isa<CmpInst>(Cond) && cast<CmpInst>(Cond)->hasOneUse() &&
2634 isValueAvailable(Cond)) {
2635 const auto *Cmp = cast<CmpInst>(Cond);
2636 // Try to optimize or fold the cmp.
2637 CmpInst::Predicate Predicate = optimizeCmpPredicate(Cmp);
2638 const Value *FoldSelect = nullptr;
2639 switch (Predicate) {
2640 default:
2641 break;
2642 case CmpInst::FCMP_FALSE:
2643 FoldSelect = SI->getFalseValue();
2644 break;
2645 case CmpInst::FCMP_TRUE:
2646 FoldSelect = SI->getTrueValue();
2647 break;
2648 }
2649
2650 if (FoldSelect) {
2651 unsigned SrcReg = getRegForValue(FoldSelect);
2652 if (!SrcReg)
2653 return false;
2654 unsigned UseReg = lookUpRegForValue(SI);
2655 if (UseReg)
2656 MRI.clearKillFlags(UseReg);
2657
2658 updateValueMap(I, SrcReg);
2659 return true;
2660 }
2661
2662 // Emit the cmp.
2663 if (!emitCmp(Cmp->getOperand(0), Cmp->getOperand(1), Cmp->isUnsigned()))
2664 return false;
2665
2666 // FCMP_UEQ and FCMP_ONE cannot be checked with a single select instruction.
2667 CC = getCompareCC(Predicate);
2668 switch (Predicate) {
2669 default:
2670 break;
2671 case CmpInst::FCMP_UEQ:
2672 ExtraCC = AArch64CC::EQ;
2673 CC = AArch64CC::VS;
2674 break;
2675 case CmpInst::FCMP_ONE:
2676 ExtraCC = AArch64CC::MI;
2677 CC = AArch64CC::GT;
2678 break;
2679 }
2680 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002681 } else {
2682 unsigned CondReg = getRegForValue(Cond);
2683 if (!CondReg)
2684 return false;
2685 bool CondIsKill = hasTrivialKill(Cond);
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002686
Quentin Colombet329fa892015-04-30 22:27:20 +00002687 const MCInstrDesc &II = TII.get(AArch64::ANDSWri);
2688 CondReg = constrainOperandRegClass(II, CondReg, 1);
2689
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002690 // Emit a TST instruction (ANDS wzr, reg, #imm).
Quentin Colombet329fa892015-04-30 22:27:20 +00002691 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002692 AArch64::WZR)
2693 .addReg(CondReg, getKillRegState(CondIsKill))
2694 .addImm(AArch64_AM::encodeLogicalImmediate(1, 32));
Tim Northover3b0846e2014-05-24 12:50:23 +00002695 }
2696
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002697 unsigned Src1Reg = getRegForValue(SI->getTrueValue());
2698 bool Src1IsKill = hasTrivialKill(SI->getTrueValue());
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002699
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002700 unsigned Src2Reg = getRegForValue(SI->getFalseValue());
2701 bool Src2IsKill = hasTrivialKill(SI->getFalseValue());
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002702
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002703 if (!Src1Reg || !Src2Reg)
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002704 return false;
2705
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002706 if (ExtraCC != AArch64CC::AL) {
2707 Src2Reg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg,
2708 Src2IsKill, ExtraCC);
2709 Src2IsKill = true;
2710 }
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002711 unsigned ResultReg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg,
2712 Src2IsKill, CC);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002713 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002714 return true;
2715}
2716
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002717bool AArch64FastISel::selectFPExt(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002718 Value *V = I->getOperand(0);
2719 if (!I->getType()->isDoubleTy() || !V->getType()->isFloatTy())
2720 return false;
2721
2722 unsigned Op = getRegForValue(V);
2723 if (Op == 0)
2724 return false;
2725
2726 unsigned ResultReg = createResultReg(&AArch64::FPR64RegClass);
2727 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::FCVTDSr),
2728 ResultReg).addReg(Op);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002729 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002730 return true;
2731}
2732
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002733bool AArch64FastISel::selectFPTrunc(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002734 Value *V = I->getOperand(0);
2735 if (!I->getType()->isFloatTy() || !V->getType()->isDoubleTy())
2736 return false;
2737
2738 unsigned Op = getRegForValue(V);
2739 if (Op == 0)
2740 return false;
2741
2742 unsigned ResultReg = createResultReg(&AArch64::FPR32RegClass);
2743 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::FCVTSDr),
2744 ResultReg).addReg(Op);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002745 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002746 return true;
2747}
2748
2749// FPToUI and FPToSI
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002750bool AArch64FastISel::selectFPToInt(const Instruction *I, bool Signed) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002751 MVT DestVT;
2752 if (!isTypeLegal(I->getType(), DestVT) || DestVT.isVector())
2753 return false;
2754
2755 unsigned SrcReg = getRegForValue(I->getOperand(0));
2756 if (SrcReg == 0)
2757 return false;
2758
Mehdi Amini44ede332015-07-09 02:09:04 +00002759 EVT SrcVT = TLI.getValueType(DL, I->getOperand(0)->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00002760 if (SrcVT == MVT::f128)
2761 return false;
2762
2763 unsigned Opc;
2764 if (SrcVT == MVT::f64) {
2765 if (Signed)
2766 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZSUWDr : AArch64::FCVTZSUXDr;
2767 else
2768 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZUUWDr : AArch64::FCVTZUUXDr;
2769 } else {
2770 if (Signed)
2771 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZSUWSr : AArch64::FCVTZSUXSr;
2772 else
2773 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZUUWSr : AArch64::FCVTZUUXSr;
2774 }
2775 unsigned ResultReg = createResultReg(
2776 DestVT == MVT::i32 ? &AArch64::GPR32RegClass : &AArch64::GPR64RegClass);
2777 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
2778 .addReg(SrcReg);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002779 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002780 return true;
2781}
2782
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002783bool AArch64FastISel::selectIntToFP(const Instruction *I, bool Signed) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002784 MVT DestVT;
2785 if (!isTypeLegal(I->getType(), DestVT) || DestVT.isVector())
2786 return false;
2787 assert ((DestVT == MVT::f32 || DestVT == MVT::f64) &&
2788 "Unexpected value type.");
2789
2790 unsigned SrcReg = getRegForValue(I->getOperand(0));
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002791 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002792 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002793 bool SrcIsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00002794
Mehdi Amini44ede332015-07-09 02:09:04 +00002795 EVT SrcVT = TLI.getValueType(DL, I->getOperand(0)->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00002796
2797 // Handle sign-extension.
2798 if (SrcVT == MVT::i16 || SrcVT == MVT::i8 || SrcVT == MVT::i1) {
2799 SrcReg =
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002800 emitIntExt(SrcVT.getSimpleVT(), SrcReg, MVT::i32, /*isZExt*/ !Signed);
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002801 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002802 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002803 SrcIsKill = true;
Tim Northover3b0846e2014-05-24 12:50:23 +00002804 }
2805
Tim Northover3b0846e2014-05-24 12:50:23 +00002806 unsigned Opc;
2807 if (SrcVT == MVT::i64) {
2808 if (Signed)
2809 Opc = (DestVT == MVT::f32) ? AArch64::SCVTFUXSri : AArch64::SCVTFUXDri;
2810 else
2811 Opc = (DestVT == MVT::f32) ? AArch64::UCVTFUXSri : AArch64::UCVTFUXDri;
2812 } else {
2813 if (Signed)
2814 Opc = (DestVT == MVT::f32) ? AArch64::SCVTFUWSri : AArch64::SCVTFUWDri;
2815 else
2816 Opc = (DestVT == MVT::f32) ? AArch64::UCVTFUWSri : AArch64::UCVTFUWDri;
2817 }
2818
Juergen Ributzka88e32512014-09-03 20:56:59 +00002819 unsigned ResultReg = fastEmitInst_r(Opc, TLI.getRegClassFor(DestVT), SrcReg,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002820 SrcIsKill);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002821 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002822 return true;
2823}
2824
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002825bool AArch64FastISel::fastLowerArguments() {
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002826 if (!FuncInfo.CanLowerReturn)
2827 return false;
2828
2829 const Function *F = FuncInfo.Fn;
2830 if (F->isVarArg())
2831 return false;
2832
2833 CallingConv::ID CC = F->getCallingConv();
2834 if (CC != CallingConv::C)
2835 return false;
2836
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002837 // Only handle simple cases of up to 8 GPR and FPR each.
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002838 unsigned GPRCnt = 0;
2839 unsigned FPRCnt = 0;
2840 unsigned Idx = 0;
2841 for (auto const &Arg : F->args()) {
2842 // The first argument is at index 1.
2843 ++Idx;
2844 if (F->getAttributes().hasAttribute(Idx, Attribute::ByVal) ||
2845 F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
2846 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
2847 F->getAttributes().hasAttribute(Idx, Attribute::Nest))
2848 return false;
2849
2850 Type *ArgTy = Arg.getType();
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002851 if (ArgTy->isStructTy() || ArgTy->isArrayTy())
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002852 return false;
2853
Mehdi Amini44ede332015-07-09 02:09:04 +00002854 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002855 if (!ArgVT.isSimple())
2856 return false;
2857
2858 MVT VT = ArgVT.getSimpleVT().SimpleTy;
2859 if (VT.isFloatingPoint() && !Subtarget->hasFPARMv8())
2860 return false;
2861
2862 if (VT.isVector() &&
2863 (!Subtarget->hasNEON() || !Subtarget->isLittleEndian()))
2864 return false;
2865
2866 if (VT >= MVT::i1 && VT <= MVT::i64)
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002867 ++GPRCnt;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002868 else if ((VT >= MVT::f16 && VT <= MVT::f64) || VT.is64BitVector() ||
2869 VT.is128BitVector())
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002870 ++FPRCnt;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002871 else
2872 return false;
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002873
2874 if (GPRCnt > 8 || FPRCnt > 8)
2875 return false;
2876 }
2877
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002878 static const MCPhysReg Registers[6][8] = {
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002879 { AArch64::W0, AArch64::W1, AArch64::W2, AArch64::W3, AArch64::W4,
2880 AArch64::W5, AArch64::W6, AArch64::W7 },
2881 { AArch64::X0, AArch64::X1, AArch64::X2, AArch64::X3, AArch64::X4,
2882 AArch64::X5, AArch64::X6, AArch64::X7 },
2883 { AArch64::H0, AArch64::H1, AArch64::H2, AArch64::H3, AArch64::H4,
2884 AArch64::H5, AArch64::H6, AArch64::H7 },
2885 { AArch64::S0, AArch64::S1, AArch64::S2, AArch64::S3, AArch64::S4,
2886 AArch64::S5, AArch64::S6, AArch64::S7 },
2887 { AArch64::D0, AArch64::D1, AArch64::D2, AArch64::D3, AArch64::D4,
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002888 AArch64::D5, AArch64::D6, AArch64::D7 },
2889 { AArch64::Q0, AArch64::Q1, AArch64::Q2, AArch64::Q3, AArch64::Q4,
2890 AArch64::Q5, AArch64::Q6, AArch64::Q7 }
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002891 };
2892
2893 unsigned GPRIdx = 0;
2894 unsigned FPRIdx = 0;
2895 for (auto const &Arg : F->args()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002896 MVT VT = TLI.getSimpleValueType(DL, Arg.getType());
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002897 unsigned SrcReg;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002898 const TargetRegisterClass *RC;
2899 if (VT >= MVT::i1 && VT <= MVT::i32) {
2900 SrcReg = Registers[0][GPRIdx++];
2901 RC = &AArch64::GPR32RegClass;
2902 VT = MVT::i32;
2903 } else if (VT == MVT::i64) {
2904 SrcReg = Registers[1][GPRIdx++];
2905 RC = &AArch64::GPR64RegClass;
2906 } else if (VT == MVT::f16) {
2907 SrcReg = Registers[2][FPRIdx++];
2908 RC = &AArch64::FPR16RegClass;
2909 } else if (VT == MVT::f32) {
2910 SrcReg = Registers[3][FPRIdx++];
2911 RC = &AArch64::FPR32RegClass;
2912 } else if ((VT == MVT::f64) || VT.is64BitVector()) {
2913 SrcReg = Registers[4][FPRIdx++];
2914 RC = &AArch64::FPR64RegClass;
2915 } else if (VT.is128BitVector()) {
2916 SrcReg = Registers[5][FPRIdx++];
2917 RC = &AArch64::FPR128RegClass;
2918 } else
2919 llvm_unreachable("Unexpected value type.");
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002920
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002921 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
2922 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
2923 // Without this, EmitLiveInCopies may eliminate the livein if its only
2924 // use is a bitcast (which isn't turned into an instruction).
2925 unsigned ResultReg = createResultReg(RC);
2926 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2927 TII.get(TargetOpcode::COPY), ResultReg)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002928 .addReg(DstReg, getKillRegState(true));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002929 updateValueMap(&Arg, ResultReg);
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002930 }
2931 return true;
2932}
2933
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002934bool AArch64FastISel::processCallArgs(CallLoweringInfo &CLI,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002935 SmallVectorImpl<MVT> &OutVTs,
2936 unsigned &NumBytes) {
2937 CallingConv::ID CC = CLI.CallConv;
Tim Northover3b0846e2014-05-24 12:50:23 +00002938 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002939 CCState CCInfo(CC, false, *FuncInfo.MF, ArgLocs, *Context);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002940 CCInfo.AnalyzeCallOperands(OutVTs, CLI.OutFlags, CCAssignFnForCall(CC));
Tim Northover3b0846e2014-05-24 12:50:23 +00002941
2942 // Get a count of how many bytes are to be pushed on the stack.
2943 NumBytes = CCInfo.getNextStackOffset();
2944
2945 // Issue CALLSEQ_START
2946 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
2947 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackDown))
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002948 .addImm(NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +00002949
2950 // Process the args.
Pete Cooper7be8f8f2015-08-03 19:04:32 +00002951 for (CCValAssign &VA : ArgLocs) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002952 const Value *ArgVal = CLI.OutVals[VA.getValNo()];
2953 MVT ArgVT = OutVTs[VA.getValNo()];
2954
2955 unsigned ArgReg = getRegForValue(ArgVal);
2956 if (!ArgReg)
2957 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00002958
2959 // Handle arg promotion: SExt, ZExt, AExt.
2960 switch (VA.getLocInfo()) {
2961 case CCValAssign::Full:
2962 break;
2963 case CCValAssign::SExt: {
2964 MVT DestVT = VA.getLocVT();
2965 MVT SrcVT = ArgVT;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002966 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/false);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002967 if (!ArgReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002968 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00002969 break;
2970 }
2971 case CCValAssign::AExt:
2972 // Intentional fall-through.
2973 case CCValAssign::ZExt: {
2974 MVT DestVT = VA.getLocVT();
2975 MVT SrcVT = ArgVT;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002976 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/true);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002977 if (!ArgReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002978 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00002979 break;
2980 }
2981 default:
2982 llvm_unreachable("Unknown arg promotion!");
2983 }
2984
2985 // Now copy/store arg to correct locations.
2986 if (VA.isRegLoc() && !VA.needsCustom()) {
2987 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002988 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(ArgReg);
2989 CLI.OutRegs.push_back(VA.getLocReg());
Tim Northover3b0846e2014-05-24 12:50:23 +00002990 } else if (VA.needsCustom()) {
2991 // FIXME: Handle custom args.
2992 return false;
2993 } else {
2994 assert(VA.isMemLoc() && "Assuming store on stack.");
2995
Juergen Ributzka39032672014-07-31 00:11:11 +00002996 // Don't emit stores for undef values.
2997 if (isa<UndefValue>(ArgVal))
2998 continue;
2999
Tim Northover3b0846e2014-05-24 12:50:23 +00003000 // Need to store on the stack.
Tim Northover6890add2014-06-03 13:54:53 +00003001 unsigned ArgSize = (ArgVT.getSizeInBits() + 7) / 8;
Tim Northover3b0846e2014-05-24 12:50:23 +00003002
3003 unsigned BEAlign = 0;
3004 if (ArgSize < 8 && !Subtarget->isLittleEndian())
3005 BEAlign = 8 - ArgSize;
3006
3007 Address Addr;
3008 Addr.setKind(Address::RegBase);
3009 Addr.setReg(AArch64::SP);
3010 Addr.setOffset(VA.getLocMemOffset() + BEAlign);
3011
Juergen Ributzka241fd482014-08-08 17:24:10 +00003012 unsigned Alignment = DL.getABITypeAlignment(ArgVal->getType());
3013 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
Alex Lorenze40c8a22015-08-11 23:09:45 +00003014 MachinePointerInfo::getStack(*FuncInfo.MF, Addr.getOffset()),
3015 MachineMemOperand::MOStore, ArgVT.getStoreSize(), Alignment);
Juergen Ributzka241fd482014-08-08 17:24:10 +00003016
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003017 if (!emitStore(ArgVT, ArgReg, Addr, MMO))
Tim Northover3b0846e2014-05-24 12:50:23 +00003018 return false;
3019 }
3020 }
3021 return true;
3022}
3023
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003024bool AArch64FastISel::finishCall(CallLoweringInfo &CLI, MVT RetVT,
Juergen Ributzka1b014502014-07-23 20:03:13 +00003025 unsigned NumBytes) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003026 CallingConv::ID CC = CLI.CallConv;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003027
Tim Northover3b0846e2014-05-24 12:50:23 +00003028 // Issue CALLSEQ_END
3029 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
3030 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackUp))
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003031 .addImm(NumBytes).addImm(0);
Tim Northover3b0846e2014-05-24 12:50:23 +00003032
3033 // Now the return value.
3034 if (RetVT != MVT::isVoid) {
3035 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003036 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Tim Northover3b0846e2014-05-24 12:50:23 +00003037 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC));
3038
3039 // Only handle a single return value.
3040 if (RVLocs.size() != 1)
3041 return false;
3042
3043 // Copy all of the result registers out of their specified physreg.
3044 MVT CopyVT = RVLocs[0].getValVT();
Pete Cooper19d704d2015-04-16 21:19:36 +00003045
3046 // TODO: Handle big-endian results
3047 if (CopyVT.isVector() && !Subtarget->isLittleEndian())
3048 return false;
3049
Tim Northover3b0846e2014-05-24 12:50:23 +00003050 unsigned ResultReg = createResultReg(TLI.getRegClassFor(CopyVT));
3051 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003052 TII.get(TargetOpcode::COPY), ResultReg)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003053 .addReg(RVLocs[0].getLocReg());
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003054 CLI.InRegs.push_back(RVLocs[0].getLocReg());
Tim Northover3b0846e2014-05-24 12:50:23 +00003055
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003056 CLI.ResultReg = ResultReg;
3057 CLI.NumResultRegs = 1;
Tim Northover3b0846e2014-05-24 12:50:23 +00003058 }
3059
3060 return true;
3061}
3062
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003063bool AArch64FastISel::fastLowerCall(CallLoweringInfo &CLI) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003064 CallingConv::ID CC = CLI.CallConv;
Akira Hatanakab74db092014-08-13 23:23:58 +00003065 bool IsTailCall = CLI.IsTailCall;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003066 bool IsVarArg = CLI.IsVarArg;
3067 const Value *Callee = CLI.Callee;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003068 MCSymbol *Symbol = CLI.Symbol;
Tim Northover3b0846e2014-05-24 12:50:23 +00003069
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003070 if (!Callee && !Symbol)
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00003071 return false;
3072
Akira Hatanakab74db092014-08-13 23:23:58 +00003073 // Allow SelectionDAG isel to handle tail calls.
3074 if (IsTailCall)
3075 return false;
3076
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003077 CodeModel::Model CM = TM.getCodeModel();
3078 // Only support the small and large code model.
3079 if (CM != CodeModel::Small && CM != CodeModel::Large)
3080 return false;
3081
3082 // FIXME: Add large code model support for ELF.
3083 if (CM == CodeModel::Large && !Subtarget->isTargetMachO())
Tim Northover3b0846e2014-05-24 12:50:23 +00003084 return false;
3085
Tim Northover3b0846e2014-05-24 12:50:23 +00003086 // Let SDISel handle vararg functions.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003087 if (IsVarArg)
Tim Northover3b0846e2014-05-24 12:50:23 +00003088 return false;
3089
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003090 // FIXME: Only handle *simple* calls for now.
Tim Northover3b0846e2014-05-24 12:50:23 +00003091 MVT RetVT;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003092 if (CLI.RetTy->isVoidTy())
Tim Northover3b0846e2014-05-24 12:50:23 +00003093 RetVT = MVT::isVoid;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003094 else if (!isTypeLegal(CLI.RetTy, RetVT))
Tim Northover3b0846e2014-05-24 12:50:23 +00003095 return false;
3096
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003097 for (auto Flag : CLI.OutFlags)
3098 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal())
3099 return false;
3100
Tim Northover3b0846e2014-05-24 12:50:23 +00003101 // Set up the argument vectors.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003102 SmallVector<MVT, 16> OutVTs;
3103 OutVTs.reserve(CLI.OutVals.size());
Tim Northover3b0846e2014-05-24 12:50:23 +00003104
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003105 for (auto *Val : CLI.OutVals) {
3106 MVT VT;
3107 if (!isTypeLegal(Val->getType(), VT) &&
3108 !(VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16))
Tim Northover3b0846e2014-05-24 12:50:23 +00003109 return false;
3110
3111 // We don't handle vector parameters yet.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003112 if (VT.isVector() || VT.getSizeInBits() > 64)
Tim Northover3b0846e2014-05-24 12:50:23 +00003113 return false;
3114
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003115 OutVTs.push_back(VT);
Tim Northover3b0846e2014-05-24 12:50:23 +00003116 }
3117
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003118 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003119 if (Callee && !computeCallAddress(Callee, Addr))
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003120 return false;
3121
Tim Northover3b0846e2014-05-24 12:50:23 +00003122 // Handle the arguments now that we've gotten them.
Tim Northover3b0846e2014-05-24 12:50:23 +00003123 unsigned NumBytes;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003124 if (!processCallArgs(CLI, OutVTs, NumBytes))
Tim Northover3b0846e2014-05-24 12:50:23 +00003125 return false;
3126
3127 // Issue the call.
3128 MachineInstrBuilder MIB;
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003129 if (CM == CodeModel::Small) {
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003130 const MCInstrDesc &II = TII.get(Addr.getReg() ? AArch64::BLR : AArch64::BL);
3131 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II);
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003132 if (Symbol)
3133 MIB.addSym(Symbol, 0);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003134 else if (Addr.getGlobalValue())
3135 MIB.addGlobalAddress(Addr.getGlobalValue(), 0, 0);
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003136 else if (Addr.getReg()) {
3137 unsigned Reg = constrainOperandRegClass(II, Addr.getReg(), 0);
3138 MIB.addReg(Reg);
3139 } else
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003140 return false;
3141 } else {
3142 unsigned CallReg = 0;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003143 if (Symbol) {
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003144 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
3145 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
3146 ADRPReg)
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003147 .addSym(Symbol, AArch64II::MO_GOT | AArch64II::MO_PAGE);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003148
3149 CallReg = createResultReg(&AArch64::GPR64RegClass);
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003150 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3151 TII.get(AArch64::LDRXui), CallReg)
3152 .addReg(ADRPReg)
3153 .addSym(Symbol,
3154 AArch64II::MO_GOT | AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003155 } else if (Addr.getGlobalValue())
3156 CallReg = materializeGV(Addr.getGlobalValue());
3157 else if (Addr.getReg())
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003158 CallReg = Addr.getReg();
3159
3160 if (!CallReg)
3161 return false;
3162
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003163 const MCInstrDesc &II = TII.get(AArch64::BLR);
3164 CallReg = constrainOperandRegClass(II, CallReg, 0);
3165 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(CallReg);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003166 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003167
3168 // Add implicit physical register uses to the call.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003169 for (auto Reg : CLI.OutRegs)
3170 MIB.addReg(Reg, RegState::Implicit);
Tim Northover3b0846e2014-05-24 12:50:23 +00003171
3172 // Add a register mask with the call-preserved registers.
3173 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00003174 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Tim Northover3b0846e2014-05-24 12:50:23 +00003175
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003176 CLI.Call = MIB;
3177
Tim Northover3b0846e2014-05-24 12:50:23 +00003178 // Finish off the call including any return values.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003179 return finishCall(CLI, RetVT, NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +00003180}
3181
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003182bool AArch64FastISel::isMemCpySmall(uint64_t Len, unsigned Alignment) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003183 if (Alignment)
3184 return Len / Alignment <= 4;
3185 else
3186 return Len < 32;
3187}
3188
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003189bool AArch64FastISel::tryEmitSmallMemCpy(Address Dest, Address Src,
Tim Northover3b0846e2014-05-24 12:50:23 +00003190 uint64_t Len, unsigned Alignment) {
3191 // Make sure we don't bloat code by inlining very large memcpy's.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003192 if (!isMemCpySmall(Len, Alignment))
Tim Northover3b0846e2014-05-24 12:50:23 +00003193 return false;
3194
3195 int64_t UnscaledOffset = 0;
3196 Address OrigDest = Dest;
3197 Address OrigSrc = Src;
3198
3199 while (Len) {
3200 MVT VT;
3201 if (!Alignment || Alignment >= 8) {
3202 if (Len >= 8)
3203 VT = MVT::i64;
3204 else if (Len >= 4)
3205 VT = MVT::i32;
3206 else if (Len >= 2)
3207 VT = MVT::i16;
3208 else {
3209 VT = MVT::i8;
3210 }
3211 } else {
3212 // Bound based on alignment.
3213 if (Len >= 4 && Alignment == 4)
3214 VT = MVT::i32;
3215 else if (Len >= 2 && Alignment == 2)
3216 VT = MVT::i16;
3217 else {
3218 VT = MVT::i8;
3219 }
3220 }
3221
Juergen Ributzkacd11a282014-10-14 20:36:02 +00003222 unsigned ResultReg = emitLoad(VT, VT, Src);
3223 if (!ResultReg)
Tim Northoverc19445d2014-06-10 09:52:40 +00003224 return false;
3225
Juergen Ributzkacd11a282014-10-14 20:36:02 +00003226 if (!emitStore(VT, ResultReg, Dest))
Tim Northoverc19445d2014-06-10 09:52:40 +00003227 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003228
3229 int64_t Size = VT.getSizeInBits() / 8;
3230 Len -= Size;
3231 UnscaledOffset += Size;
3232
3233 // We need to recompute the unscaled offset for each iteration.
3234 Dest.setOffset(OrigDest.getOffset() + UnscaledOffset);
3235 Src.setOffset(OrigSrc.getOffset() + UnscaledOffset);
3236 }
3237
3238 return true;
3239}
3240
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003241/// \brief Check if it is possible to fold the condition from the XALU intrinsic
3242/// into the user. The condition code will only be updated on success.
3243bool AArch64FastISel::foldXALUIntrinsic(AArch64CC::CondCode &CC,
3244 const Instruction *I,
3245 const Value *Cond) {
3246 if (!isa<ExtractValueInst>(Cond))
3247 return false;
3248
3249 const auto *EV = cast<ExtractValueInst>(Cond);
3250 if (!isa<IntrinsicInst>(EV->getAggregateOperand()))
3251 return false;
3252
3253 const auto *II = cast<IntrinsicInst>(EV->getAggregateOperand());
3254 MVT RetVT;
3255 const Function *Callee = II->getCalledFunction();
3256 Type *RetTy =
3257 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(0U);
3258 if (!isTypeLegal(RetTy, RetVT))
3259 return false;
3260
3261 if (RetVT != MVT::i32 && RetVT != MVT::i64)
3262 return false;
3263
Juergen Ributzka0f307672014-09-18 07:26:26 +00003264 const Value *LHS = II->getArgOperand(0);
3265 const Value *RHS = II->getArgOperand(1);
3266
3267 // Canonicalize immediate to the RHS.
3268 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) &&
3269 isCommutativeIntrinsic(II))
3270 std::swap(LHS, RHS);
3271
3272 // Simplify multiplies.
Pete Cooper9e1d3352015-05-20 17:16:39 +00003273 Intrinsic::ID IID = II->getIntrinsicID();
Juergen Ributzka0f307672014-09-18 07:26:26 +00003274 switch (IID) {
3275 default:
3276 break;
3277 case Intrinsic::smul_with_overflow:
3278 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3279 if (C->getValue() == 2)
3280 IID = Intrinsic::sadd_with_overflow;
3281 break;
3282 case Intrinsic::umul_with_overflow:
3283 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3284 if (C->getValue() == 2)
3285 IID = Intrinsic::uadd_with_overflow;
3286 break;
3287 }
3288
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003289 AArch64CC::CondCode TmpCC;
Juergen Ributzka0f307672014-09-18 07:26:26 +00003290 switch (IID) {
3291 default:
3292 return false;
3293 case Intrinsic::sadd_with_overflow:
3294 case Intrinsic::ssub_with_overflow:
3295 TmpCC = AArch64CC::VS;
3296 break;
3297 case Intrinsic::uadd_with_overflow:
3298 TmpCC = AArch64CC::HS;
3299 break;
3300 case Intrinsic::usub_with_overflow:
3301 TmpCC = AArch64CC::LO;
3302 break;
3303 case Intrinsic::smul_with_overflow:
3304 case Intrinsic::umul_with_overflow:
3305 TmpCC = AArch64CC::NE;
3306 break;
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003307 }
3308
3309 // Check if both instructions are in the same basic block.
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00003310 if (!isValueAvailable(II))
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003311 return false;
3312
3313 // Make sure nothing is in the way
3314 BasicBlock::const_iterator Start = I;
3315 BasicBlock::const_iterator End = II;
3316 for (auto Itr = std::prev(Start); Itr != End; --Itr) {
3317 // We only expect extractvalue instructions between the intrinsic and the
3318 // instruction to be selected.
3319 if (!isa<ExtractValueInst>(Itr))
3320 return false;
3321
3322 // Check that the extractvalue operand comes from the intrinsic.
3323 const auto *EVI = cast<ExtractValueInst>(Itr);
3324 if (EVI->getAggregateOperand() != II)
3325 return false;
3326 }
3327
3328 CC = TmpCC;
3329 return true;
3330}
3331
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003332bool AArch64FastISel::fastLowerIntrinsicCall(const IntrinsicInst *II) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003333 // FIXME: Handle more intrinsics.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003334 switch (II->getIntrinsicID()) {
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003335 default: return false;
3336 case Intrinsic::frameaddress: {
3337 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
3338 MFI->setFrameAddressIsTaken(true);
3339
3340 const AArch64RegisterInfo *RegInfo =
Eric Christopher125898a2015-01-30 01:10:24 +00003341 static_cast<const AArch64RegisterInfo *>(Subtarget->getRegisterInfo());
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003342 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003343 unsigned SrcReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
3344 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3345 TII.get(TargetOpcode::COPY), SrcReg).addReg(FramePtr);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003346 // Recursively load frame address
3347 // ldr x0, [fp]
3348 // ldr x0, [x0]
3349 // ldr x0, [x0]
3350 // ...
3351 unsigned DestReg;
3352 unsigned Depth = cast<ConstantInt>(II->getOperand(0))->getZExtValue();
3353 while (Depth--) {
Juergen Ributzka88e32512014-09-03 20:56:59 +00003354 DestReg = fastEmitInst_ri(AArch64::LDRXui, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003355 SrcReg, /*IsKill=*/true, 0);
3356 assert(DestReg && "Unexpected LDR instruction emission failure.");
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003357 SrcReg = DestReg;
3358 }
3359
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003360 updateValueMap(II, SrcReg);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003361 return true;
3362 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003363 case Intrinsic::memcpy:
3364 case Intrinsic::memmove: {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003365 const auto *MTI = cast<MemTransferInst>(II);
Tim Northover3b0846e2014-05-24 12:50:23 +00003366 // Don't handle volatile.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003367 if (MTI->isVolatile())
Tim Northover3b0846e2014-05-24 12:50:23 +00003368 return false;
3369
Juergen Ributzka843f14f2014-08-27 23:09:40 +00003370 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
Tim Northover3b0846e2014-05-24 12:50:23 +00003371 // we would emit dead code because we don't currently handle memmoves.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003372 bool IsMemCpy = (II->getIntrinsicID() == Intrinsic::memcpy);
3373 if (isa<ConstantInt>(MTI->getLength()) && IsMemCpy) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003374 // Small memcpy's are common enough that we want to do them without a call
3375 // if possible.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003376 uint64_t Len = cast<ConstantInt>(MTI->getLength())->getZExtValue();
3377 unsigned Alignment = MTI->getAlignment();
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003378 if (isMemCpySmall(Len, Alignment)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003379 Address Dest, Src;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003380 if (!computeAddress(MTI->getRawDest(), Dest) ||
3381 !computeAddress(MTI->getRawSource(), Src))
Tim Northover3b0846e2014-05-24 12:50:23 +00003382 return false;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003383 if (tryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Tim Northover3b0846e2014-05-24 12:50:23 +00003384 return true;
3385 }
3386 }
3387
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003388 if (!MTI->getLength()->getType()->isIntegerTy(64))
Tim Northover3b0846e2014-05-24 12:50:23 +00003389 return false;
3390
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003391 if (MTI->getSourceAddressSpace() > 255 || MTI->getDestAddressSpace() > 255)
Tim Northover3b0846e2014-05-24 12:50:23 +00003392 // Fast instruction selection doesn't support the special
3393 // address spaces.
3394 return false;
3395
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003396 const char *IntrMemName = isa<MemCpyInst>(II) ? "memcpy" : "memmove";
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003397 return lowerCallTo(II, IntrMemName, II->getNumArgOperands() - 2);
Tim Northover3b0846e2014-05-24 12:50:23 +00003398 }
3399 case Intrinsic::memset: {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003400 const MemSetInst *MSI = cast<MemSetInst>(II);
Tim Northover3b0846e2014-05-24 12:50:23 +00003401 // Don't handle volatile.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003402 if (MSI->isVolatile())
Tim Northover3b0846e2014-05-24 12:50:23 +00003403 return false;
3404
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003405 if (!MSI->getLength()->getType()->isIntegerTy(64))
Tim Northover3b0846e2014-05-24 12:50:23 +00003406 return false;
3407
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003408 if (MSI->getDestAddressSpace() > 255)
Tim Northover3b0846e2014-05-24 12:50:23 +00003409 // Fast instruction selection doesn't support the special
3410 // address spaces.
3411 return false;
3412
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003413 return lowerCallTo(II, "memset", II->getNumArgOperands() - 2);
Tim Northover3b0846e2014-05-24 12:50:23 +00003414 }
Juergen Ributzka993224a2014-09-15 22:33:06 +00003415 case Intrinsic::sin:
3416 case Intrinsic::cos:
3417 case Intrinsic::pow: {
3418 MVT RetVT;
3419 if (!isTypeLegal(II->getType(), RetVT))
3420 return false;
3421
3422 if (RetVT != MVT::f32 && RetVT != MVT::f64)
3423 return false;
3424
3425 static const RTLIB::Libcall LibCallTable[3][2] = {
3426 { RTLIB::SIN_F32, RTLIB::SIN_F64 },
3427 { RTLIB::COS_F32, RTLIB::COS_F64 },
3428 { RTLIB::POW_F32, RTLIB::POW_F64 }
3429 };
3430 RTLIB::Libcall LC;
3431 bool Is64Bit = RetVT == MVT::f64;
3432 switch (II->getIntrinsicID()) {
3433 default:
3434 llvm_unreachable("Unexpected intrinsic.");
3435 case Intrinsic::sin:
3436 LC = LibCallTable[0][Is64Bit];
3437 break;
3438 case Intrinsic::cos:
3439 LC = LibCallTable[1][Is64Bit];
3440 break;
3441 case Intrinsic::pow:
3442 LC = LibCallTable[2][Is64Bit];
3443 break;
3444 }
3445
3446 ArgListTy Args;
3447 Args.reserve(II->getNumArgOperands());
3448
3449 // Populate the argument list.
3450 for (auto &Arg : II->arg_operands()) {
3451 ArgListEntry Entry;
3452 Entry.Val = Arg;
3453 Entry.Ty = Arg->getType();
3454 Args.push_back(Entry);
3455 }
3456
3457 CallLoweringInfo CLI;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003458 MCContext &Ctx = MF->getContext();
3459 CLI.setCallee(DL, Ctx, TLI.getLibcallCallingConv(LC), II->getType(),
Juergen Ributzka993224a2014-09-15 22:33:06 +00003460 TLI.getLibcallName(LC), std::move(Args));
3461 if (!lowerCallTo(CLI))
3462 return false;
3463 updateValueMap(II, CLI.ResultReg);
3464 return true;
3465 }
Juergen Ributzka89441b02014-11-11 23:10:44 +00003466 case Intrinsic::fabs: {
3467 MVT VT;
3468 if (!isTypeLegal(II->getType(), VT))
3469 return false;
3470
3471 unsigned Opc;
3472 switch (VT.SimpleTy) {
3473 default:
3474 return false;
3475 case MVT::f32:
3476 Opc = AArch64::FABSSr;
3477 break;
3478 case MVT::f64:
3479 Opc = AArch64::FABSDr;
3480 break;
3481 }
3482 unsigned SrcReg = getRegForValue(II->getOperand(0));
3483 if (!SrcReg)
3484 return false;
3485 bool SrcRegIsKill = hasTrivialKill(II->getOperand(0));
3486 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
3487 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
3488 .addReg(SrcReg, getKillRegState(SrcRegIsKill));
3489 updateValueMap(II, ResultReg);
3490 return true;
3491 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003492 case Intrinsic::trap: {
3493 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::BRK))
3494 .addImm(1);
3495 return true;
3496 }
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003497 case Intrinsic::sqrt: {
3498 Type *RetTy = II->getCalledFunction()->getReturnType();
3499
3500 MVT VT;
3501 if (!isTypeLegal(RetTy, VT))
3502 return false;
3503
3504 unsigned Op0Reg = getRegForValue(II->getOperand(0));
3505 if (!Op0Reg)
3506 return false;
3507 bool Op0IsKill = hasTrivialKill(II->getOperand(0));
3508
Juergen Ributzka88e32512014-09-03 20:56:59 +00003509 unsigned ResultReg = fastEmit_r(VT, VT, ISD::FSQRT, Op0Reg, Op0IsKill);
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003510 if (!ResultReg)
3511 return false;
3512
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003513 updateValueMap(II, ResultReg);
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003514 return true;
3515 }
Juergen Ributzkad43da752014-07-30 22:04:31 +00003516 case Intrinsic::sadd_with_overflow:
3517 case Intrinsic::uadd_with_overflow:
3518 case Intrinsic::ssub_with_overflow:
3519 case Intrinsic::usub_with_overflow:
3520 case Intrinsic::smul_with_overflow:
3521 case Intrinsic::umul_with_overflow: {
3522 // This implements the basic lowering of the xalu with overflow intrinsics.
3523 const Function *Callee = II->getCalledFunction();
3524 auto *Ty = cast<StructType>(Callee->getReturnType());
3525 Type *RetTy = Ty->getTypeAtIndex(0U);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003526
3527 MVT VT;
3528 if (!isTypeLegal(RetTy, VT))
3529 return false;
3530
3531 if (VT != MVT::i32 && VT != MVT::i64)
3532 return false;
3533
3534 const Value *LHS = II->getArgOperand(0);
3535 const Value *RHS = II->getArgOperand(1);
3536 // Canonicalize immediate to the RHS.
3537 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) &&
3538 isCommutativeIntrinsic(II))
3539 std::swap(LHS, RHS);
3540
Juergen Ributzka2964b832014-09-18 07:04:54 +00003541 // Simplify multiplies.
Pete Cooper9e1d3352015-05-20 17:16:39 +00003542 Intrinsic::ID IID = II->getIntrinsicID();
Juergen Ributzka2964b832014-09-18 07:04:54 +00003543 switch (IID) {
3544 default:
3545 break;
3546 case Intrinsic::smul_with_overflow:
3547 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3548 if (C->getValue() == 2) {
3549 IID = Intrinsic::sadd_with_overflow;
3550 RHS = LHS;
3551 }
3552 break;
3553 case Intrinsic::umul_with_overflow:
3554 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3555 if (C->getValue() == 2) {
3556 IID = Intrinsic::uadd_with_overflow;
3557 RHS = LHS;
3558 }
3559 break;
3560 }
3561
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003562 unsigned ResultReg1 = 0, ResultReg2 = 0, MulReg = 0;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003563 AArch64CC::CondCode CC = AArch64CC::Invalid;
Juergen Ributzka2964b832014-09-18 07:04:54 +00003564 switch (IID) {
Juergen Ributzkad43da752014-07-30 22:04:31 +00003565 default: llvm_unreachable("Unexpected intrinsic!");
3566 case Intrinsic::sadd_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003567 ResultReg1 = emitAdd(VT, LHS, RHS, /*SetFlags=*/true);
3568 CC = AArch64CC::VS;
3569 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003570 case Intrinsic::uadd_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003571 ResultReg1 = emitAdd(VT, LHS, RHS, /*SetFlags=*/true);
3572 CC = AArch64CC::HS;
3573 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003574 case Intrinsic::ssub_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003575 ResultReg1 = emitSub(VT, LHS, RHS, /*SetFlags=*/true);
3576 CC = AArch64CC::VS;
3577 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003578 case Intrinsic::usub_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003579 ResultReg1 = emitSub(VT, LHS, RHS, /*SetFlags=*/true);
3580 CC = AArch64CC::LO;
3581 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003582 case Intrinsic::smul_with_overflow: {
3583 CC = AArch64CC::NE;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003584 unsigned LHSReg = getRegForValue(LHS);
3585 if (!LHSReg)
3586 return false;
3587 bool LHSIsKill = hasTrivialKill(LHS);
3588
3589 unsigned RHSReg = getRegForValue(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003590 if (!RHSReg)
3591 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003592 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003593
Juergen Ributzkad43da752014-07-30 22:04:31 +00003594 if (VT == MVT::i32) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003595 MulReg = emitSMULL_rr(MVT::i64, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003596 unsigned ShiftReg = emitLSR_ri(MVT::i64, MVT::i64, MulReg,
3597 /*IsKill=*/false, 32);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003598 MulReg = fastEmitInst_extractsubreg(VT, MulReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003599 AArch64::sub_32);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003600 ShiftReg = fastEmitInst_extractsubreg(VT, ShiftReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003601 AArch64::sub_32);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003602 emitSubs_rs(VT, ShiftReg, /*IsKill=*/true, MulReg, /*IsKill=*/false,
3603 AArch64_AM::ASR, 31, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003604 } else {
3605 assert(VT == MVT::i64 && "Unexpected value type.");
Quentin Colombet9df2fa22015-05-01 20:57:11 +00003606 // LHSReg and RHSReg cannot be killed by this Mul, since they are
3607 // reused in the next instruction.
3608 MulReg = emitMul_rr(VT, LHSReg, /*IsKill=*/false, RHSReg,
3609 /*IsKill=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003610 unsigned SMULHReg = fastEmit_rr(VT, VT, ISD::MULHS, LHSReg, LHSIsKill,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003611 RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003612 emitSubs_rs(VT, SMULHReg, /*IsKill=*/true, MulReg, /*IsKill=*/false,
3613 AArch64_AM::ASR, 63, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003614 }
3615 break;
3616 }
3617 case Intrinsic::umul_with_overflow: {
3618 CC = AArch64CC::NE;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003619 unsigned LHSReg = getRegForValue(LHS);
3620 if (!LHSReg)
3621 return false;
3622 bool LHSIsKill = hasTrivialKill(LHS);
3623
3624 unsigned RHSReg = getRegForValue(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003625 if (!RHSReg)
3626 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003627 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003628
Juergen Ributzkad43da752014-07-30 22:04:31 +00003629 if (VT == MVT::i32) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003630 MulReg = emitUMULL_rr(MVT::i64, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003631 emitSubs_rs(MVT::i64, AArch64::XZR, /*IsKill=*/true, MulReg,
3632 /*IsKill=*/false, AArch64_AM::LSR, 32,
3633 /*WantResult=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003634 MulReg = fastEmitInst_extractsubreg(VT, MulReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003635 AArch64::sub_32);
3636 } else {
3637 assert(VT == MVT::i64 && "Unexpected value type.");
Quentin Colombet9df2fa22015-05-01 20:57:11 +00003638 // LHSReg and RHSReg cannot be killed by this Mul, since they are
3639 // reused in the next instruction.
3640 MulReg = emitMul_rr(VT, LHSReg, /*IsKill=*/false, RHSReg,
3641 /*IsKill=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003642 unsigned UMULHReg = fastEmit_rr(VT, VT, ISD::MULHU, LHSReg, LHSIsKill,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003643 RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003644 emitSubs_rr(VT, AArch64::XZR, /*IsKill=*/true, UMULHReg,
3645 /*IsKill=*/false, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003646 }
3647 break;
3648 }
3649 }
3650
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003651 if (MulReg) {
3652 ResultReg1 = createResultReg(TLI.getRegClassFor(VT));
Juergen Ributzkad43da752014-07-30 22:04:31 +00003653 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003654 TII.get(TargetOpcode::COPY), ResultReg1).addReg(MulReg);
3655 }
Juergen Ributzkad43da752014-07-30 22:04:31 +00003656
Juergen Ributzka88e32512014-09-03 20:56:59 +00003657 ResultReg2 = fastEmitInst_rri(AArch64::CSINCWr, &AArch64::GPR32RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003658 AArch64::WZR, /*IsKill=*/true, AArch64::WZR,
3659 /*IsKill=*/true, getInvertedCondCode(CC));
Jingyue Wu4938e272014-10-04 03:50:10 +00003660 (void)ResultReg2;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003661 assert((ResultReg1 + 1) == ResultReg2 &&
3662 "Nonconsecutive result registers.");
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003663 updateValueMap(II, ResultReg1, 2);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003664 return true;
3665 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003666 }
3667 return false;
3668}
3669
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003670bool AArch64FastISel::selectRet(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003671 const ReturnInst *Ret = cast<ReturnInst>(I);
3672 const Function &F = *I->getParent()->getParent();
3673
3674 if (!FuncInfo.CanLowerReturn)
3675 return false;
3676
3677 if (F.isVarArg())
3678 return false;
3679
3680 // Build a list of return value registers.
3681 SmallVector<unsigned, 4> RetRegs;
3682
3683 if (Ret->getNumOperands() > 0) {
3684 CallingConv::ID CC = F.getCallingConv();
3685 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003686 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Tim Northover3b0846e2014-05-24 12:50:23 +00003687
3688 // Analyze operands of the call, assigning locations to each operand.
3689 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003690 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00003691 CCAssignFn *RetCC = CC == CallingConv::WebKit_JS ? RetCC_AArch64_WebKit_JS
3692 : RetCC_AArch64_AAPCS;
3693 CCInfo.AnalyzeReturn(Outs, RetCC);
3694
3695 // Only handle a single return value for now.
3696 if (ValLocs.size() != 1)
3697 return false;
3698
3699 CCValAssign &VA = ValLocs[0];
3700 const Value *RV = Ret->getOperand(0);
3701
3702 // Don't bother handling odd stuff for now.
Juergen Ributzkade47c472014-09-15 23:40:10 +00003703 if ((VA.getLocInfo() != CCValAssign::Full) &&
3704 (VA.getLocInfo() != CCValAssign::BCvt))
Tim Northover3b0846e2014-05-24 12:50:23 +00003705 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003706
Tim Northover3b0846e2014-05-24 12:50:23 +00003707 // Only handle register returns for now.
3708 if (!VA.isRegLoc())
3709 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003710
Tim Northover3b0846e2014-05-24 12:50:23 +00003711 unsigned Reg = getRegForValue(RV);
3712 if (Reg == 0)
3713 return false;
3714
3715 unsigned SrcReg = Reg + VA.getValNo();
3716 unsigned DestReg = VA.getLocReg();
3717 // Avoid a cross-class copy. This is very unlikely.
3718 if (!MRI.getRegClass(SrcReg)->contains(DestReg))
3719 return false;
3720
Mehdi Amini44ede332015-07-09 02:09:04 +00003721 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Tim Northover3b0846e2014-05-24 12:50:23 +00003722 if (!RVEVT.isSimple())
3723 return false;
3724
3725 // Vectors (of > 1 lane) in big endian need tricky handling.
Juergen Ributzkade47c472014-09-15 23:40:10 +00003726 if (RVEVT.isVector() && RVEVT.getVectorNumElements() > 1 &&
3727 !Subtarget->isLittleEndian())
Tim Northover3b0846e2014-05-24 12:50:23 +00003728 return false;
3729
3730 MVT RVVT = RVEVT.getSimpleVT();
3731 if (RVVT == MVT::f128)
3732 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003733
Tim Northover3b0846e2014-05-24 12:50:23 +00003734 MVT DestVT = VA.getValVT();
3735 // Special handling for extended integers.
3736 if (RVVT != DestVT) {
3737 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
3738 return false;
3739
3740 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
3741 return false;
3742
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003743 bool IsZExt = Outs[0].Flags.isZExt();
3744 SrcReg = emitIntExt(RVVT, SrcReg, DestVT, IsZExt);
Tim Northover3b0846e2014-05-24 12:50:23 +00003745 if (SrcReg == 0)
3746 return false;
3747 }
3748
3749 // Make the copy.
3750 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3751 TII.get(TargetOpcode::COPY), DestReg).addReg(SrcReg);
3752
3753 // Add register to return instruction.
3754 RetRegs.push_back(VA.getLocReg());
3755 }
3756
3757 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3758 TII.get(AArch64::RET_ReallyLR));
Pete Cooper7be8f8f2015-08-03 19:04:32 +00003759 for (unsigned RetReg : RetRegs)
3760 MIB.addReg(RetReg, RegState::Implicit);
Tim Northover3b0846e2014-05-24 12:50:23 +00003761 return true;
3762}
3763
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003764bool AArch64FastISel::selectTrunc(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003765 Type *DestTy = I->getType();
3766 Value *Op = I->getOperand(0);
3767 Type *SrcTy = Op->getType();
3768
Mehdi Amini44ede332015-07-09 02:09:04 +00003769 EVT SrcEVT = TLI.getValueType(DL, SrcTy, true);
3770 EVT DestEVT = TLI.getValueType(DL, DestTy, true);
Tim Northover3b0846e2014-05-24 12:50:23 +00003771 if (!SrcEVT.isSimple())
3772 return false;
3773 if (!DestEVT.isSimple())
3774 return false;
3775
3776 MVT SrcVT = SrcEVT.getSimpleVT();
3777 MVT DestVT = DestEVT.getSimpleVT();
3778
3779 if (SrcVT != MVT::i64 && SrcVT != MVT::i32 && SrcVT != MVT::i16 &&
3780 SrcVT != MVT::i8)
3781 return false;
3782 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8 &&
3783 DestVT != MVT::i1)
3784 return false;
3785
3786 unsigned SrcReg = getRegForValue(Op);
3787 if (!SrcReg)
3788 return false;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00003789 bool SrcIsKill = hasTrivialKill(Op);
Tim Northover3b0846e2014-05-24 12:50:23 +00003790
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003791 // If we're truncating from i64 to a smaller non-legal type then generate an
3792 // AND. Otherwise, we know the high bits are undefined and a truncate only
3793 // generate a COPY. We cannot mark the source register also as result
3794 // register, because this can incorrectly transfer the kill flag onto the
3795 // source register.
3796 unsigned ResultReg;
Juergen Ributzka63649852015-07-25 02:16:53 +00003797 if (SrcVT == MVT::i64) {
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003798 uint64_t Mask = 0;
3799 switch (DestVT.SimpleTy) {
3800 default:
3801 // Trunc i64 to i32 is handled by the target-independent fast-isel.
3802 return false;
3803 case MVT::i1:
3804 Mask = 0x1;
3805 break;
3806 case MVT::i8:
3807 Mask = 0xff;
3808 break;
3809 case MVT::i16:
3810 Mask = 0xffff;
3811 break;
3812 }
Juergen Ributzka63649852015-07-25 02:16:53 +00003813 // Issue an extract_subreg to get the lower 32-bits.
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003814 unsigned Reg32 = fastEmitInst_extractsubreg(MVT::i32, SrcReg, SrcIsKill,
3815 AArch64::sub_32);
3816 // Create the AND instruction which performs the actual truncation.
3817 ResultReg = emitAnd_ri(MVT::i32, Reg32, /*IsKill=*/true, Mask);
3818 assert(ResultReg && "Unexpected AND instruction emission failure.");
3819 } else {
3820 ResultReg = createResultReg(&AArch64::GPR32RegClass);
3821 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3822 TII.get(TargetOpcode::COPY), ResultReg)
3823 .addReg(SrcReg, getKillRegState(SrcIsKill));
Juergen Ributzka63649852015-07-25 02:16:53 +00003824 }
3825
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003826 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00003827 return true;
3828}
3829
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003830unsigned AArch64FastISel::emiti1Ext(unsigned SrcReg, MVT DestVT, bool IsZExt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003831 assert((DestVT == MVT::i8 || DestVT == MVT::i16 || DestVT == MVT::i32 ||
3832 DestVT == MVT::i64) &&
3833 "Unexpected value type.");
3834 // Handle i8 and i16 as i32.
3835 if (DestVT == MVT::i8 || DestVT == MVT::i16)
3836 DestVT = MVT::i32;
3837
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003838 if (IsZExt) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003839 unsigned ResultReg = emitAnd_ri(MVT::i32, SrcReg, /*TODO:IsKill=*/false, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00003840 assert(ResultReg && "Unexpected AND instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00003841 if (DestVT == MVT::i64) {
3842 // We're ZExt i1 to i64. The ANDWri Wd, Ws, #1 implicitly clears the
3843 // upper 32 bits. Emit a SUBREG_TO_REG to extend from Wd to Xd.
3844 unsigned Reg64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
3845 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3846 TII.get(AArch64::SUBREG_TO_REG), Reg64)
3847 .addImm(0)
3848 .addReg(ResultReg)
3849 .addImm(AArch64::sub_32);
3850 ResultReg = Reg64;
3851 }
3852 return ResultReg;
3853 } else {
3854 if (DestVT == MVT::i64) {
3855 // FIXME: We're SExt i1 to i64.
3856 return 0;
3857 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00003858 return fastEmitInst_rii(AArch64::SBFMWri, &AArch64::GPR32RegClass, SrcReg,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003859 /*TODO:IsKill=*/false, 0, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00003860 }
3861}
3862
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003863unsigned AArch64FastISel::emitMul_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003864 unsigned Op1, bool Op1IsKill) {
3865 unsigned Opc, ZReg;
3866 switch (RetVT.SimpleTy) {
3867 default: return 0;
3868 case MVT::i8:
3869 case MVT::i16:
3870 case MVT::i32:
3871 RetVT = MVT::i32;
3872 Opc = AArch64::MADDWrrr; ZReg = AArch64::WZR; break;
3873 case MVT::i64:
3874 Opc = AArch64::MADDXrrr; ZReg = AArch64::XZR; break;
3875 }
3876
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003877 const TargetRegisterClass *RC =
3878 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00003879 return fastEmitInst_rrr(Opc, RC, Op0, Op0IsKill, Op1, Op1IsKill,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003880 /*IsKill=*/ZReg, true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003881}
3882
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003883unsigned AArch64FastISel::emitSMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003884 unsigned Op1, bool Op1IsKill) {
3885 if (RetVT != MVT::i64)
3886 return 0;
3887
Juergen Ributzka88e32512014-09-03 20:56:59 +00003888 return fastEmitInst_rrr(AArch64::SMADDLrrr, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003889 Op0, Op0IsKill, Op1, Op1IsKill,
3890 AArch64::XZR, /*IsKill=*/true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003891}
3892
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003893unsigned AArch64FastISel::emitUMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003894 unsigned Op1, bool Op1IsKill) {
3895 if (RetVT != MVT::i64)
3896 return 0;
3897
Juergen Ributzka88e32512014-09-03 20:56:59 +00003898 return fastEmitInst_rrr(AArch64::UMADDLrrr, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003899 Op0, Op0IsKill, Op1, Op1IsKill,
3900 AArch64::XZR, /*IsKill=*/true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003901}
3902
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003903unsigned AArch64FastISel::emitLSL_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
3904 unsigned Op1Reg, bool Op1IsKill) {
3905 unsigned Opc = 0;
3906 bool NeedTrunc = false;
3907 uint64_t Mask = 0;
3908 switch (RetVT.SimpleTy) {
3909 default: return 0;
3910 case MVT::i8: Opc = AArch64::LSLVWr; NeedTrunc = true; Mask = 0xff; break;
3911 case MVT::i16: Opc = AArch64::LSLVWr; NeedTrunc = true; Mask = 0xffff; break;
3912 case MVT::i32: Opc = AArch64::LSLVWr; break;
3913 case MVT::i64: Opc = AArch64::LSLVXr; break;
3914 }
3915
3916 const TargetRegisterClass *RC =
3917 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
3918 if (NeedTrunc) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003919 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003920 Op1IsKill = true;
3921 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00003922 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003923 Op1IsKill);
3924 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003925 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003926 return ResultReg;
3927}
3928
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003929unsigned AArch64FastISel::emitLSL_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
3930 bool Op0IsKill, uint64_t Shift,
Juergen Ributzkacdda9302014-11-18 21:20:17 +00003931 bool IsZExt) {
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003932 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
3933 "Unexpected source/return type pair.");
Juergen Ributzka27e959d2014-09-22 21:08:53 +00003934 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
3935 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
3936 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003937 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
3938 RetVT == MVT::i64) && "Unexpected return value type.");
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00003939
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003940 bool Is64Bit = (RetVT == MVT::i64);
3941 unsigned RegSize = Is64Bit ? 64 : 32;
3942 unsigned DstBits = RetVT.getSizeInBits();
3943 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00003944 const TargetRegisterClass *RC =
3945 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
3946
3947 // Just emit a copy for "zero" shifts.
3948 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00003949 if (RetVT == SrcVT) {
3950 unsigned ResultReg = createResultReg(RC);
3951 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3952 TII.get(TargetOpcode::COPY), ResultReg)
3953 .addReg(Op0, getKillRegState(Op0IsKill));
3954 return ResultReg;
3955 } else
3956 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00003957 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003958
3959 // Don't deal with undefined shifts.
3960 if (Shift >= DstBits)
3961 return 0;
3962
3963 // For immediate shifts we can fold the zero-/sign-extension into the shift.
3964 // {S|U}BFM Wd, Wn, #r, #s
3965 // Wd<32+s-r,32-r> = Wn<s:0> when r > s
3966
3967 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
3968 // %2 = shl i16 %1, 4
3969 // Wd<32+7-28,32-28> = Wn<7:0> <- clamp s to 7
3970 // 0b1111_1111_1111_1111__1111_1010_1010_0000 sext
3971 // 0b0000_0000_0000_0000__0000_0101_0101_0000 sext | zext
3972 // 0b0000_0000_0000_0000__0000_1010_1010_0000 zext
3973
3974 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
3975 // %2 = shl i16 %1, 8
3976 // Wd<32+7-24,32-24> = Wn<7:0>
3977 // 0b1111_1111_1111_1111__1010_1010_0000_0000 sext
3978 // 0b0000_0000_0000_0000__0101_0101_0000_0000 sext | zext
3979 // 0b0000_0000_0000_0000__1010_1010_0000_0000 zext
3980
3981 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
3982 // %2 = shl i16 %1, 12
3983 // Wd<32+3-20,32-20> = Wn<3:0>
3984 // 0b1111_1111_1111_1111__1010_0000_0000_0000 sext
3985 // 0b0000_0000_0000_0000__0101_0000_0000_0000 sext | zext
3986 // 0b0000_0000_0000_0000__1010_0000_0000_0000 zext
3987
3988 unsigned ImmR = RegSize - Shift;
3989 // Limit the width to the length of the source type.
3990 unsigned ImmS = std::min<unsigned>(SrcBits - 1, DstBits - 1 - Shift);
3991 static const unsigned OpcTable[2][2] = {
3992 {AArch64::SBFMWri, AArch64::SBFMXri},
3993 {AArch64::UBFMWri, AArch64::UBFMXri}
3994 };
Juergen Ributzkacdda9302014-11-18 21:20:17 +00003995 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003996 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
3997 unsigned TmpReg = MRI.createVirtualRegister(RC);
3998 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3999 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4000 .addImm(0)
4001 .addReg(Op0, getKillRegState(Op0IsKill))
4002 .addImm(AArch64::sub_32);
4003 Op0 = TmpReg;
4004 Op0IsKill = true;
4005 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004006 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004007}
4008
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004009unsigned AArch64FastISel::emitLSR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
4010 unsigned Op1Reg, bool Op1IsKill) {
4011 unsigned Opc = 0;
4012 bool NeedTrunc = false;
4013 uint64_t Mask = 0;
4014 switch (RetVT.SimpleTy) {
4015 default: return 0;
4016 case MVT::i8: Opc = AArch64::LSRVWr; NeedTrunc = true; Mask = 0xff; break;
4017 case MVT::i16: Opc = AArch64::LSRVWr; NeedTrunc = true; Mask = 0xffff; break;
4018 case MVT::i32: Opc = AArch64::LSRVWr; break;
4019 case MVT::i64: Opc = AArch64::LSRVXr; break;
4020 }
4021
4022 const TargetRegisterClass *RC =
4023 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4024 if (NeedTrunc) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004025 Op0Reg = emitAnd_ri(MVT::i32, Op0Reg, Op0IsKill, Mask);
4026 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004027 Op0IsKill = Op1IsKill = true;
4028 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004029 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004030 Op1IsKill);
4031 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004032 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004033 return ResultReg;
4034}
4035
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004036unsigned AArch64FastISel::emitLSR_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4037 bool Op0IsKill, uint64_t Shift,
4038 bool IsZExt) {
4039 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4040 "Unexpected source/return type pair.");
Chad Rosiere16d16a2014-11-18 22:38:42 +00004041 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4042 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4043 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004044 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4045 RetVT == MVT::i64) && "Unexpected return value type.");
4046
4047 bool Is64Bit = (RetVT == MVT::i64);
4048 unsigned RegSize = Is64Bit ? 64 : 32;
4049 unsigned DstBits = RetVT.getSizeInBits();
4050 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004051 const TargetRegisterClass *RC =
4052 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4053
4054 // Just emit a copy for "zero" shifts.
4055 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004056 if (RetVT == SrcVT) {
4057 unsigned ResultReg = createResultReg(RC);
4058 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4059 TII.get(TargetOpcode::COPY), ResultReg)
4060 .addReg(Op0, getKillRegState(Op0IsKill));
4061 return ResultReg;
4062 } else
4063 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004064 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004065
4066 // Don't deal with undefined shifts.
4067 if (Shift >= DstBits)
4068 return 0;
4069
4070 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4071 // {S|U}BFM Wd, Wn, #r, #s
4072 // Wd<s-r:0> = Wn<s:r> when r <= s
4073
4074 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4075 // %2 = lshr i16 %1, 4
4076 // Wd<7-4:0> = Wn<7:4>
4077 // 0b0000_0000_0000_0000__0000_1111_1111_1010 sext
4078 // 0b0000_0000_0000_0000__0000_0000_0000_0101 sext | zext
4079 // 0b0000_0000_0000_0000__0000_0000_0000_1010 zext
4080
4081 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4082 // %2 = lshr i16 %1, 8
4083 // Wd<7-7,0> = Wn<7:7>
4084 // 0b0000_0000_0000_0000__0000_0000_1111_1111 sext
4085 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4086 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4087
4088 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4089 // %2 = lshr i16 %1, 12
4090 // Wd<7-7,0> = Wn<7:7> <- clamp r to 7
4091 // 0b0000_0000_0000_0000__0000_0000_0000_1111 sext
4092 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4093 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4094
4095 if (Shift >= SrcBits && IsZExt)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004096 return materializeInt(ConstantInt::get(*Context, APInt(RegSize, 0)), RetVT);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004097
4098 // It is not possible to fold a sign-extend into the LShr instruction. In this
4099 // case emit a sign-extend.
4100 if (!IsZExt) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004101 Op0 = emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004102 if (!Op0)
4103 return 0;
4104 Op0IsKill = true;
4105 SrcVT = RetVT;
4106 SrcBits = SrcVT.getSizeInBits();
4107 IsZExt = true;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004108 }
4109
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004110 unsigned ImmR = std::min<unsigned>(SrcBits - 1, Shift);
4111 unsigned ImmS = SrcBits - 1;
4112 static const unsigned OpcTable[2][2] = {
4113 {AArch64::SBFMWri, AArch64::SBFMXri},
4114 {AArch64::UBFMWri, AArch64::UBFMXri}
4115 };
4116 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004117 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4118 unsigned TmpReg = MRI.createVirtualRegister(RC);
4119 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4120 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4121 .addImm(0)
4122 .addReg(Op0, getKillRegState(Op0IsKill))
4123 .addImm(AArch64::sub_32);
4124 Op0 = TmpReg;
4125 Op0IsKill = true;
4126 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004127 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004128}
4129
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004130unsigned AArch64FastISel::emitASR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
4131 unsigned Op1Reg, bool Op1IsKill) {
4132 unsigned Opc = 0;
4133 bool NeedTrunc = false;
4134 uint64_t Mask = 0;
4135 switch (RetVT.SimpleTy) {
4136 default: return 0;
4137 case MVT::i8: Opc = AArch64::ASRVWr; NeedTrunc = true; Mask = 0xff; break;
4138 case MVT::i16: Opc = AArch64::ASRVWr; NeedTrunc = true; Mask = 0xffff; break;
4139 case MVT::i32: Opc = AArch64::ASRVWr; break;
4140 case MVT::i64: Opc = AArch64::ASRVXr; break;
4141 }
4142
4143 const TargetRegisterClass *RC =
4144 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4145 if (NeedTrunc) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004146 Op0Reg = emitIntExt(RetVT, Op0Reg, MVT::i32, /*IsZExt=*/false);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004147 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004148 Op0IsKill = Op1IsKill = true;
4149 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004150 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004151 Op1IsKill);
4152 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004153 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004154 return ResultReg;
4155}
4156
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004157unsigned AArch64FastISel::emitASR_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4158 bool Op0IsKill, uint64_t Shift,
4159 bool IsZExt) {
4160 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4161 "Unexpected source/return type pair.");
Chad Rosierc2508812014-11-18 22:41:49 +00004162 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4163 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4164 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004165 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4166 RetVT == MVT::i64) && "Unexpected return value type.");
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004167
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004168 bool Is64Bit = (RetVT == MVT::i64);
4169 unsigned RegSize = Is64Bit ? 64 : 32;
4170 unsigned DstBits = RetVT.getSizeInBits();
4171 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004172 const TargetRegisterClass *RC =
4173 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4174
4175 // Just emit a copy for "zero" shifts.
4176 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004177 if (RetVT == SrcVT) {
4178 unsigned ResultReg = createResultReg(RC);
4179 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4180 TII.get(TargetOpcode::COPY), ResultReg)
4181 .addReg(Op0, getKillRegState(Op0IsKill));
4182 return ResultReg;
4183 } else
4184 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004185 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004186
4187 // Don't deal with undefined shifts.
4188 if (Shift >= DstBits)
4189 return 0;
4190
4191 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4192 // {S|U}BFM Wd, Wn, #r, #s
4193 // Wd<s-r:0> = Wn<s:r> when r <= s
4194
4195 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4196 // %2 = ashr i16 %1, 4
4197 // Wd<7-4:0> = Wn<7:4>
4198 // 0b1111_1111_1111_1111__1111_1111_1111_1010 sext
4199 // 0b0000_0000_0000_0000__0000_0000_0000_0101 sext | zext
4200 // 0b0000_0000_0000_0000__0000_0000_0000_1010 zext
4201
4202 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4203 // %2 = ashr i16 %1, 8
4204 // Wd<7-7,0> = Wn<7:7>
4205 // 0b1111_1111_1111_1111__1111_1111_1111_1111 sext
4206 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4207 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4208
4209 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4210 // %2 = ashr i16 %1, 12
4211 // Wd<7-7,0> = Wn<7:7> <- clamp r to 7
4212 // 0b1111_1111_1111_1111__1111_1111_1111_1111 sext
4213 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4214 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4215
4216 if (Shift >= SrcBits && IsZExt)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004217 return materializeInt(ConstantInt::get(*Context, APInt(RegSize, 0)), RetVT);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004218
4219 unsigned ImmR = std::min<unsigned>(SrcBits - 1, Shift);
4220 unsigned ImmS = SrcBits - 1;
4221 static const unsigned OpcTable[2][2] = {
4222 {AArch64::SBFMWri, AArch64::SBFMXri},
4223 {AArch64::UBFMWri, AArch64::UBFMXri}
4224 };
4225 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004226 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4227 unsigned TmpReg = MRI.createVirtualRegister(RC);
4228 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4229 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4230 .addImm(0)
4231 .addReg(Op0, getKillRegState(Op0IsKill))
4232 .addImm(AArch64::sub_32);
4233 Op0 = TmpReg;
4234 Op0IsKill = true;
4235 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004236 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004237}
4238
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004239unsigned AArch64FastISel::emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
4240 bool IsZExt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004241 assert(DestVT != MVT::i1 && "ZeroExt/SignExt an i1?");
Louis Gerbarg4c5b4052014-07-07 21:37:51 +00004242
Louis Gerbarg1ce0c37bf2014-07-09 17:54:32 +00004243 // FastISel does not have plumbing to deal with extensions where the SrcVT or
4244 // DestVT are odd things, so test to make sure that they are both types we can
4245 // handle (i1/i8/i16/i32 for SrcVT and i8/i16/i32/i64 for DestVT), otherwise
4246 // bail out to SelectionDAG.
4247 if (((DestVT != MVT::i8) && (DestVT != MVT::i16) &&
4248 (DestVT != MVT::i32) && (DestVT != MVT::i64)) ||
4249 ((SrcVT != MVT::i1) && (SrcVT != MVT::i8) &&
4250 (SrcVT != MVT::i16) && (SrcVT != MVT::i32)))
Louis Gerbarg4c5b4052014-07-07 21:37:51 +00004251 return 0;
4252
Tim Northover3b0846e2014-05-24 12:50:23 +00004253 unsigned Opc;
4254 unsigned Imm = 0;
4255
4256 switch (SrcVT.SimpleTy) {
4257 default:
4258 return 0;
4259 case MVT::i1:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004260 return emiti1Ext(SrcReg, DestVT, IsZExt);
Tim Northover3b0846e2014-05-24 12:50:23 +00004261 case MVT::i8:
4262 if (DestVT == MVT::i64)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004263 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004264 else
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004265 Opc = IsZExt ? AArch64::UBFMWri : AArch64::SBFMWri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004266 Imm = 7;
4267 break;
4268 case MVT::i16:
4269 if (DestVT == MVT::i64)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004270 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004271 else
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004272 Opc = IsZExt ? AArch64::UBFMWri : AArch64::SBFMWri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004273 Imm = 15;
4274 break;
4275 case MVT::i32:
4276 assert(DestVT == MVT::i64 && "IntExt i32 to i32?!?");
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004277 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004278 Imm = 31;
4279 break;
4280 }
4281
4282 // Handle i8 and i16 as i32.
4283 if (DestVT == MVT::i8 || DestVT == MVT::i16)
4284 DestVT = MVT::i32;
4285 else if (DestVT == MVT::i64) {
4286 unsigned Src64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
4287 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4288 TII.get(AArch64::SUBREG_TO_REG), Src64)
4289 .addImm(0)
4290 .addReg(SrcReg)
4291 .addImm(AArch64::sub_32);
4292 SrcReg = Src64;
4293 }
4294
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004295 const TargetRegisterClass *RC =
4296 (DestVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00004297 return fastEmitInst_rii(Opc, RC, SrcReg, /*TODO:IsKill=*/false, 0, Imm);
Tim Northover3b0846e2014-05-24 12:50:23 +00004298}
4299
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004300static bool isZExtLoad(const MachineInstr *LI) {
4301 switch (LI->getOpcode()) {
4302 default:
4303 return false;
4304 case AArch64::LDURBBi:
4305 case AArch64::LDURHHi:
4306 case AArch64::LDURWi:
4307 case AArch64::LDRBBui:
4308 case AArch64::LDRHHui:
4309 case AArch64::LDRWui:
4310 case AArch64::LDRBBroX:
4311 case AArch64::LDRHHroX:
4312 case AArch64::LDRWroX:
4313 case AArch64::LDRBBroW:
4314 case AArch64::LDRHHroW:
4315 case AArch64::LDRWroW:
4316 return true;
4317 }
4318}
4319
4320static bool isSExtLoad(const MachineInstr *LI) {
4321 switch (LI->getOpcode()) {
4322 default:
4323 return false;
4324 case AArch64::LDURSBWi:
4325 case AArch64::LDURSHWi:
4326 case AArch64::LDURSBXi:
4327 case AArch64::LDURSHXi:
4328 case AArch64::LDURSWi:
4329 case AArch64::LDRSBWui:
4330 case AArch64::LDRSHWui:
4331 case AArch64::LDRSBXui:
4332 case AArch64::LDRSHXui:
4333 case AArch64::LDRSWui:
4334 case AArch64::LDRSBWroX:
4335 case AArch64::LDRSHWroX:
4336 case AArch64::LDRSBXroX:
4337 case AArch64::LDRSHXroX:
4338 case AArch64::LDRSWroX:
4339 case AArch64::LDRSBWroW:
4340 case AArch64::LDRSHWroW:
4341 case AArch64::LDRSBXroW:
4342 case AArch64::LDRSHXroW:
4343 case AArch64::LDRSWroW:
4344 return true;
4345 }
4346}
4347
4348bool AArch64FastISel::optimizeIntExtLoad(const Instruction *I, MVT RetVT,
4349 MVT SrcVT) {
4350 const auto *LI = dyn_cast<LoadInst>(I->getOperand(0));
4351 if (!LI || !LI->hasOneUse())
4352 return false;
4353
4354 // Check if the load instruction has already been selected.
4355 unsigned Reg = lookUpRegForValue(LI);
4356 if (!Reg)
4357 return false;
4358
4359 MachineInstr *MI = MRI.getUniqueVRegDef(Reg);
4360 if (!MI)
4361 return false;
4362
4363 // Check if the correct load instruction has been emitted - SelectionDAG might
4364 // have emitted a zero-extending load, but we need a sign-extending load.
4365 bool IsZExt = isa<ZExtInst>(I);
4366 const auto *LoadMI = MI;
4367 if (LoadMI->getOpcode() == TargetOpcode::COPY &&
4368 LoadMI->getOperand(1).getSubReg() == AArch64::sub_32) {
4369 unsigned LoadReg = MI->getOperand(1).getReg();
4370 LoadMI = MRI.getUniqueVRegDef(LoadReg);
4371 assert(LoadMI && "Expected valid instruction");
4372 }
4373 if (!(IsZExt && isZExtLoad(LoadMI)) && !(!IsZExt && isSExtLoad(LoadMI)))
4374 return false;
4375
4376 // Nothing to be done.
4377 if (RetVT != MVT::i64 || SrcVT > MVT::i32) {
4378 updateValueMap(I, Reg);
4379 return true;
4380 }
4381
4382 if (IsZExt) {
4383 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass);
4384 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4385 TII.get(AArch64::SUBREG_TO_REG), Reg64)
4386 .addImm(0)
4387 .addReg(Reg, getKillRegState(true))
4388 .addImm(AArch64::sub_32);
4389 Reg = Reg64;
4390 } else {
4391 assert((MI->getOpcode() == TargetOpcode::COPY &&
4392 MI->getOperand(1).getSubReg() == AArch64::sub_32) &&
4393 "Expected copy instruction");
4394 Reg = MI->getOperand(1).getReg();
4395 MI->eraseFromParent();
4396 }
4397 updateValueMap(I, Reg);
4398 return true;
4399}
4400
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004401bool AArch64FastISel::selectIntExt(const Instruction *I) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004402 assert((isa<ZExtInst>(I) || isa<SExtInst>(I)) &&
4403 "Unexpected integer extend instruction.");
4404 MVT RetVT;
4405 MVT SrcVT;
4406 if (!isTypeSupported(I->getType(), RetVT))
4407 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00004408
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004409 if (!isTypeSupported(I->getOperand(0)->getType(), SrcVT))
4410 return false;
4411
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004412 // Try to optimize already sign-/zero-extended values from load instructions.
4413 if (optimizeIntExtLoad(I, RetVT, SrcVT))
4414 return true;
4415
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004416 unsigned SrcReg = getRegForValue(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004417 if (!SrcReg)
4418 return false;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004419 bool SrcIsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004420
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004421 // Try to optimize already sign-/zero-extended values from function arguments.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004422 bool IsZExt = isa<ZExtInst>(I);
4423 if (const auto *Arg = dyn_cast<Argument>(I->getOperand(0))) {
4424 if ((IsZExt && Arg->hasZExtAttr()) || (!IsZExt && Arg->hasSExtAttr())) {
4425 if (RetVT == MVT::i64 && SrcVT != MVT::i64) {
4426 unsigned ResultReg = createResultReg(&AArch64::GPR64RegClass);
4427 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4428 TII.get(AArch64::SUBREG_TO_REG), ResultReg)
4429 .addImm(0)
4430 .addReg(SrcReg, getKillRegState(SrcIsKill))
4431 .addImm(AArch64::sub_32);
4432 SrcReg = ResultReg;
4433 }
Juergen Ributzkaea5870a2014-11-10 21:05:31 +00004434 // Conservatively clear all kill flags from all uses, because we are
4435 // replacing a sign-/zero-extend instruction at IR level with a nop at MI
4436 // level. The result of the instruction at IR level might have been
4437 // trivially dead, which is now not longer true.
4438 unsigned UseReg = lookUpRegForValue(I);
4439 if (UseReg)
4440 MRI.clearKillFlags(UseReg);
4441
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004442 updateValueMap(I, SrcReg);
4443 return true;
4444 }
4445 }
Juergen Ributzka51f53262014-08-05 05:43:44 +00004446
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004447 unsigned ResultReg = emitIntExt(SrcVT, SrcReg, RetVT, IsZExt);
Juergen Ributzka51f53262014-08-05 05:43:44 +00004448 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00004449 return false;
Juergen Ributzka51f53262014-08-05 05:43:44 +00004450
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004451 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004452 return true;
4453}
4454
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004455bool AArch64FastISel::selectRem(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00004456 EVT DestEVT = TLI.getValueType(DL, I->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00004457 if (!DestEVT.isSimple())
4458 return false;
4459
4460 MVT DestVT = DestEVT.getSimpleVT();
4461 if (DestVT != MVT::i64 && DestVT != MVT::i32)
4462 return false;
4463
4464 unsigned DivOpc;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004465 bool Is64bit = (DestVT == MVT::i64);
Tim Northover3b0846e2014-05-24 12:50:23 +00004466 switch (ISDOpcode) {
4467 default:
4468 return false;
4469 case ISD::SREM:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004470 DivOpc = Is64bit ? AArch64::SDIVXr : AArch64::SDIVWr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004471 break;
4472 case ISD::UREM:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004473 DivOpc = Is64bit ? AArch64::UDIVXr : AArch64::UDIVWr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004474 break;
4475 }
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004476 unsigned MSubOpc = Is64bit ? AArch64::MSUBXrrr : AArch64::MSUBWrrr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004477 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4478 if (!Src0Reg)
4479 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004480 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004481
4482 unsigned Src1Reg = getRegForValue(I->getOperand(1));
4483 if (!Src1Reg)
4484 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004485 bool Src1IsKill = hasTrivialKill(I->getOperand(1));
Tim Northover3b0846e2014-05-24 12:50:23 +00004486
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004487 const TargetRegisterClass *RC =
4488 (DestVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00004489 unsigned QuotReg = fastEmitInst_rr(DivOpc, RC, Src0Reg, /*IsKill=*/false,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004490 Src1Reg, /*IsKill=*/false);
4491 assert(QuotReg && "Unexpected DIV instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00004492 // The remainder is computed as numerator - (quotient * denominator) using the
4493 // MSUB instruction.
Juergen Ributzka88e32512014-09-03 20:56:59 +00004494 unsigned ResultReg = fastEmitInst_rrr(MSubOpc, RC, QuotReg, /*IsKill=*/true,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004495 Src1Reg, Src1IsKill, Src0Reg,
4496 Src0IsKill);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004497 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004498 return true;
4499}
4500
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004501bool AArch64FastISel::selectMul(const Instruction *I) {
Juergen Ributzkac611d722014-09-17 20:35:41 +00004502 MVT VT;
4503 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Tim Northover3b0846e2014-05-24 12:50:23 +00004504 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00004505
Juergen Ributzkac611d722014-09-17 20:35:41 +00004506 if (VT.isVector())
4507 return selectBinaryOp(I, ISD::MUL);
4508
4509 const Value *Src0 = I->getOperand(0);
4510 const Value *Src1 = I->getOperand(1);
4511 if (const auto *C = dyn_cast<ConstantInt>(Src0))
4512 if (C->getValue().isPowerOf2())
4513 std::swap(Src0, Src1);
4514
4515 // Try to simplify to a shift instruction.
4516 if (const auto *C = dyn_cast<ConstantInt>(Src1))
4517 if (C->getValue().isPowerOf2()) {
4518 uint64_t ShiftVal = C->getValue().logBase2();
4519 MVT SrcVT = VT;
4520 bool IsZExt = true;
4521 if (const auto *ZExt = dyn_cast<ZExtInst>(Src0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004522 if (!isIntExtFree(ZExt)) {
4523 MVT VT;
4524 if (isValueAvailable(ZExt) && isTypeSupported(ZExt->getSrcTy(), VT)) {
4525 SrcVT = VT;
4526 IsZExt = true;
4527 Src0 = ZExt->getOperand(0);
4528 }
Juergen Ributzkac611d722014-09-17 20:35:41 +00004529 }
4530 } else if (const auto *SExt = dyn_cast<SExtInst>(Src0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004531 if (!isIntExtFree(SExt)) {
4532 MVT VT;
4533 if (isValueAvailable(SExt) && isTypeSupported(SExt->getSrcTy(), VT)) {
4534 SrcVT = VT;
4535 IsZExt = false;
4536 Src0 = SExt->getOperand(0);
4537 }
Juergen Ributzkac611d722014-09-17 20:35:41 +00004538 }
4539 }
4540
4541 unsigned Src0Reg = getRegForValue(Src0);
4542 if (!Src0Reg)
4543 return false;
4544 bool Src0IsKill = hasTrivialKill(Src0);
4545
4546 unsigned ResultReg =
4547 emitLSL_ri(VT, SrcVT, Src0Reg, Src0IsKill, ShiftVal, IsZExt);
4548
4549 if (ResultReg) {
4550 updateValueMap(I, ResultReg);
4551 return true;
4552 }
4553 }
Tim Northover3b0846e2014-05-24 12:50:23 +00004554
Tim Northover3b0846e2014-05-24 12:50:23 +00004555 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4556 if (!Src0Reg)
4557 return false;
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004558 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004559
4560 unsigned Src1Reg = getRegForValue(I->getOperand(1));
4561 if (!Src1Reg)
4562 return false;
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004563 bool Src1IsKill = hasTrivialKill(I->getOperand(1));
Tim Northover3b0846e2014-05-24 12:50:23 +00004564
Juergen Ributzkac611d722014-09-17 20:35:41 +00004565 unsigned ResultReg = emitMul_rr(VT, Src0Reg, Src0IsKill, Src1Reg, Src1IsKill);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004566
4567 if (!ResultReg)
4568 return false;
4569
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004570 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004571 return true;
4572}
4573
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004574bool AArch64FastISel::selectShift(const Instruction *I) {
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004575 MVT RetVT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004576 if (!isTypeSupported(I->getType(), RetVT, /*IsVectorAllowed=*/true))
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004577 return false;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004578
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004579 if (RetVT.isVector())
4580 return selectOperator(I, I->getOpcode());
4581
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004582 if (const auto *C = dyn_cast<ConstantInt>(I->getOperand(1))) {
4583 unsigned ResultReg = 0;
4584 uint64_t ShiftVal = C->getZExtValue();
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004585 MVT SrcVT = RetVT;
David Blaikie186d2cb2015-03-24 16:24:01 +00004586 bool IsZExt = I->getOpcode() != Instruction::AShr;
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00004587 const Value *Op0 = I->getOperand(0);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004588 if (const auto *ZExt = dyn_cast<ZExtInst>(Op0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004589 if (!isIntExtFree(ZExt)) {
4590 MVT TmpVT;
4591 if (isValueAvailable(ZExt) && isTypeSupported(ZExt->getSrcTy(), TmpVT)) {
4592 SrcVT = TmpVT;
4593 IsZExt = true;
4594 Op0 = ZExt->getOperand(0);
4595 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004596 }
4597 } else if (const auto *SExt = dyn_cast<SExtInst>(Op0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004598 if (!isIntExtFree(SExt)) {
4599 MVT TmpVT;
4600 if (isValueAvailable(SExt) && isTypeSupported(SExt->getSrcTy(), TmpVT)) {
4601 SrcVT = TmpVT;
4602 IsZExt = false;
4603 Op0 = SExt->getOperand(0);
4604 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004605 }
4606 }
4607
4608 unsigned Op0Reg = getRegForValue(Op0);
4609 if (!Op0Reg)
4610 return false;
4611 bool Op0IsKill = hasTrivialKill(Op0);
4612
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004613 switch (I->getOpcode()) {
4614 default: llvm_unreachable("Unexpected instruction.");
4615 case Instruction::Shl:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004616 ResultReg = emitLSL_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004617 break;
4618 case Instruction::AShr:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004619 ResultReg = emitASR_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004620 break;
4621 case Instruction::LShr:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004622 ResultReg = emitLSR_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004623 break;
4624 }
4625 if (!ResultReg)
4626 return false;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004627
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004628 updateValueMap(I, ResultReg);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004629 return true;
4630 }
4631
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004632 unsigned Op0Reg = getRegForValue(I->getOperand(0));
4633 if (!Op0Reg)
4634 return false;
4635 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
4636
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004637 unsigned Op1Reg = getRegForValue(I->getOperand(1));
4638 if (!Op1Reg)
4639 return false;
4640 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
4641
4642 unsigned ResultReg = 0;
4643 switch (I->getOpcode()) {
4644 default: llvm_unreachable("Unexpected instruction.");
4645 case Instruction::Shl:
4646 ResultReg = emitLSL_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4647 break;
4648 case Instruction::AShr:
4649 ResultReg = emitASR_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4650 break;
4651 case Instruction::LShr:
4652 ResultReg = emitLSR_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4653 break;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004654 }
4655
4656 if (!ResultReg)
4657 return false;
4658
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004659 updateValueMap(I, ResultReg);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004660 return true;
4661}
4662
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004663bool AArch64FastISel::selectBitCast(const Instruction *I) {
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004664 MVT RetVT, SrcVT;
4665
4666 if (!isTypeLegal(I->getOperand(0)->getType(), SrcVT))
4667 return false;
4668 if (!isTypeLegal(I->getType(), RetVT))
4669 return false;
4670
4671 unsigned Opc;
4672 if (RetVT == MVT::f32 && SrcVT == MVT::i32)
4673 Opc = AArch64::FMOVWSr;
4674 else if (RetVT == MVT::f64 && SrcVT == MVT::i64)
4675 Opc = AArch64::FMOVXDr;
4676 else if (RetVT == MVT::i32 && SrcVT == MVT::f32)
4677 Opc = AArch64::FMOVSWr;
4678 else if (RetVT == MVT::i64 && SrcVT == MVT::f64)
4679 Opc = AArch64::FMOVDXr;
4680 else
4681 return false;
4682
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004683 const TargetRegisterClass *RC = nullptr;
4684 switch (RetVT.SimpleTy) {
4685 default: llvm_unreachable("Unexpected value type.");
4686 case MVT::i32: RC = &AArch64::GPR32RegClass; break;
4687 case MVT::i64: RC = &AArch64::GPR64RegClass; break;
4688 case MVT::f32: RC = &AArch64::FPR32RegClass; break;
4689 case MVT::f64: RC = &AArch64::FPR64RegClass; break;
4690 }
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004691 unsigned Op0Reg = getRegForValue(I->getOperand(0));
4692 if (!Op0Reg)
4693 return false;
4694 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Juergen Ributzka88e32512014-09-03 20:56:59 +00004695 unsigned ResultReg = fastEmitInst_r(Opc, RC, Op0Reg, Op0IsKill);
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004696
4697 if (!ResultReg)
4698 return false;
4699
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004700 updateValueMap(I, ResultReg);
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004701 return true;
4702}
4703
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004704bool AArch64FastISel::selectFRem(const Instruction *I) {
4705 MVT RetVT;
4706 if (!isTypeLegal(I->getType(), RetVT))
4707 return false;
4708
4709 RTLIB::Libcall LC;
4710 switch (RetVT.SimpleTy) {
4711 default:
4712 return false;
4713 case MVT::f32:
4714 LC = RTLIB::REM_F32;
4715 break;
4716 case MVT::f64:
4717 LC = RTLIB::REM_F64;
4718 break;
4719 }
4720
4721 ArgListTy Args;
4722 Args.reserve(I->getNumOperands());
4723
4724 // Populate the argument list.
4725 for (auto &Arg : I->operands()) {
4726 ArgListEntry Entry;
4727 Entry.Val = Arg;
4728 Entry.Ty = Arg->getType();
4729 Args.push_back(Entry);
4730 }
4731
4732 CallLoweringInfo CLI;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00004733 MCContext &Ctx = MF->getContext();
4734 CLI.setCallee(DL, Ctx, TLI.getLibcallCallingConv(LC), I->getType(),
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004735 TLI.getLibcallName(LC), std::move(Args));
4736 if (!lowerCallTo(CLI))
4737 return false;
4738 updateValueMap(I, CLI.ResultReg);
4739 return true;
4740}
4741
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004742bool AArch64FastISel::selectSDiv(const Instruction *I) {
4743 MVT VT;
4744 if (!isTypeLegal(I->getType(), VT))
4745 return false;
4746
4747 if (!isa<ConstantInt>(I->getOperand(1)))
4748 return selectBinaryOp(I, ISD::SDIV);
4749
4750 const APInt &C = cast<ConstantInt>(I->getOperand(1))->getValue();
4751 if ((VT != MVT::i32 && VT != MVT::i64) || !C ||
4752 !(C.isPowerOf2() || (-C).isPowerOf2()))
4753 return selectBinaryOp(I, ISD::SDIV);
4754
4755 unsigned Lg2 = C.countTrailingZeros();
4756 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4757 if (!Src0Reg)
4758 return false;
4759 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
4760
4761 if (cast<BinaryOperator>(I)->isExact()) {
4762 unsigned ResultReg = emitASR_ri(VT, VT, Src0Reg, Src0IsKill, Lg2);
4763 if (!ResultReg)
4764 return false;
4765 updateValueMap(I, ResultReg);
4766 return true;
4767 }
4768
Juergen Ributzka03a06112014-10-16 16:41:15 +00004769 int64_t Pow2MinusOne = (1ULL << Lg2) - 1;
4770 unsigned AddReg = emitAdd_ri_(VT, Src0Reg, /*IsKill=*/false, Pow2MinusOne);
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004771 if (!AddReg)
4772 return false;
4773
4774 // (Src0 < 0) ? Pow2 - 1 : 0;
4775 if (!emitICmp_ri(VT, Src0Reg, /*IsKill=*/false, 0))
4776 return false;
4777
4778 unsigned SelectOpc;
4779 const TargetRegisterClass *RC;
4780 if (VT == MVT::i64) {
4781 SelectOpc = AArch64::CSELXr;
4782 RC = &AArch64::GPR64RegClass;
4783 } else {
4784 SelectOpc = AArch64::CSELWr;
4785 RC = &AArch64::GPR32RegClass;
4786 }
4787 unsigned SelectReg =
4788 fastEmitInst_rri(SelectOpc, RC, AddReg, /*IsKill=*/true, Src0Reg,
4789 Src0IsKill, AArch64CC::LT);
4790 if (!SelectReg)
4791 return false;
4792
4793 // Divide by Pow2 --> ashr. If we're dividing by a negative value we must also
4794 // negate the result.
4795 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
4796 unsigned ResultReg;
4797 if (C.isNegative())
4798 ResultReg = emitAddSub_rs(/*UseAdd=*/false, VT, ZeroReg, /*IsKill=*/true,
4799 SelectReg, /*IsKill=*/true, AArch64_AM::ASR, Lg2);
4800 else
4801 ResultReg = emitASR_ri(VT, VT, SelectReg, /*IsKill=*/true, Lg2);
4802
4803 if (!ResultReg)
4804 return false;
4805
4806 updateValueMap(I, ResultReg);
4807 return true;
4808}
4809
Juergen Ributzka0af310d2014-11-13 20:50:44 +00004810/// This is mostly a copy of the existing FastISel getRegForGEPIndex code. We
4811/// have to duplicate it for AArch64, because otherwise we would fail during the
4812/// sign-extend emission.
4813std::pair<unsigned, bool> AArch64FastISel::getRegForGEPIndex(const Value *Idx) {
4814 unsigned IdxN = getRegForValue(Idx);
4815 if (IdxN == 0)
4816 // Unhandled operand. Halt "fast" selection and bail.
4817 return std::pair<unsigned, bool>(0, false);
4818
4819 bool IdxNIsKill = hasTrivialKill(Idx);
4820
4821 // If the index is smaller or larger than intptr_t, truncate or extend it.
Mehdi Amini44ede332015-07-09 02:09:04 +00004822 MVT PtrVT = TLI.getPointerTy(DL);
Juergen Ributzka0af310d2014-11-13 20:50:44 +00004823 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
4824 if (IdxVT.bitsLT(PtrVT)) {
4825 IdxN = emitIntExt(IdxVT.getSimpleVT(), IdxN, PtrVT, /*IsZExt=*/false);
4826 IdxNIsKill = true;
4827 } else if (IdxVT.bitsGT(PtrVT))
4828 llvm_unreachable("AArch64 FastISel doesn't support types larger than i64");
4829 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
4830}
4831
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004832/// This is mostly a copy of the existing FastISel GEP code, but we have to
4833/// duplicate it for AArch64, because otherwise we would bail out even for
4834/// simple cases. This is because the standard fastEmit functions don't cover
4835/// MUL at all and ADD is lowered very inefficientily.
4836bool AArch64FastISel::selectGetElementPtr(const Instruction *I) {
4837 unsigned N = getRegForValue(I->getOperand(0));
4838 if (!N)
4839 return false;
4840 bool NIsKill = hasTrivialKill(I->getOperand(0));
4841
4842 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
4843 // into a single N = N + TotalOffset.
4844 uint64_t TotalOffs = 0;
4845 Type *Ty = I->getOperand(0)->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00004846 MVT VT = TLI.getPointerTy(DL);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004847 for (auto OI = std::next(I->op_begin()), E = I->op_end(); OI != E; ++OI) {
4848 const Value *Idx = *OI;
4849 if (auto *StTy = dyn_cast<StructType>(Ty)) {
4850 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
4851 // N = N + Offset
4852 if (Field)
4853 TotalOffs += DL.getStructLayout(StTy)->getElementOffset(Field);
4854 Ty = StTy->getElementType(Field);
4855 } else {
4856 Ty = cast<SequentialType>(Ty)->getElementType();
4857 // If this is a constant subscript, handle it quickly.
4858 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
4859 if (CI->isZero())
4860 continue;
4861 // N = N + Offset
4862 TotalOffs +=
4863 DL.getTypeAllocSize(Ty) * cast<ConstantInt>(CI)->getSExtValue();
4864 continue;
4865 }
4866 if (TotalOffs) {
4867 N = emitAdd_ri_(VT, N, NIsKill, TotalOffs);
4868 if (!N)
4869 return false;
4870 NIsKill = true;
4871 TotalOffs = 0;
4872 }
4873
4874 // N = N + Idx * ElementSize;
4875 uint64_t ElementSize = DL.getTypeAllocSize(Ty);
4876 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
4877 unsigned IdxN = Pair.first;
4878 bool IdxNIsKill = Pair.second;
4879 if (!IdxN)
4880 return false;
4881
4882 if (ElementSize != 1) {
4883 unsigned C = fastEmit_i(VT, VT, ISD::Constant, ElementSize);
4884 if (!C)
4885 return false;
4886 IdxN = emitMul_rr(VT, IdxN, IdxNIsKill, C, true);
4887 if (!IdxN)
4888 return false;
4889 IdxNIsKill = true;
4890 }
4891 N = fastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
4892 if (!N)
4893 return false;
4894 }
4895 }
4896 if (TotalOffs) {
4897 N = emitAdd_ri_(VT, N, NIsKill, TotalOffs);
4898 if (!N)
4899 return false;
4900 }
4901 updateValueMap(I, N);
4902 return true;
4903}
4904
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004905bool AArch64FastISel::fastSelectInstruction(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004906 switch (I->getOpcode()) {
4907 default:
Juergen Ributzka30c02e32014-09-04 01:29:21 +00004908 break;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004909 case Instruction::Add:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00004910 case Instruction::Sub:
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004911 return selectAddSub(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004912 case Instruction::Mul:
Juergen Ributzkac611d722014-09-17 20:35:41 +00004913 return selectMul(I);
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004914 case Instruction::SDiv:
4915 return selectSDiv(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004916 case Instruction::SRem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004917 if (!selectBinaryOp(I, ISD::SREM))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004918 return selectRem(I, ISD::SREM);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004919 return true;
4920 case Instruction::URem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004921 if (!selectBinaryOp(I, ISD::UREM))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004922 return selectRem(I, ISD::UREM);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004923 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004924 case Instruction::Shl:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004925 case Instruction::LShr:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004926 case Instruction::AShr:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004927 return selectShift(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004928 case Instruction::And:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004929 case Instruction::Or:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004930 case Instruction::Xor:
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004931 return selectLogicalOp(I);
Juergen Ributzka31c80542014-09-03 17:58:10 +00004932 case Instruction::Br:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004933 return selectBranch(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004934 case Instruction::IndirectBr:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004935 return selectIndirectBr(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004936 case Instruction::BitCast:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004937 if (!FastISel::selectBitCast(I))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004938 return selectBitCast(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004939 return true;
4940 case Instruction::FPToSI:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004941 if (!selectCast(I, ISD::FP_TO_SINT))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004942 return selectFPToInt(I, /*Signed=*/true);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004943 return true;
4944 case Instruction::FPToUI:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004945 return selectFPToInt(I, /*Signed=*/false);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004946 case Instruction::ZExt:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004947 case Instruction::SExt:
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004948 return selectIntExt(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004949 case Instruction::Trunc:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004950 if (!selectCast(I, ISD::TRUNCATE))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004951 return selectTrunc(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004952 return true;
4953 case Instruction::FPExt:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004954 return selectFPExt(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004955 case Instruction::FPTrunc:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004956 return selectFPTrunc(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004957 case Instruction::SIToFP:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004958 if (!selectCast(I, ISD::SINT_TO_FP))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004959 return selectIntToFP(I, /*Signed=*/true);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004960 return true;
4961 case Instruction::UIToFP:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004962 return selectIntToFP(I, /*Signed=*/false);
Tim Northover3b0846e2014-05-24 12:50:23 +00004963 case Instruction::Load:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004964 return selectLoad(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004965 case Instruction::Store:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004966 return selectStore(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004967 case Instruction::FCmp:
4968 case Instruction::ICmp:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004969 return selectCmp(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004970 case Instruction::Select:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004971 return selectSelect(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004972 case Instruction::Ret:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004973 return selectRet(I);
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004974 case Instruction::FRem:
4975 return selectFRem(I);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004976 case Instruction::GetElementPtr:
4977 return selectGetElementPtr(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004978 }
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004979
Juergen Ributzka30c02e32014-09-04 01:29:21 +00004980 // fall-back to target-independent instruction selection.
4981 return selectOperator(I, I->getOpcode());
Tim Northover3b0846e2014-05-24 12:50:23 +00004982 // Silence warnings.
4983 (void)&CC_AArch64_DarwinPCS_VarArg;
4984}
4985
4986namespace llvm {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004987llvm::FastISel *AArch64::createFastISel(FunctionLoweringInfo &FuncInfo,
4988 const TargetLibraryInfo *LibInfo) {
4989 return new AArch64FastISel(FuncInfo, LibInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +00004990}
4991}