Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===// |
| 2 | // |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the PowerPC 64-bit instructions. These patterns are used |
| 11 | // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
| 16 | // 64-bit operands. |
| 17 | // |
Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 18 | def s16imm64 : Operand<i64> { |
| 19 | let PrintMethod = "printS16ImmOperand"; |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 20 | let EncoderMethod = "getImm16Encoding"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 21 | let ParserMatchClass = PPCS16ImmAsmOperand; |
Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 22 | let DecoderMethod = "decodeSImmOperand<16>"; |
Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 23 | } |
| 24 | def u16imm64 : Operand<i64> { |
| 25 | let PrintMethod = "printU16ImmOperand"; |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 26 | let EncoderMethod = "getImm16Encoding"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 27 | let ParserMatchClass = PPCU16ImmAsmOperand; |
Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 28 | let DecoderMethod = "decodeUImmOperand<16>"; |
Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 29 | } |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 30 | def s17imm64 : Operand<i64> { |
| 31 | // This operand type is used for addis/lis to allow the assembler parser |
| 32 | // to accept immediates in the range -65536..65535 for compatibility with |
| 33 | // the GNU assembler. The operand is treated as 16-bit otherwise. |
| 34 | let PrintMethod = "printS16ImmOperand"; |
| 35 | let EncoderMethod = "getImm16Encoding"; |
| 36 | let ParserMatchClass = PPCS17ImmAsmOperand; |
Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 37 | let DecoderMethod = "decodeSImmOperand<16>"; |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 38 | } |
Hal Finkel | efe4a44 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 39 | def tocentry : Operand<iPTR> { |
Ulrich Weigand | fd24544 | 2013-03-19 19:50:30 +0000 | [diff] [blame] | 40 | let MIOperandInfo = (ops i64imm:$imm); |
Hal Finkel | efe4a44 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 41 | } |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 42 | def tlsreg : Operand<i64> { |
| 43 | let EncoderMethod = "getTLSRegEncoding"; |
Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 44 | let ParserMatchClass = PPCTLSRegOperand; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 45 | } |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 46 | def tlsgd : Operand<i64> {} |
Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 47 | def tlscall : Operand<i64> { |
| 48 | let PrintMethod = "printTLSCall"; |
| 49 | let MIOperandInfo = (ops calltarget:$func, tlsgd:$sym); |
| 50 | let EncoderMethod = "getTLSCallEncoding"; |
| 51 | } |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 52 | |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 53 | //===----------------------------------------------------------------------===// |
| 54 | // 64-bit transformation functions. |
| 55 | // |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 56 | |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 57 | def SHL64 : SDNodeXForm<imm, [{ |
| 58 | // Transformation function: 63 - imm |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 59 | return getI32Imm(63 - N->getZExtValue(), SDLoc(N)); |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 60 | }]>; |
| 61 | |
| 62 | def SRL64 : SDNodeXForm<imm, [{ |
| 63 | // Transformation function: 64 - imm |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 64 | return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue(), SDLoc(N)) |
| 65 | : getI32Imm(0, SDLoc(N)); |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 66 | }]>; |
| 67 | |
| 68 | def HI32_48 : SDNodeXForm<imm, [{ |
| 69 | // Transformation function: shift the immediate value down into the low bits. |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 70 | return getI32Imm((unsigned short)(N->getZExtValue() >> 32, SDLoc(N))); |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 71 | }]>; |
| 72 | |
| 73 | def HI48_64 : SDNodeXForm<imm, [{ |
| 74 | // Transformation function: shift the immediate value down into the low bits. |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 75 | return getI32Imm((unsigned short)(N->getZExtValue() >> 48, SDLoc(N))); |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 76 | }]>; |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 77 | |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 78 | |
| 79 | //===----------------------------------------------------------------------===// |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 80 | // Calls. |
| 81 | // |
| 82 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 83 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 84 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { |
Hal Finkel | f4a22c0 | 2015-01-13 17:47:54 +0000 | [diff] [blame] | 85 | let isReturn = 1, Uses = [LR8, RM] in |
| 86 | def BLR8 : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB, |
| 87 | [(retflag)]>, Requires<[In64BitMode]>; |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 88 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in { |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 89 | def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, |
| 90 | []>, |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 91 | Requires<[In64BitMode]>; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 92 | def BCCCTR8 : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond), |
| 93 | "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB, |
| 94 | []>, |
| 95 | Requires<[In64BitMode]>; |
| 96 | |
| 97 | def BCCTR8 : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi), |
| 98 | "bcctr 12, $bi, 0", IIC_BrB, []>, |
| 99 | Requires<[In64BitMode]>; |
| 100 | def BCCTR8n : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi), |
| 101 | "bcctr 4, $bi, 0", IIC_BrB, []>, |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 102 | Requires<[In64BitMode]>; |
| 103 | } |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 104 | } |
| 105 | |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 106 | let Defs = [LR8] in |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 107 | def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>, |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 108 | PPC970_Unit_BRU; |
| 109 | |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 110 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { |
| 111 | let Defs = [CTR8], Uses = [CTR8] in { |
| 112 | def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), |
| 113 | "bdz $dst">; |
| 114 | def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), |
| 115 | "bdnz $dst">; |
| 116 | } |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 117 | |
| 118 | let isReturn = 1, Defs = [CTR8], Uses = [CTR8, LR8, RM] in { |
| 119 | def BDZLR8 : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 120 | "bdzlr", IIC_BrB, []>; |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 121 | def BDNZLR8 : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 122 | "bdnzlr", IIC_BrB, []>; |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 123 | } |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 124 | } |
| 125 | |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 126 | |
| 127 | |
Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 128 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in { |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 129 | // Convenient aliases for call instructions |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 130 | let Uses = [RM] in { |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 131 | def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 132 | "bl $func", IIC_BrB, []>; // See Pat patterns below. |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 133 | |
Ulrich Weigand | 42a09dc | 2013-07-02 21:31:59 +0000 | [diff] [blame] | 134 | def BL8_TLS : IForm<18, 0, 1, (outs), (ins tlscall:$func), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 135 | "bl $func", IIC_BrB, []>; |
Ulrich Weigand | 42a09dc | 2013-07-02 21:31:59 +0000 | [diff] [blame] | 136 | |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 137 | def BLA8 : IForm<18, 1, 1, (outs), (ins abscalltarget:$func), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 138 | "bla $func", IIC_BrB, [(PPCcall (i64 imm:$func))]>; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 139 | } |
| 140 | let Uses = [RM], isCodeGenOnly = 1 in { |
| 141 | def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 142 | (outs), (ins calltarget:$func), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 143 | "bl $func\n\tnop", IIC_BrB, []>; |
Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 144 | |
Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 145 | def BL8_NOP_TLS : IForm_and_DForm_4_zero<18, 0, 1, 24, |
| 146 | (outs), (ins tlscall:$func), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 147 | "bl $func\n\tnop", IIC_BrB, []>; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 148 | |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 149 | def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24, |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 150 | (outs), (ins abscalltarget:$func), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 151 | "bla $func\n\tnop", IIC_BrB, |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 152 | [(PPCcall_nop (i64 imm:$func))]>; |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 153 | } |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 154 | let Uses = [CTR8, RM] in { |
| 155 | def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 156 | "bctrl", IIC_BrB, [(PPCbctrl)]>, |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 157 | Requires<[In64BitMode]>; |
Ulrich Weigand | d0585d8 | 2013-04-17 17:19:05 +0000 | [diff] [blame] | 158 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 159 | let isCodeGenOnly = 1 in { |
| 160 | def BCCCTRL8 : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond), |
| 161 | "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB, |
| 162 | []>, |
| 163 | Requires<[In64BitMode]>; |
| 164 | |
| 165 | def BCCTRL8 : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi), |
| 166 | "bcctrl 12, $bi, 0", IIC_BrB, []>, |
| 167 | Requires<[In64BitMode]>; |
| 168 | def BCCTRL8n : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi), |
| 169 | "bcctrl 4, $bi, 0", IIC_BrB, []>, |
| 170 | Requires<[In64BitMode]>; |
| 171 | } |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 172 | } |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 173 | } |
Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 174 | |
| 175 | let isCall = 1, PPC970_Unit = 7, isCodeGenOnly = 1, |
| 176 | Defs = [LR8, X2], Uses = [CTR8, RM], RST = 2 in { |
| 177 | def BCTRL8_LDinto_toc : |
| 178 | XLForm_2_ext_and_DSForm_1<19, 528, 20, 0, 1, 58, 0, (outs), |
| 179 | (ins memrix:$src), |
| 180 | "bctrl\n\tld 2, $src", IIC_BrB, |
| 181 | [(PPCbctrl_load_toc ixaddr:$src)]>, |
| 182 | Requires<[In64BitMode]>; |
| 183 | } |
| 184 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 185 | } // Interpretation64Bit |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 186 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 187 | // FIXME: Duplicating this for the asm parser should be unnecessary, but the |
| 188 | // previous definition must be marked as CodeGen only to prevent decoding |
| 189 | // conflicts. |
| 190 | let Interpretation64Bit = 1, isAsmParserOnly = 1 in |
| 191 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8], Uses = [RM] in |
| 192 | def BL8_TLS_ : IForm<18, 0, 1, (outs), (ins tlscall:$func), |
| 193 | "bl $func", IIC_BrB, []>; |
| 194 | |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 195 | // Calls |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 196 | def : Pat<(PPCcall (i64 tglobaladdr:$dst)), |
| 197 | (BL8 tglobaladdr:$dst)>; |
| 198 | def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)), |
| 199 | (BL8_NOP tglobaladdr:$dst)>; |
Nicolas Geoffray | 89d8187 | 2007-02-27 13:01:19 +0000 | [diff] [blame] | 200 | |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 201 | def : Pat<(PPCcall (i64 texternalsym:$dst)), |
| 202 | (BL8 texternalsym:$dst)>; |
| 203 | def : Pat<(PPCcall_nop (i64 texternalsym:$dst)), |
| 204 | (BL8_NOP texternalsym:$dst)>; |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 205 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 206 | // Atomic operations |
Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 207 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | 86e1a65 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 208 | let Defs = [CR0] in { |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 209 | def ATOMIC_LOAD_ADD_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 210 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_ADD_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 211 | [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 212 | def ATOMIC_LOAD_SUB_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 213 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_SUB_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 214 | [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 215 | def ATOMIC_LOAD_OR_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 216 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_OR_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 217 | [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 218 | def ATOMIC_LOAD_XOR_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 219 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_XOR_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 220 | [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 221 | def ATOMIC_LOAD_AND_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 222 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_AND_i64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 223 | [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 224 | def ATOMIC_LOAD_NAND_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 225 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_NAND_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 226 | [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 227 | |
Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 228 | def ATOMIC_CMP_SWAP_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 229 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$old, g8rc:$new), "#ATOMIC_CMP_SWAP_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 230 | [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 231 | |
Dale Johannesen | 765065c | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 232 | def ATOMIC_SWAP_I64 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 233 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$new), "#ATOMIC_SWAP_I64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 234 | [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>; |
Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 235 | } |
Evan Cheng | 5102bd9 | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 236 | } |
| 237 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 238 | // Instructions to support atomic operations |
Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 239 | let mayLoad = 1, hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 240 | def LDARX : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr), |
Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 241 | "ldarx $rD, $ptr", IIC_LdStLDARX, []>; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 242 | |
Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 243 | // Instruction to support lock versions of atomics |
| 244 | // (EH=1 - see Power ISA 2.07 Book II 4.4.2) |
| 245 | def LDARXL : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr), |
| 246 | "ldarx $rD, $ptr, 1", IIC_LdStLDARX, []>, isDOT; |
| 247 | } |
| 248 | |
| 249 | let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 250 | def STDCX : XForm_1<31, 214, (outs), (ins g8rc:$rS, memrr:$dst), |
Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 251 | "stdcx. $rS, $dst", IIC_LdStSTDCX, []>, isDOT; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 252 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 253 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 254 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 255 | def TCRETURNdi8 :Pseudo< (outs), |
Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 256 | (ins calltarget:$dst, i32imm:$offset), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 257 | "#TC_RETURNd8 $dst $offset", |
| 258 | []>; |
| 259 | |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 260 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 261 | def TCRETURNai8 :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 262 | "#TC_RETURNa8 $func $offset", |
| 263 | [(PPCtc_return (i64 imm:$func), imm:$offset)]>; |
| 264 | |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 265 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 266 | def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 267 | "#TC_RETURNr8 $dst $offset", |
| 268 | []>; |
| 269 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 270 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 271 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 272 | def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, |
| 273 | []>, |
Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 274 | Requires<[In64BitMode]>; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 275 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 276 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 277 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 278 | def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 279 | "b $dst", IIC_BrB, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 280 | []>; |
| 281 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 282 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 283 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 284 | def TAILBA8 : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 285 | "ba $dst", IIC_BrB, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 286 | []>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 287 | } // Interpretation64Bit |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 288 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 289 | def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm), |
| 290 | (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>; |
| 291 | |
| 292 | def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm), |
| 293 | (TCRETURNdi8 texternalsym:$dst, imm:$imm)>; |
| 294 | |
| 295 | def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm), |
| 296 | (TCRETURNri8 CTRRC8:$dst, imm:$imm)>; |
| 297 | |
Hal Finkel | 96c2d4d | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 298 | |
Hal Finkel | 25aab01 | 2013-03-28 03:38:08 +0000 | [diff] [blame] | 299 | // 64-bit CR instructions |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 300 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 301 | let hasSideEffects = 0 in { |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 302 | def MTOCRF8: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins g8rc:$ST), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 303 | "mtocrf $FXM, $ST", IIC_BrMCRX>, |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 304 | PPC970_DGroup_First, PPC970_Unit_CRU; |
| 305 | |
| 306 | def MTCRF8 : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 307 | "mtcrf $FXM, $rS", IIC_BrMCRX>, |
Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 308 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 309 | |
Hal Finkel | 7fe6a53 | 2013-09-12 05:24:49 +0000 | [diff] [blame] | 310 | let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking. |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 311 | def MFOCRF8: XFXForm_5a<31, 19, (outs g8rc:$rT), (ins crbitm:$FXM), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 312 | "mfocrf $rT, $FXM", IIC_SprMFCRF>, |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 313 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 314 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 315 | def MFCR8 : XFXForm_3<31, 19, (outs g8rc:$rT), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 316 | "mfcr $rT", IIC_SprMFCR>, |
Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 317 | PPC970_MicroCode, PPC970_Unit_CRU; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 318 | } // hasSideEffects = 0 |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 319 | |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 320 | let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { |
Hal Finkel | 40f76d5 | 2013-07-17 05:35:44 +0000 | [diff] [blame] | 321 | let Defs = [CTR8] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 322 | def EH_SjLj_SetJmp64 : Pseudo<(outs gprc:$dst), (ins memr:$buf), |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 323 | "#EH_SJLJ_SETJMP64", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 324 | [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 325 | Requires<[In64BitMode]>; |
| 326 | let isTerminator = 1 in |
| 327 | def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf), |
| 328 | "#EH_SJLJ_LONGJMP64", |
| 329 | [(PPCeh_sjlj_longjmp addr:$buf)]>, |
| 330 | Requires<[In64BitMode]>; |
| 331 | } |
| 332 | |
Kit Barton | 535e69d | 2015-03-25 19:36:23 +0000 | [diff] [blame] | 333 | def MFSPR8 : XFXForm_1<31, 339, (outs g8rc:$RT), (ins i32imm:$SPR), |
| 334 | "mfspr $RT, $SPR", IIC_SprMFSPR>; |
| 335 | def MTSPR8 : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, g8rc:$RT), |
| 336 | "mtspr $SPR, $RT", IIC_SprMTSPR>; |
| 337 | |
| 338 | |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 339 | //===----------------------------------------------------------------------===// |
| 340 | // 64-bit SPR manipulation instrs. |
| 341 | |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 342 | let Uses = [CTR8] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 343 | def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs g8rc:$rT), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 344 | "mfctr $rT", IIC_SprMFSPR>, |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 345 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 346 | } |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 347 | let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 348 | def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 349 | "mtctr $rS", IIC_SprMTSPR>, |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 350 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 3b58734 | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 351 | } |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 352 | let hasSideEffects = 1, Defs = [CTR8] in { |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 353 | let Pattern = [(int_ppc_mtctr i64:$rS)] in |
Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 354 | def MTCTR8loop : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 355 | "mtctr $rS", IIC_SprMTSPR>, |
Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 356 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 357 | } |
Chris Lattner | d48ce27 | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 358 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 359 | let Pattern = [(set i64:$rT, readcyclecounter)] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 360 | def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs g8rc:$rT), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 361 | "mfspr $rT, 268", IIC_SprMFTB>, |
Hal Finkel | 70381a7 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 362 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Hal Finkel | 895a5f5 | 2012-08-07 17:04:20 +0000 | [diff] [blame] | 363 | // Note that encoding mftb using mfspr is now the preferred form, |
| 364 | // and has been since at least ISA v2.03. The mftb instruction has |
| 365 | // now been phased out. Using mfspr, however, is known not to work on |
| 366 | // the POWER3. |
Hal Finkel | 70381a7 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 367 | |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 368 | let Defs = [X1], Uses = [X1] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 369 | def DYNALLOC8 : Pseudo<(outs g8rc:$result), (ins g8rc:$negsize, memri:$fpsi),"#DYNALLOC8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 370 | [(set i64:$result, |
| 371 | (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>; |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 372 | |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 373 | let Defs = [LR8] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 374 | def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 375 | "mtlr $rS", IIC_SprMTSPR>, |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 376 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 377 | } |
| 378 | let Uses = [LR8] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 379 | def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs g8rc:$rT), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 380 | "mflr $rT", IIC_SprMFSPR>, |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 381 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 382 | } |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 383 | } // Interpretation64Bit |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 384 | |
Chris Lattner | d48ce27 | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 385 | //===----------------------------------------------------------------------===// |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 386 | // Fixed point instructions. |
| 387 | // |
| 388 | |
| 389 | let PPC970_Unit = 1 in { // FXU Operations. |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 390 | let Interpretation64Bit = 1 in { |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 391 | let hasSideEffects = 0 in { |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 392 | let isCodeGenOnly = 1 in { |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 393 | |
Hal Finkel | 686f2ee | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 394 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 395 | def LI8 : DForm_2_r0<14, (outs g8rc:$rD), (ins s16imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 396 | "li $rD, $imm", IIC_IntSimple, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 397 | [(set i64:$rD, imm64SExt16:$imm)]>; |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 398 | def LIS8 : DForm_2_r0<15, (outs g8rc:$rD), (ins s17imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 399 | "lis $rD, $imm", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 400 | [(set i64:$rD, imm16ShiftedSExt:$imm)]>; |
Hal Finkel | 686f2ee | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 401 | } |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 402 | |
| 403 | // Logical ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 404 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 405 | defm NAND8: XForm_6r<31, 476, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 406 | "nand", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 407 | [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 408 | defm AND8 : XForm_6r<31, 28, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 409 | "and", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 410 | [(set i64:$rA, (and i64:$rS, i64:$rB))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 411 | } // isCommutable |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 412 | defm ANDC8: XForm_6r<31, 60, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 413 | "andc", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 414 | [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 415 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 416 | defm OR8 : XForm_6r<31, 444, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 417 | "or", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 418 | [(set i64:$rA, (or i64:$rS, i64:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 419 | defm NOR8 : XForm_6r<31, 124, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 420 | "nor", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 421 | [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 422 | } // isCommutable |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 423 | defm ORC8 : XForm_6r<31, 412, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 424 | "orc", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 425 | [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 426 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 427 | defm EQV8 : XForm_6r<31, 284, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 428 | "eqv", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 429 | [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 430 | defm XOR8 : XForm_6r<31, 316, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 431 | "xor", "$rA, $rS, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 432 | [(set i64:$rA, (xor i64:$rS, i64:$rB))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 433 | } // let isCommutable = 1 |
Chris Lattner | 9d65f35 | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 434 | |
| 435 | // Logical ops with immediate. |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 436 | let Defs = [CR0] in { |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 437 | def ANDIo8 : DForm_4<28, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 438 | "andi. $dst, $src1, $src2", IIC_IntGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 439 | [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 440 | isDOT; |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 441 | def ANDISo8 : DForm_4<29, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 442 | "andis. $dst, $src1, $src2", IIC_IntGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 443 | [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 444 | isDOT; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 445 | } |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 446 | def ORI8 : DForm_4<24, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 447 | "ori $dst, $src1, $src2", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 448 | [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>; |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 449 | def ORIS8 : DForm_4<25, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 450 | "oris $dst, $src1, $src2", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 451 | [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>; |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 452 | def XORI8 : DForm_4<26, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 453 | "xori $dst, $src1, $src2", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 454 | [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>; |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 455 | def XORIS8 : DForm_4<27, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 456 | "xoris $dst, $src1, $src2", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 457 | [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>; |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 458 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 459 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 460 | defm ADD8 : XOForm_1r<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 461 | "add", "$rT, $rA, $rB", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 462 | [(set i64:$rT, (add i64:$rA, i64:$rB))]>; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 463 | // ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the |
| 464 | // initial-exec thread-local storage model. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 465 | def ADD8TLS : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 466 | "add $rT, $rA, $rB", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 467 | [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>; |
Chris Lattner | 3e549e9 | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 468 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 469 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 470 | defm ADDC8 : XOForm_1rc<31, 10, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 471 | "addc", "$rT, $rA, $rB", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 472 | [(set i64:$rT, (addc i64:$rA, i64:$rB))]>, |
| 473 | PPC970_DGroup_Cracked; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 474 | |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 475 | let Defs = [CARRY] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 476 | def ADDIC8 : DForm_2<12, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 477 | "addic $rD, $rA, $imm", IIC_IntGeneral, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 478 | [(set i64:$rD, (addc i64:$rA, imm64SExt16:$imm))]>; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 479 | def ADDI8 : DForm_2<14, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s16imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 480 | "addi $rD, $rA, $imm", IIC_IntSimple, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 481 | [(set i64:$rD, (add i64:$rA, imm64SExt16:$imm))]>; |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 482 | def ADDIS8 : DForm_2<15, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s17imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 483 | "addis $rD, $rA, $imm", IIC_IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 484 | [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>; |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 485 | |
Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 486 | let Defs = [CARRY] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 487 | def SUBFIC8: DForm_2< 8, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 488 | "subfic $rD, $rA, $imm", IIC_IntGeneral, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 489 | [(set i64:$rD, (subc imm64SExt16:$imm, i64:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 490 | defm SUBFC8 : XOForm_1r<31, 8, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 491 | "subfc", "$rT, $rA, $rB", IIC_IntGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 492 | [(set i64:$rT, (subc i64:$rB, i64:$rA))]>, |
| 493 | PPC970_DGroup_Cracked; |
Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 494 | } |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 495 | defm SUBF8 : XOForm_1r<31, 40, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 496 | "subf", "$rT, $rA, $rB", IIC_IntGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 497 | [(set i64:$rT, (sub i64:$rB, i64:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 498 | defm NEG8 : XOForm_3r<31, 104, 0, (outs g8rc:$rT), (ins g8rc:$rA), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 499 | "neg", "$rT, $rA", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 500 | [(set i64:$rT, (ineg i64:$rA))]>; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 501 | let Uses = [CARRY] in { |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 502 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 503 | defm ADDE8 : XOForm_1rc<31, 138, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 504 | "adde", "$rT, $rA, $rB", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 505 | [(set i64:$rT, (adde i64:$rA, i64:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 506 | defm ADDME8 : XOForm_3rc<31, 234, 0, (outs g8rc:$rT), (ins g8rc:$rA), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 507 | "addme", "$rT, $rA", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 508 | [(set i64:$rT, (adde i64:$rA, -1))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 509 | defm ADDZE8 : XOForm_3rc<31, 202, 0, (outs g8rc:$rT), (ins g8rc:$rA), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 510 | "addze", "$rT, $rA", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 511 | [(set i64:$rT, (adde i64:$rA, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 512 | defm SUBFE8 : XOForm_1rc<31, 136, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 513 | "subfe", "$rT, $rA, $rB", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 514 | [(set i64:$rT, (sube i64:$rB, i64:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 515 | defm SUBFME8 : XOForm_3rc<31, 232, 0, (outs g8rc:$rT), (ins g8rc:$rA), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 516 | "subfme", "$rT, $rA", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 517 | [(set i64:$rT, (sube -1, i64:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 518 | defm SUBFZE8 : XOForm_3rc<31, 200, 0, (outs g8rc:$rT), (ins g8rc:$rA), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 519 | "subfze", "$rT, $rA", IIC_IntGeneral, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 520 | [(set i64:$rT, (sube 0, i64:$rA))]>; |
Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 521 | } |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 522 | } // isCodeGenOnly |
Chris Lattner | 3e549e9 | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 523 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 524 | // FIXME: Duplicating this for the asm parser should be unnecessary, but the |
| 525 | // previous definition must be marked as CodeGen only to prevent decoding |
| 526 | // conflicts. |
| 527 | let isAsmParserOnly = 1 in |
| 528 | def ADD8TLS_ : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB), |
| 529 | "add $rT, $rA, $rB", IIC_IntSimple, []>; |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 530 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 531 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 532 | defm MULHD : XOForm_1r<31, 73, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 533 | "mulhd", "$rT, $rA, $rB", IIC_IntMulHW, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 534 | [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 535 | defm MULHDU : XOForm_1r<31, 9, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 536 | "mulhdu", "$rT, $rA, $rB", IIC_IntMulHWU, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 537 | [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 538 | } // isCommutable |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 539 | } |
| 540 | } // Interpretation64Bit |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 541 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 542 | let isCompare = 1, hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 543 | def CMPD : XForm_16_ext<31, 0, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 544 | "cmpd $crD, $rA, $rB", IIC_IntCompare>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 545 | def CMPLD : XForm_16_ext<31, 32, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 546 | "cmpld $crD, $rA, $rB", IIC_IntCompare>, isPPC64; |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 547 | def CMPDI : DForm_5_ext<11, (outs crrc:$crD), (ins g8rc:$rA, s16imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 548 | "cmpdi $crD, $rA, $imm", IIC_IntCompare>, isPPC64; |
Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 549 | def CMPLDI : DForm_6_ext<10, (outs crrc:$dst), (ins g8rc:$src1, u16imm64:$src2), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 550 | "cmpldi $dst, $src1, $src2", |
| 551 | IIC_IntCompare>, isPPC64; |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 552 | } |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 553 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 554 | let hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 555 | defm SLD : XForm_6r<31, 27, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 556 | "sld", "$rA, $rS, $rB", IIC_IntRotateD, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 557 | [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 558 | defm SRD : XForm_6r<31, 539, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 559 | "srd", "$rA, $rS, $rB", IIC_IntRotateD, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 560 | [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 561 | defm SRAD : XForm_6rc<31, 794, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 562 | "srad", "$rA, $rS, $rB", IIC_IntRotateD, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 563 | [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64; |
Chris Lattner | 43c0eb8 | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 564 | |
Hal Finkel | 49557f1 | 2015-01-05 18:52:29 +0000 | [diff] [blame] | 565 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
| 566 | defm CNTLZW8 : XForm_11r<31, 26, (outs g8rc:$rA), (ins g8rc:$rS), |
| 567 | "cntlzw", "$rA, $rS", IIC_IntGeneral, []>; |
| 568 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 569 | defm EXTSB8 : XForm_11r<31, 954, (outs g8rc:$rA), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 570 | "extsb", "$rA, $rS", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 571 | [(set i64:$rA, (sext_inreg i64:$rS, i8))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 572 | defm EXTSH8 : XForm_11r<31, 922, (outs g8rc:$rA), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 573 | "extsh", "$rA, $rS", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 574 | [(set i64:$rA, (sext_inreg i64:$rS, i16))]>; |
Hal Finkel | 4c6658f | 2014-12-12 23:59:36 +0000 | [diff] [blame] | 575 | |
| 576 | defm SLW8 : XForm_6r<31, 24, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
| 577 | "slw", "$rA, $rS, $rB", IIC_IntGeneral, []>; |
| 578 | defm SRW8 : XForm_6r<31, 536, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
| 579 | "srw", "$rA, $rS, $rB", IIC_IntGeneral, []>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 580 | } // Interpretation64Bit |
| 581 | |
Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 582 | // For fast-isel: |
| 583 | let isCodeGenOnly = 1 in { |
| 584 | def EXTSB8_32_64 : XForm_11<31, 954, (outs g8rc:$rA), (ins gprc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 585 | "extsb $rA, $rS", IIC_IntSimple, []>, isPPC64; |
Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 586 | def EXTSH8_32_64 : XForm_11<31, 922, (outs g8rc:$rA), (ins gprc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 587 | "extsh $rA, $rS", IIC_IntSimple, []>, isPPC64; |
Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 588 | } // isCodeGenOnly for fast-isel |
| 589 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 590 | defm EXTSW : XForm_11r<31, 986, (outs g8rc:$rA), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 591 | "extsw", "$rA, $rS", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 592 | [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64; |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 593 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 594 | defm EXTSW_32_64 : XForm_11r<31, 986, (outs g8rc:$rA), (ins gprc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 595 | "extsw", "$rA, $rS", IIC_IntSimple, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 596 | [(set i64:$rA, (sext i32:$rS))]>, isPPC64; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 597 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 598 | defm SRADI : XSForm_1rc<31, 413, (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 599 | "sradi", "$rA, $rS, $SH", IIC_IntRotateDI, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 600 | [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 601 | defm CNTLZD : XForm_11r<31, 58, (outs g8rc:$rA), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 602 | "cntlzd", "$rA, $rS", IIC_IntGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 603 | [(set i64:$rA, (ctlz i64:$rS))]>; |
Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 604 | def POPCNTD : XForm_11<31, 506, (outs g8rc:$rA), (ins g8rc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 605 | "popcntd $rA, $rS", IIC_IntGeneral, |
Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 606 | [(set i64:$rA, (ctpop i64:$rS))]>; |
Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 607 | def BPERMD : XForm_6<31, 252, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
| 608 | "bpermd $rA, $rS, $rB", IIC_IntGeneral, |
| 609 | [(set i64:$rA, (int_ppc_bpermd g8rc:$rS, g8rc:$rB))]>, |
| 610 | isPPC64, Requires<[HasBPERMD]>; |
Chris Lattner | 8810241 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 611 | |
Hal Finkel | 4edc66b | 2015-01-03 01:16:37 +0000 | [diff] [blame] | 612 | let isCodeGenOnly = 1, isCommutable = 1 in |
| 613 | def CMPB8 : XForm_6<31, 508, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), |
| 614 | "cmpb $rA, $rS, $rB", IIC_IntGeneral, |
| 615 | [(set i64:$rA, (PPCcmpb i64:$rS, i64:$rB))]>; |
| 616 | |
Hal Finkel | 290376d | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 617 | // popcntw also does a population count on the high 32 bits (storing the |
| 618 | // results in the high 32-bits of the output). We'll ignore that here (which is |
| 619 | // safe because we never separately use the high part of the 64-bit registers). |
Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 620 | def POPCNTW : XForm_11<31, 378, (outs gprc:$rA), (ins gprc:$rS), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 621 | "popcntw $rA, $rS", IIC_IntGeneral, |
Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 622 | [(set i32:$rA, (ctpop i32:$rS))]>; |
Hal Finkel | 290376d | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 623 | |
Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 624 | defm DIVD : XOForm_1rcr<31, 489, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
| 625 | "divd", "$rT, $rA, $rB", IIC_IntDivD, |
| 626 | [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64; |
| 627 | defm DIVDU : XOForm_1rcr<31, 457, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
| 628 | "divdu", "$rT, $rA, $rB", IIC_IntDivD, |
| 629 | [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64; |
| 630 | def DIVDE : XOForm_1<31, 425, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
| 631 | "divde $rT, $rA, $rB", IIC_IntDivD, |
| 632 | [(set i64:$rT, (int_ppc_divde g8rc:$rA, g8rc:$rB))]>, |
| 633 | isPPC64, Requires<[HasExtDiv]>; |
| 634 | let Defs = [CR0] in |
| 635 | def DIVDEo : XOForm_1<31, 425, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
| 636 | "divde. $rT, $rA, $rB", IIC_IntDivD, |
| 637 | []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First, |
| 638 | isPPC64, Requires<[HasExtDiv]>; |
| 639 | def DIVDEU : XOForm_1<31, 393, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
| 640 | "divdeu $rT, $rA, $rB", IIC_IntDivD, |
| 641 | [(set i64:$rT, (int_ppc_divdeu g8rc:$rA, g8rc:$rB))]>, |
| 642 | isPPC64, Requires<[HasExtDiv]>; |
| 643 | let Defs = [CR0] in |
| 644 | def DIVDEUo : XOForm_1<31, 393, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
| 645 | "divdeu. $rT, $rA, $rB", IIC_IntDivD, |
| 646 | []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First, |
| 647 | isPPC64, Requires<[HasExtDiv]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 648 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 649 | defm MULLD : XOForm_1r<31, 233, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 650 | "mulld", "$rT, $rA, $rB", IIC_IntMulHD, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 651 | [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64; |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 652 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
Hal Finkel | 11b9e452 | 2013-08-06 17:03:03 +0000 | [diff] [blame] | 653 | def MULLI8 : DForm_2<7, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 654 | "mulli $rD, $rA, $imm", IIC_IntMulLI, |
Hal Finkel | 11b9e452 | 2013-08-06 17:03:03 +0000 | [diff] [blame] | 655 | [(set i64:$rD, (mul i64:$rA, imm64SExt16:$imm))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 656 | } |
Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 657 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 658 | let hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 659 | defm RLDIMI : MDForm_1r<30, 3, (outs g8rc:$rA), |
| 660 | (ins g8rc:$rSi, g8rc:$rS, u6imm:$SH, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 661 | "rldimi", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 662 | []>, isPPC64, RegConstraint<"$rSi = $rA">, |
| 663 | NoEncode<"$rSi">; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 664 | |
| 665 | // Rotate instructions. |
Ulrich Weigand | fa451ba | 2013-04-26 15:39:12 +0000 | [diff] [blame] | 666 | defm RLDCL : MDSForm_1r<30, 8, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 667 | (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 668 | "rldcl", "$rA, $rS, $rB, $MBE", IIC_IntRotateD, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 669 | []>, isPPC64; |
Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 670 | defm RLDCR : MDSForm_1r<30, 9, |
| 671 | (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 672 | "rldcr", "$rA, $rS, $rB, $MBE", IIC_IntRotateD, |
Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 673 | []>, isPPC64; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 674 | defm RLDICL : MDForm_1r<30, 0, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 675 | (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 676 | "rldicl", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 677 | []>, isPPC64; |
Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 678 | // For fast-isel: |
| 679 | let isCodeGenOnly = 1 in |
| 680 | def RLDICL_32_64 : MDForm_1<30, 0, |
| 681 | (outs g8rc:$rA), |
| 682 | (ins gprc:$rS, u6imm:$SH, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 683 | "rldicl $rA, $rS, $SH, $MBE", IIC_IntRotateDI, |
Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 684 | []>, isPPC64; |
| 685 | // End fast-isel. |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 686 | defm RLDICR : MDForm_1r<30, 1, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 687 | (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 688 | "rldicr", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 689 | []>, isPPC64; |
Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 690 | defm RLDIC : MDForm_1r<30, 2, |
| 691 | (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 692 | "rldic", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, |
Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 693 | []>, isPPC64; |
Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 694 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 695 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 696 | defm RLWINM8 : MForm_2r<21, (outs g8rc:$rA), |
| 697 | (ins g8rc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 698 | "rlwinm", "$rA, $rS, $SH, $MB, $ME", IIC_IntGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 699 | []>; |
Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 700 | |
Hal Finkel | 4c6658f | 2014-12-12 23:59:36 +0000 | [diff] [blame] | 701 | defm RLWNM8 : MForm_2r<23, (outs g8rc:$rA), |
| 702 | (ins g8rc:$rS, g8rc:$rB, u5imm:$MB, u5imm:$ME), |
| 703 | "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral, |
| 704 | []>; |
| 705 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 706 | // RLWIMI can be commuted if the rotate amount is zero. |
| 707 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
| 708 | defm RLWIMI8 : MForm_2r<20, (outs g8rc:$rA), |
| 709 | (ins g8rc:$rSi, g8rc:$rS, u5imm:$SH, u5imm:$MB, |
| 710 | u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", |
| 711 | IIC_IntRotate, []>, PPC970_DGroup_Cracked, |
| 712 | RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 713 | |
Hal Finkel | 7795e47 | 2013-04-07 15:06:53 +0000 | [diff] [blame] | 714 | let isSelect = 1 in |
Ulrich Weigand | 84ee76a | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 715 | def ISEL8 : AForm_4<31, 15, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 716 | (outs g8rc:$rT), (ins g8rc_nox0:$rA, g8rc:$rB, crbitrc:$cond), |
Hal Finkel | 11d3c56 | 2015-02-01 17:52:16 +0000 | [diff] [blame] | 717 | "isel $rT, $rA, $rB, $cond", IIC_IntISEL, |
Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 718 | []>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 719 | } // Interpretation64Bit |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 720 | } // hasSideEffects = 0 |
Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 721 | } // End FXU Operations. |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 722 | |
| 723 | |
| 724 | //===----------------------------------------------------------------------===// |
| 725 | // Load/Store instructions. |
| 726 | // |
| 727 | |
| 728 | |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 729 | // Sign extending loads. |
Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 730 | let PPC970_Unit = 2 in { |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 731 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 732 | def LHA8: DForm_1<42, (outs g8rc:$rD), (ins memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 733 | "lha $rD, $src", IIC_LdStLHA, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 734 | [(set i64:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 735 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 736 | def LWA : DSForm_1<58, 2, (outs g8rc:$rD), (ins memrix:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 737 | "lwa $rD, $src", IIC_LdStLWA, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 738 | [(set i64:$rD, |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 739 | (aligned4sextloadi32 ixaddr:$src))]>, isPPC64, |
Chris Lattner | 94d18df | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 740 | PPC970_DGroup_Cracked; |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 741 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 742 | def LHAX8: XForm_1<31, 343, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 743 | "lhax $rD, $src", IIC_LdStLHA, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 744 | [(set i64:$rD, (sextloadi16 xaddr:$src))]>, |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 745 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 746 | def LWAX : XForm_1<31, 341, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 747 | "lwax $rD, $src", IIC_LdStLHA, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 748 | [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64, |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 749 | PPC970_DGroup_Cracked; |
Bill Schmidt | ccecf26 | 2013-08-30 02:29:45 +0000 | [diff] [blame] | 750 | // For fast-isel: |
| 751 | let isCodeGenOnly = 1, mayLoad = 1 in { |
| 752 | def LWA_32 : DSForm_1<58, 2, (outs gprc:$rD), (ins memrix:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 753 | "lwa $rD, $src", IIC_LdStLWA, []>, isPPC64, |
Bill Schmidt | ccecf26 | 2013-08-30 02:29:45 +0000 | [diff] [blame] | 754 | PPC970_DGroup_Cracked; |
| 755 | def LWAX_32 : XForm_1<31, 341, (outs gprc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 756 | "lwax $rD, $src", IIC_LdStLHA, []>, isPPC64, |
Bill Schmidt | ccecf26 | 2013-08-30 02:29:45 +0000 | [diff] [blame] | 757 | PPC970_DGroup_Cracked; |
| 758 | } // end fast-isel isCodeGenOnly |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 759 | |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 760 | // Update forms. |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 761 | let mayLoad = 1, hasSideEffects = 0 in { |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 762 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 763 | def LHAU8 : DForm_1<43, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Ulrich Weigand | f803009 | 2013-03-19 19:52:30 +0000 | [diff] [blame] | 764 | (ins memri:$addr), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 765 | "lhau $rD, $addr", IIC_LdStLHAU, |
Ulrich Weigand | f803009 | 2013-03-19 19:52:30 +0000 | [diff] [blame] | 766 | []>, RegConstraint<"$addr.reg = $ea_result">, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 767 | NoEncode<"$ea_result">; |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 768 | // NO LWAU! |
| 769 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 770 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 771 | def LHAUX8 : XForm_1<31, 375, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 772 | (ins memrr:$addr), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 773 | "lhaux $rD, $addr", IIC_LdStLHAUX, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 774 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 775 | NoEncode<"$ea_result">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 776 | def LWAUX : XForm_1<31, 373, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 777 | (ins memrr:$addr), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 778 | "lwaux $rD, $addr", IIC_LdStLHAUX, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 779 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 780 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 781 | } |
Ulrich Weigand | 01dd4c1 | 2013-03-19 19:53:27 +0000 | [diff] [blame] | 782 | } |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 783 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 784 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 785 | // Zero extending loads. |
Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 786 | let PPC970_Unit = 2 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 787 | def LBZ8 : DForm_1<34, (outs g8rc:$rD), (ins memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 788 | "lbz $rD, $src", IIC_LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 789 | [(set i64:$rD, (zextloadi8 iaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 790 | def LHZ8 : DForm_1<40, (outs g8rc:$rD), (ins memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 791 | "lhz $rD, $src", IIC_LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 792 | [(set i64:$rD, (zextloadi16 iaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 793 | def LWZ8 : DForm_1<32, (outs g8rc:$rD), (ins memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 794 | "lwz $rD, $src", IIC_LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 795 | [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64; |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 796 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 797 | def LBZX8 : XForm_1<31, 87, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 798 | "lbzx $rD, $src", IIC_LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 799 | [(set i64:$rD, (zextloadi8 xaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 800 | def LHZX8 : XForm_1<31, 279, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 801 | "lhzx $rD, $src", IIC_LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 802 | [(set i64:$rD, (zextloadi16 xaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 803 | def LWZX8 : XForm_1<31, 23, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 804 | "lwzx $rD, $src", IIC_LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 805 | [(set i64:$rD, (zextloadi32 xaddr:$src))]>; |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 806 | |
| 807 | |
| 808 | // Update forms. |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 809 | let mayLoad = 1, hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 810 | def LBZU8 : DForm_1<35, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 811 | "lbzu $rD, $addr", IIC_LdStLoadUpd, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 812 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 813 | NoEncode<"$ea_result">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 814 | def LHZU8 : DForm_1<41, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 815 | "lhzu $rD, $addr", IIC_LdStLoadUpd, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 816 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 817 | NoEncode<"$ea_result">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 818 | def LWZU8 : DForm_1<33, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 819 | "lwzu $rD, $addr", IIC_LdStLoadUpd, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 820 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 821 | NoEncode<"$ea_result">; |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 822 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 823 | def LBZUX8 : XForm_1<31, 119, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 824 | (ins memrr:$addr), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 825 | "lbzux $rD, $addr", IIC_LdStLoadUpdX, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 826 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 827 | NoEncode<"$ea_result">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 828 | def LHZUX8 : XForm_1<31, 311, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 829 | (ins memrr:$addr), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 830 | "lhzux $rD, $addr", IIC_LdStLoadUpdX, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 831 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 832 | NoEncode<"$ea_result">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 833 | def LWZUX8 : XForm_1<31, 55, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 834 | (ins memrr:$addr), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 835 | "lwzux $rD, $addr", IIC_LdStLoadUpdX, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 836 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 837 | NoEncode<"$ea_result">; |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 838 | } |
Dan Gohman | ae3ba45 | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 839 | } |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 840 | } // Interpretation64Bit |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 841 | |
| 842 | |
| 843 | // Full 8-byte loads. |
Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 844 | let PPC970_Unit = 2 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 845 | def LD : DSForm_1<58, 0, (outs g8rc:$rD), (ins memrix:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 846 | "ld $rD, $src", IIC_LdStLD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 847 | [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64; |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 848 | // The following four definitions are selected for small code model only. |
Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 849 | // Otherwise, we need to create two instructions to form a 32-bit offset, |
| 850 | // so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select(). |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 851 | def LDtoc: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 852 | "#LDtoc", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 853 | [(set i64:$rD, |
| 854 | (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 855 | def LDtocJTI: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 856 | "#LDtocJTI", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 857 | [(set i64:$rD, |
| 858 | (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 859 | def LDtocCPT: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 860 | "#LDtocCPT", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 861 | [(set i64:$rD, |
| 862 | (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64; |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 863 | def LDtocBA: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), |
| 864 | "#LDtocCPT", |
| 865 | [(set i64:$rD, |
| 866 | (PPCtoc_entry tblockaddress:$disp, i64:$reg))]>, isPPC64; |
Hal Finkel | a3e6ed2 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 867 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 868 | def LDX : XForm_1<31, 21, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 869 | "ldx $rD, $src", IIC_LdStLD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 870 | [(set i64:$rD, (load xaddr:$src))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 871 | def LDBRX : XForm_1<31, 532, (outs g8rc:$rD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 872 | "ldbrx $rD, $src", IIC_LdStLoad, |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 873 | [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64; |
| 874 | |
Hal Finkel | 4e2c782 | 2015-01-05 18:09:06 +0000 | [diff] [blame] | 875 | let mayLoad = 1, hasSideEffects = 0, isCodeGenOnly = 1 in { |
| 876 | def LHBRX8 : XForm_1<31, 790, (outs g8rc:$rD), (ins memrr:$src), |
| 877 | "lhbrx $rD, $src", IIC_LdStLoad, []>; |
| 878 | def LWBRX8 : XForm_1<31, 534, (outs g8rc:$rD), (ins memrr:$src), |
| 879 | "lwbrx $rD, $src", IIC_LdStLoad, []>; |
| 880 | } |
| 881 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 882 | let mayLoad = 1, hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 883 | def LDU : DSForm_1<58, 1, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 884 | "ldu $rD, $addr", IIC_LdStLDU, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 885 | []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64, |
| 886 | NoEncode<"$ea_result">; |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 887 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 888 | def LDUX : XForm_1<31, 53, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 889 | (ins memrr:$addr), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 890 | "ldux $rD, $addr", IIC_LdStLDUX, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 891 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 892 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 893 | } |
Hal Finkel | d71cc3a | 2013-04-07 06:30:47 +0000 | [diff] [blame] | 894 | } |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 895 | |
Bill Schmidt | 2791778 | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 896 | // Support for medium and large code model. |
Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 897 | let hasSideEffects = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 898 | def ADDIStocHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp), |
Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 899 | "#ADDIStocHA", []>, isPPC64; |
| 900 | let mayLoad = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 901 | def LDtocL: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc_nox0:$reg), |
Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 902 | "#LDtocL", []>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 903 | def ADDItocL: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp), |
Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 904 | "#ADDItocL", []>, isPPC64; |
| 905 | } |
Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 906 | |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 907 | // Support for thread-local storage. |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 908 | def ADDISgotTprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 909 | "#ADDISgotTprelHA", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 910 | [(set i64:$rD, |
| 911 | (PPCaddisGotTprelHA i64:$reg, |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 912 | tglobaltlsaddr:$disp))]>, |
| 913 | isPPC64; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 914 | def LDgotTprelL: Pseudo<(outs g8rc:$rD), (ins s16imm64:$disp, g8rc_nox0:$reg), |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 915 | "#LDgotTprelL", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 916 | [(set i64:$rD, |
| 917 | (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>, |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 918 | isPPC64; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 919 | def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g), |
| 920 | (ADD8TLS $in, tglobaltlsaddr:$g)>; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 921 | def ADDIStlsgdHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 922 | "#ADDIStlsgdHA", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 923 | [(set i64:$rD, |
| 924 | (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 925 | isPPC64; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 926 | def ADDItlsgdL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 927 | "#ADDItlsgdL", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 928 | [(set i64:$rD, |
| 929 | (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 930 | isPPC64; |
Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 931 | // LR8 is a true define, while the rest of the Defs are clobbers. X3 is |
| 932 | // explicitly defined when this op is created, so not mentioned here. |
| 933 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, |
| 934 | Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in |
| 935 | def GETtlsADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym), |
| 936 | "#GETtlsADDR", |
| 937 | [(set i64:$rD, |
| 938 | (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>, |
| 939 | isPPC64; |
| 940 | // Combined op for ADDItlsgdL and GETtlsADDR, late expanded. X3 and LR8 |
| 941 | // are true defines while the rest of the Defs are clobbers. |
| 942 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, |
| 943 | Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] |
| 944 | in |
| 945 | def ADDItlsgdLADDR : Pseudo<(outs g8rc:$rD), |
| 946 | (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym), |
| 947 | "#ADDItlsgdLADDR", |
| 948 | [(set i64:$rD, |
| 949 | (PPCaddiTlsgdLAddr i64:$reg, |
| 950 | tglobaltlsaddr:$disp, |
| 951 | tglobaltlsaddr:$sym))]>, |
| 952 | isPPC64; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 953 | def ADDIStlsldHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 954 | "#ADDIStlsldHA", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 955 | [(set i64:$rD, |
| 956 | (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 957 | isPPC64; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 958 | def ADDItlsldL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 959 | "#ADDItlsldL", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 960 | [(set i64:$rD, |
| 961 | (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 962 | isPPC64; |
Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 963 | // LR8 is a true define, while the rest of the Defs are clobbers. X3 is |
| 964 | // explicitly defined when this op is created, so not mentioned here. |
| 965 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, |
| 966 | Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in |
| 967 | def GETtlsldADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym), |
| 968 | "#GETtlsldADDR", |
| 969 | [(set i64:$rD, |
| 970 | (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>, |
| 971 | isPPC64; |
| 972 | // Combined op for ADDItlsldL and GETtlsADDR, late expanded. X3 and LR8 |
| 973 | // are true defines, while the rest of the Defs are clobbers. |
| 974 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, |
| 975 | Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] |
| 976 | in |
| 977 | def ADDItlsldLADDR : Pseudo<(outs g8rc:$rD), |
| 978 | (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym), |
| 979 | "#ADDItlsldLADDR", |
| 980 | [(set i64:$rD, |
| 981 | (PPCaddiTlsldLAddr i64:$reg, |
| 982 | tglobaltlsaddr:$disp, |
| 983 | tglobaltlsaddr:$sym))]>, |
| 984 | isPPC64; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 985 | def ADDISdtprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 986 | "#ADDISdtprelHA", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 987 | [(set i64:$rD, |
| 988 | (PPCaddisDtprelHA i64:$reg, |
Bill Schmidt | 9ed4dbc | 2012-12-13 20:57:10 +0000 | [diff] [blame] | 989 | tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 990 | isPPC64; |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 991 | def ADDIdtprelL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 992 | "#ADDIdtprelL", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 993 | [(set i64:$rD, |
| 994 | (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 995 | isPPC64; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 996 | |
Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 997 | let PPC970_Unit = 2 in { |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 998 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 999 | // Truncating stores. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1000 | def STB8 : DForm_1<38, (outs), (ins g8rc:$rS, memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1001 | "stb $rS, $src", IIC_LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1002 | [(truncstorei8 i64:$rS, iaddr:$src)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1003 | def STH8 : DForm_1<44, (outs), (ins g8rc:$rS, memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1004 | "sth $rS, $src", IIC_LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1005 | [(truncstorei16 i64:$rS, iaddr:$src)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1006 | def STW8 : DForm_1<36, (outs), (ins g8rc:$rS, memri:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1007 | "stw $rS, $src", IIC_LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1008 | [(truncstorei32 i64:$rS, iaddr:$src)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1009 | def STBX8 : XForm_8<31, 215, (outs), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1010 | "stbx $rS, $dst", IIC_LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1011 | [(truncstorei8 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1012 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1013 | def STHX8 : XForm_8<31, 407, (outs), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1014 | "sthx $rS, $dst", IIC_LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1015 | [(truncstorei16 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1016 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1017 | def STWX8 : XForm_8<31, 151, (outs), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1018 | "stwx $rS, $dst", IIC_LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1019 | [(truncstorei32 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1020 | PPC970_DGroup_Cracked; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1021 | } // Interpretation64Bit |
| 1022 | |
Chris Lattner | e742d9a | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 1023 | // Normal 8-byte stores. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1024 | def STD : DSForm_1<62, 0, (outs), (ins g8rc:$rS, memrix:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1025 | "std $rS, $dst", IIC_LdStSTD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1026 | [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1027 | def STDX : XForm_8<31, 149, (outs), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1028 | "stdx $rS, $dst", IIC_LdStSTD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1029 | [(store i64:$rS, xaddr:$dst)]>, isPPC64, |
Chris Lattner | e742d9a | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 1030 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1031 | def STDBRX: XForm_8<31, 660, (outs), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1032 | "stdbrx $rS, $dst", IIC_LdStStore, |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 1033 | [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64, |
| 1034 | PPC970_DGroup_Cracked; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1035 | } |
| 1036 | |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1037 | // Stores with Update (pre-inc). |
| 1038 | let PPC970_Unit = 2, mayStore = 1 in { |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 1039 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1040 | def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1041 | "stbu $rS, $dst", IIC_LdStStoreUpd, []>, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1042 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1043 | def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1044 | "sthu $rS, $dst", IIC_LdStStoreUpd, []>, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1045 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1046 | def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1047 | "stwu $rS, $dst", IIC_LdStStoreUpd, []>, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1048 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1049 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1050 | def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1051 | "stbux $rS, $dst", IIC_LdStStoreUpd, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1052 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1053 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1054 | def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1055 | "sthux $rS, $dst", IIC_LdStStoreUpd, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1056 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1057 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1058 | def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1059 | "stwux $rS, $dst", IIC_LdStStoreUpd, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1060 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1061 | PPC970_DGroup_Cracked; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1062 | } // Interpretation64Bit |
| 1063 | |
Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 1064 | def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrix:$dst), |
| 1065 | "stdu $rS, $dst", IIC_LdStSTDU, []>, |
| 1066 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">, |
| 1067 | isPPC64; |
| 1068 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1069 | def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), |
Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1070 | "stdux $rS, $dst", IIC_LdStSTDUX, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1071 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1072 | PPC970_DGroup_Cracked, isPPC64; |
| 1073 | } |
| 1074 | |
| 1075 | // Patterns to match the pre-inc stores. We can't put the patterns on |
| 1076 | // the instruction definitions directly as ISel wants the address base |
| 1077 | // and offset to be separate operands, not a single complex operand. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1078 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1079 | (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1080 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1081 | (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1082 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1083 | (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1084 | def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1085 | (STDU $rS, iaddroff:$ptroff, $ptrreg)>; |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1086 | |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1087 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1088 | (STBUX8 $rS, $ptrreg, $ptroff)>; |
| 1089 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1090 | (STHUX8 $rS, $ptrreg, $ptroff)>; |
| 1091 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1092 | (STWUX8 $rS, $ptrreg, $ptroff)>; |
| 1093 | def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1094 | (STDUX $rS, $ptrreg, $ptroff)>; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1095 | |
| 1096 | |
| 1097 | //===----------------------------------------------------------------------===// |
| 1098 | // Floating point instructions. |
| 1099 | // |
| 1100 | |
| 1101 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1102 | let PPC970_Unit = 3, hasSideEffects = 0, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1103 | Uses = [RM] in { // FPU Operations. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1104 | defm FCFID : XForm_26r<63, 846, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1105 | "fcfid", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1106 | [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64; |
David Majnemer | 6ad26d3 | 2013-09-26 04:11:24 +0000 | [diff] [blame] | 1107 | defm FCTID : XForm_26r<63, 814, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1108 | "fctid", "$frD, $frB", IIC_FPGeneral, |
David Majnemer | 08249a3 | 2013-09-26 05:22:11 +0000 | [diff] [blame] | 1109 | []>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1110 | defm FCTIDZ : XForm_26r<63, 815, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1111 | "fctidz", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1112 | [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 1113 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1114 | defm FCFIDU : XForm_26r<63, 974, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1115 | "fcfidu", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1116 | [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1117 | defm FCFIDS : XForm_26r<59, 846, (outs f4rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1118 | "fcfids", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1119 | [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1120 | defm FCFIDUS : XForm_26r<59, 974, (outs f4rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1121 | "fcfidus", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1122 | [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1123 | defm FCTIDUZ : XForm_26r<63, 943, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1124 | "fctiduz", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1125 | [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1126 | defm FCTIWUZ : XForm_26r<63, 143, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1127 | "fctiwuz", "$frD, $frB", IIC_FPGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1128 | [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1129 | } |
| 1130 | |
| 1131 | |
| 1132 | //===----------------------------------------------------------------------===// |
| 1133 | // Instruction Patterns |
| 1134 | // |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 1135 | |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1136 | // Extensions and truncates to/from 32-bit regs. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1137 | def : Pat<(i64 (zext i32:$in)), |
| 1138 | (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32), |
Hal Finkel | 2edfbdd | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 1139 | 0, 32)>; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1140 | def : Pat<(i64 (anyext i32:$in)), |
| 1141 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>; |
| 1142 | def : Pat<(i32 (trunc i64:$in)), |
| 1143 | (EXTRACT_SUBREG $in, sub_32)>; |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1144 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1145 | // Implement the 'not' operation with the NOR instruction. |
| 1146 | // (we could use the default xori pattern, but nor has lower latency on some |
| 1147 | // cores (such as the A2)). |
| 1148 | def i64not : OutPatFrag<(ops node:$in), |
| 1149 | (NOR8 $in, $in)>; |
| 1150 | def : Pat<(not i64:$in), |
| 1151 | (i64not $in)>; |
| 1152 | |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1153 | // Extending loads with i64 targets. |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1154 | def : Pat<(zextloadi1 iaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1155 | (LBZ8 iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1156 | def : Pat<(zextloadi1 xaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1157 | (LBZX8 xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1158 | def : Pat<(extloadi1 iaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1159 | (LBZ8 iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1160 | def : Pat<(extloadi1 xaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1161 | (LBZX8 xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1162 | def : Pat<(extloadi8 iaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1163 | (LBZ8 iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1164 | def : Pat<(extloadi8 xaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1165 | (LBZX8 xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1166 | def : Pat<(extloadi16 iaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1167 | (LHZ8 iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1168 | def : Pat<(extloadi16 xaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1169 | (LHZX8 xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1170 | def : Pat<(extloadi32 iaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1171 | (LWZ8 iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1172 | def : Pat<(extloadi32 xaddr:$src), |
Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1173 | (LWZX8 xaddr:$src)>; |
| 1174 | |
Chris Lattner | 20b5a2b | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 1175 | // Standard shifts. These are represented separately from the real shifts above |
| 1176 | // so that we can distinguish between shifts that allow 6-bit and 7-bit shift |
| 1177 | // amounts. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1178 | def : Pat<(sra i64:$rS, i32:$rB), |
| 1179 | (SRAD $rS, $rB)>; |
| 1180 | def : Pat<(srl i64:$rS, i32:$rB), |
| 1181 | (SRD $rS, $rB)>; |
| 1182 | def : Pat<(shl i64:$rS, i32:$rB), |
| 1183 | (SLD $rS, $rB)>; |
Chris Lattner | 20b5a2b | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 1184 | |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1185 | // SHL/SRL |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1186 | def : Pat<(shl i64:$in, (i32 imm:$imm)), |
| 1187 | (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>; |
| 1188 | def : Pat<(srl i64:$in, (i32 imm:$imm)), |
| 1189 | (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>; |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 1190 | |
Evan Cheng | 4dbd9f2 | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 1191 | // ROTL |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1192 | def : Pat<(rotl i64:$in, i32:$sh), |
| 1193 | (RLDCL $in, $sh, 0)>; |
| 1194 | def : Pat<(rotl i64:$in, (i32 imm:$imm)), |
| 1195 | (RLDICL $in, imm:$imm, 0)>; |
Evan Cheng | 4dbd9f2 | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 1196 | |
Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 1197 | // Hi and Lo for Darwin Global Addresses. |
| 1198 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>; |
| 1199 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>; |
| 1200 | def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>; |
| 1201 | def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>; |
| 1202 | def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>; |
| 1203 | def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>; |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1204 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>; |
| 1205 | def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1206 | def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in), |
| 1207 | (ADDIS8 $in, tglobaltlsaddr:$g)>; |
| 1208 | def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in), |
Ulrich Weigand | 35f9fdf | 2013-03-26 10:55:20 +0000 | [diff] [blame] | 1209 | (ADDI8 $in, tglobaltlsaddr:$g)>; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1210 | def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)), |
| 1211 | (ADDIS8 $in, tglobaladdr:$g)>; |
| 1212 | def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)), |
| 1213 | (ADDIS8 $in, tconstpool:$g)>; |
| 1214 | def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)), |
| 1215 | (ADDIS8 $in, tjumptable:$g)>; |
| 1216 | def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)), |
| 1217 | (ADDIS8 $in, tblockaddress:$g)>; |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1218 | |
| 1219 | // Patterns to match r+r indexed loads and stores for |
| 1220 | // addresses without at least 4-byte alignment. |
| 1221 | def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)), |
| 1222 | (LWAX xoaddr:$src)>; |
| 1223 | def : Pat<(i64 (unaligned4load xoaddr:$src)), |
| 1224 | (LDX xoaddr:$src)>; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1225 | def : Pat<(unaligned4store i64:$rS, xoaddr:$dst), |
| 1226 | (STDX $rS, xoaddr:$dst)>; |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1227 | |
Robin Morisset | e1ca44b | 2014-10-02 22:27:07 +0000 | [diff] [blame] | 1228 | // 64-bits atomic loads and stores |
| 1229 | def : Pat<(atomic_load_64 ixaddr:$src), (LD memrix:$src)>; |
| 1230 | def : Pat<(atomic_load_64 xaddr:$src), (LDX memrr:$src)>; |
| 1231 | |
| 1232 | def : Pat<(atomic_store_64 ixaddr:$ptr, i64:$val), (STD g8rc:$val, memrix:$ptr)>; |
| 1233 | def : Pat<(atomic_store_64 xaddr:$ptr, i64:$val), (STDX g8rc:$val, memrr:$ptr)>; |