blob: 8cdb85369f271cd3225b301cc56fd62dff834188 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrInfo.cpp - ARM Instruction Information --------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Jush Lu47172a02012-09-27 05:21:41 +000016#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMMachineFunctionInfo.h"
Jush Lu47172a02012-09-27 05:21:41 +000018#include "ARMTargetMachine.h"
Evan Chenga20cde32011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMAddressingModes.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6bb0c522008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng760c68b2007-01-29 23:45:17 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Function.h"
26#include "llvm/IR/GlobalVariable.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000027#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000028#include "llvm/MC/MCInst.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000029using namespace llvm;
30
Anton Korobeynikov99152f32009-06-26 21:28:53 +000031ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Bill Wendlingf95178e2013-06-07 05:54:19 +000032 : ARMBaseInstrInfo(STI), RI(STI) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000033}
Rafael Espindola8c41f992006-08-08 20:35:03 +000034
Jim Grosbach617f84dd2012-02-28 23:53:30 +000035/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
36void ARMInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
37 if (hasNOP()) {
Jim Grosbachcb540f52012-06-18 19:45:50 +000038 NopInst.setOpcode(ARM::HINT);
39 NopInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000040 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
41 NopInst.addOperand(MCOperand::CreateReg(0));
42 } else {
43 NopInst.setOpcode(ARM::MOVr);
44 NopInst.addOperand(MCOperand::CreateReg(ARM::R0));
45 NopInst.addOperand(MCOperand::CreateReg(ARM::R0));
46 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
47 NopInst.addOperand(MCOperand::CreateReg(0));
48 NopInst.addOperand(MCOperand::CreateReg(0));
49 }
50}
51
Chris Lattnere98a3c32009-08-02 05:20:37 +000052unsigned ARMInstrInfo::getUnindexedOpcode(unsigned Opc) const {
Evan Cheng10043e22007-01-19 07:51:42 +000053 switch (Opc) {
54 default: break;
Owen Anderson16d33f32011-08-26 20:43:14 +000055 case ARM::LDR_PRE_IMM:
56 case ARM::LDR_PRE_REG:
Owen Anderson2aedba62011-07-26 20:54:26 +000057 case ARM::LDR_POST_IMM:
58 case ARM::LDR_POST_REG:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +000059 return ARM::LDRi12;
Evan Cheng10043e22007-01-19 07:51:42 +000060 case ARM::LDRH_PRE:
61 case ARM::LDRH_POST:
62 return ARM::LDRH;
Owen Anderson16d33f32011-08-26 20:43:14 +000063 case ARM::LDRB_PRE_IMM:
64 case ARM::LDRB_PRE_REG:
Owen Anderson2aedba62011-07-26 20:54:26 +000065 case ARM::LDRB_POST_IMM:
66 case ARM::LDRB_POST_REG:
Jim Grosbach5a7c7152010-10-27 00:19:44 +000067 return ARM::LDRBi12;
Evan Cheng10043e22007-01-19 07:51:42 +000068 case ARM::LDRSH_PRE:
69 case ARM::LDRSH_POST:
70 return ARM::LDRSH;
71 case ARM::LDRSB_PRE:
72 case ARM::LDRSB_POST:
73 return ARM::LDRSB;
Owen Anderson2aedba62011-07-26 20:54:26 +000074 case ARM::STR_PRE_IMM:
75 case ARM::STR_PRE_REG:
76 case ARM::STR_POST_IMM:
77 case ARM::STR_POST_REG:
Jim Grosbach338de3e2010-10-27 23:12:14 +000078 return ARM::STRi12;
Evan Cheng10043e22007-01-19 07:51:42 +000079 case ARM::STRH_PRE:
80 case ARM::STRH_POST:
81 return ARM::STRH;
Owen Anderson2aedba62011-07-26 20:54:26 +000082 case ARM::STRB_PRE_IMM:
83 case ARM::STRB_PRE_REG:
84 case ARM::STRB_POST_IMM:
85 case ARM::STRB_POST_REG:
Jim Grosbach338de3e2010-10-27 23:12:14 +000086 return ARM::STRBi12;
Evan Cheng10043e22007-01-19 07:51:42 +000087 }
David Goodwinaf7451b2009-07-08 16:09:28 +000088
Evan Cheng10043e22007-01-19 07:51:42 +000089 return 0;
90}
Jush Lu47172a02012-09-27 05:21:41 +000091
92namespace {
93 /// ARMCGBR - Create Global Base Reg pass. This initializes the PIC
94 /// global base register for ARM ELF.
95 struct ARMCGBR : public MachineFunctionPass {
96 static char ID;
97 ARMCGBR() : MachineFunctionPass(ID) {}
98
99 virtual bool runOnMachineFunction(MachineFunction &MF) {
100 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
101 if (AFI->getGlobalBaseReg() == 0)
102 return false;
103
104 const ARMTargetMachine *TM =
105 static_cast<const ARMTargetMachine *>(&MF.getTarget());
106 if (TM->getRelocationModel() != Reloc::PIC_)
107 return false;
108
Chandler Carruth26ad41e2013-07-27 11:58:26 +0000109 LLVMContext *Context = &MF.getFunction()->getContext();
110 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
111 unsigned PCAdj = TM->getSubtarget<ARMSubtarget>().isThumb() ? 4 : 8;
112 ARMConstantPoolValue *CPV = ARMConstantPoolSymbol::Create(
113 *Context, "_GLOBAL_OFFSET_TABLE_", ARMPCLabelIndex, PCAdj);
114
115 unsigned Align = TM->getDataLayout()
116 ->getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
Jush Lu47172a02012-09-27 05:21:41 +0000117 unsigned Idx = MF.getConstantPool()->getConstantPoolIndex(CPV, Align);
118
119 MachineBasicBlock &FirstMBB = MF.front();
120 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
121 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
122 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
123 unsigned Opc = TM->getSubtarget<ARMSubtarget>().isThumb2() ?
124 ARM::t2LDRpci : ARM::LDRcp;
125 const TargetInstrInfo &TII = *TM->getInstrInfo();
126 MachineInstrBuilder MIB = BuildMI(FirstMBB, MBBI, DL,
127 TII.get(Opc), GlobalBaseReg)
128 .addConstantPoolIndex(Idx);
129 if (Opc == ARM::LDRcp)
130 MIB.addImm(0);
131 AddDefaultPred(MIB);
132
133 return true;
134 }
135
136 virtual const char *getPassName() const {
137 return "ARM PIC Global Base Reg Initialization";
138 }
139
140 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
141 AU.setPreservesCFG();
142 MachineFunctionPass::getAnalysisUsage(AU);
143 }
144 };
145}
146
147char ARMCGBR::ID = 0;
148FunctionPass*
149llvm::createARMGlobalBaseRegPass() { return new ARMCGBR(); }