Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 1 | //===- MipsCallLowering.cpp -------------------------------------*- C++ -*-===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame^] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | /// \file |
| 10 | /// This file implements the lowering of LLVM calls to machine code calls for |
| 11 | /// GlobalISel. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "MipsCallLowering.h" |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 16 | #include "MipsCCState.h" |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 17 | #include "MipsTargetMachine.h" |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/Analysis.h" |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
| 20 | |
| 21 | using namespace llvm; |
| 22 | |
| 23 | MipsCallLowering::MipsCallLowering(const MipsTargetLowering &TLI) |
| 24 | : CallLowering(&TLI) {} |
| 25 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 26 | bool MipsCallLowering::MipsHandler::assign(unsigned VReg, |
| 27 | const CCValAssign &VA) { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 28 | if (VA.isRegLoc()) { |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 29 | assignValueToReg(VReg, VA); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 30 | } else if (VA.isMemLoc()) { |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 31 | assignValueToAddress(VReg, VA); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 32 | } else { |
| 33 | return false; |
| 34 | } |
| 35 | return true; |
| 36 | } |
| 37 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 38 | bool MipsCallLowering::MipsHandler::assignVRegs(ArrayRef<unsigned> VRegs, |
| 39 | ArrayRef<CCValAssign> ArgLocs, |
| 40 | unsigned ArgLocsStartIndex) { |
| 41 | for (unsigned i = 0; i < VRegs.size(); ++i) |
| 42 | if (!assign(VRegs[i], ArgLocs[ArgLocsStartIndex + i])) |
| 43 | return false; |
| 44 | return true; |
| 45 | } |
| 46 | |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 47 | void MipsCallLowering::MipsHandler::setLeastSignificantFirst( |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 48 | SmallVectorImpl<unsigned> &VRegs) { |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 49 | if (!MIRBuilder.getMF().getDataLayout().isLittleEndian()) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 50 | std::reverse(VRegs.begin(), VRegs.end()); |
| 51 | } |
| 52 | |
| 53 | bool MipsCallLowering::MipsHandler::handle( |
| 54 | ArrayRef<CCValAssign> ArgLocs, ArrayRef<CallLowering::ArgInfo> Args) { |
| 55 | SmallVector<unsigned, 4> VRegs; |
| 56 | unsigned SplitLength; |
| 57 | const Function &F = MIRBuilder.getMF().getFunction(); |
| 58 | const DataLayout &DL = F.getParent()->getDataLayout(); |
| 59 | const MipsTargetLowering &TLI = *static_cast<const MipsTargetLowering *>( |
| 60 | MIRBuilder.getMF().getSubtarget().getTargetLowering()); |
| 61 | |
| 62 | for (unsigned ArgsIndex = 0, ArgLocsIndex = 0; ArgsIndex < Args.size(); |
| 63 | ++ArgsIndex, ArgLocsIndex += SplitLength) { |
| 64 | EVT VT = TLI.getValueType(DL, Args[ArgsIndex].Ty); |
| 65 | SplitLength = TLI.getNumRegistersForCallingConv(F.getContext(), |
| 66 | F.getCallingConv(), VT); |
| 67 | if (SplitLength > 1) { |
| 68 | VRegs.clear(); |
| 69 | MVT RegisterVT = TLI.getRegisterTypeForCallingConv( |
| 70 | F.getContext(), F.getCallingConv(), VT); |
| 71 | for (unsigned i = 0; i < SplitLength; ++i) |
| 72 | VRegs.push_back(MRI.createGenericVirtualRegister(LLT{RegisterVT})); |
| 73 | |
| 74 | if (!handleSplit(VRegs, ArgLocs, ArgLocsIndex, Args[ArgsIndex].Reg)) |
| 75 | return false; |
| 76 | } else { |
| 77 | if (!assign(Args[ArgsIndex].Reg, ArgLocs[ArgLocsIndex])) |
| 78 | return false; |
| 79 | } |
| 80 | } |
| 81 | return true; |
| 82 | } |
| 83 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 84 | namespace { |
| 85 | class IncomingValueHandler : public MipsCallLowering::MipsHandler { |
| 86 | public: |
| 87 | IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI) |
| 88 | : MipsHandler(MIRBuilder, MRI) {} |
| 89 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 90 | private: |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 91 | void assignValueToReg(unsigned ValVReg, const CCValAssign &VA) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 92 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 93 | unsigned getStackAddress(const CCValAssign &VA, |
| 94 | MachineMemOperand *&MMO) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 95 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 96 | void assignValueToAddress(unsigned ValVReg, const CCValAssign &VA) override; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 97 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 98 | bool handleSplit(SmallVectorImpl<unsigned> &VRegs, |
| 99 | ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex, |
| 100 | unsigned ArgsReg) override; |
| 101 | |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 102 | virtual void markPhysRegUsed(unsigned PhysReg) { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 103 | MIRBuilder.getMBB().addLiveIn(PhysReg); |
| 104 | } |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 105 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 106 | void buildLoad(unsigned Val, const CCValAssign &VA) { |
| 107 | MachineMemOperand *MMO; |
| 108 | unsigned Addr = getStackAddress(VA, MMO); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 109 | MIRBuilder.buildLoad(Val, Addr, *MMO); |
| 110 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 111 | }; |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 112 | |
| 113 | class CallReturnHandler : public IncomingValueHandler { |
| 114 | public: |
| 115 | CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 116 | MachineInstrBuilder &MIB) |
| 117 | : IncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {} |
| 118 | |
| 119 | private: |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 120 | void markPhysRegUsed(unsigned PhysReg) override { |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 121 | MIB.addDef(PhysReg, RegState::Implicit); |
| 122 | } |
| 123 | |
| 124 | MachineInstrBuilder &MIB; |
| 125 | }; |
| 126 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 127 | } // end anonymous namespace |
| 128 | |
| 129 | void IncomingValueHandler::assignValueToReg(unsigned ValVReg, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 130 | const CCValAssign &VA) { |
| 131 | unsigned PhysReg = VA.getLocReg(); |
| 132 | switch (VA.getLocInfo()) { |
| 133 | case CCValAssign::LocInfo::SExt: |
| 134 | case CCValAssign::LocInfo::ZExt: |
| 135 | case CCValAssign::LocInfo::AExt: { |
| 136 | auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg); |
| 137 | MIRBuilder.buildTrunc(ValVReg, Copy); |
| 138 | break; |
| 139 | } |
| 140 | default: |
| 141 | MIRBuilder.buildCopy(ValVReg, PhysReg); |
| 142 | break; |
| 143 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 144 | markPhysRegUsed(PhysReg); |
| 145 | } |
| 146 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 147 | unsigned IncomingValueHandler::getStackAddress(const CCValAssign &VA, |
| 148 | MachineMemOperand *&MMO) { |
| 149 | unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8; |
| 150 | unsigned Offset = VA.getLocMemOffset(); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 151 | MachineFrameInfo &MFI = MIRBuilder.getMF().getFrameInfo(); |
| 152 | |
| 153 | int FI = MFI.CreateFixedObject(Size, Offset, true); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 154 | MachinePointerInfo MPO = |
| 155 | MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); |
| 156 | MMO = MIRBuilder.getMF().getMachineMemOperand(MPO, MachineMemOperand::MOLoad, |
| 157 | Size, /* Alignment */ 0); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 158 | |
| 159 | unsigned AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 32)); |
| 160 | MIRBuilder.buildFrameIndex(AddrReg, FI); |
| 161 | |
| 162 | return AddrReg; |
| 163 | } |
| 164 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 165 | void IncomingValueHandler::assignValueToAddress(unsigned ValVReg, |
| 166 | const CCValAssign &VA) { |
| 167 | if (VA.getLocInfo() == CCValAssign::SExt || |
| 168 | VA.getLocInfo() == CCValAssign::ZExt || |
| 169 | VA.getLocInfo() == CCValAssign::AExt) { |
| 170 | unsigned LoadReg = MRI.createGenericVirtualRegister(LLT::scalar(32)); |
| 171 | buildLoad(LoadReg, VA); |
| 172 | MIRBuilder.buildTrunc(ValVReg, LoadReg); |
| 173 | } else |
| 174 | buildLoad(ValVReg, VA); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 177 | bool IncomingValueHandler::handleSplit(SmallVectorImpl<unsigned> &VRegs, |
| 178 | ArrayRef<CCValAssign> ArgLocs, |
| 179 | unsigned ArgLocsStartIndex, |
| 180 | unsigned ArgsReg) { |
| 181 | if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex)) |
| 182 | return false; |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 183 | setLeastSignificantFirst(VRegs); |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 184 | MIRBuilder.buildMerge(ArgsReg, VRegs); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 185 | return true; |
| 186 | } |
| 187 | |
| 188 | namespace { |
| 189 | class OutgoingValueHandler : public MipsCallLowering::MipsHandler { |
| 190 | public: |
| 191 | OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 192 | MachineInstrBuilder &MIB) |
| 193 | : MipsHandler(MIRBuilder, MRI), MIB(MIB) {} |
| 194 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 195 | private: |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 196 | void assignValueToReg(unsigned ValVReg, const CCValAssign &VA) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 197 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 198 | unsigned getStackAddress(const CCValAssign &VA, |
| 199 | MachineMemOperand *&MMO) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 200 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 201 | void assignValueToAddress(unsigned ValVReg, const CCValAssign &VA) override; |
| 202 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 203 | bool handleSplit(SmallVectorImpl<unsigned> &VRegs, |
| 204 | ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex, |
| 205 | unsigned ArgsReg) override; |
| 206 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 207 | unsigned extendRegister(unsigned ValReg, const CCValAssign &VA); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 208 | |
| 209 | MachineInstrBuilder &MIB; |
| 210 | }; |
| 211 | } // end anonymous namespace |
| 212 | |
| 213 | void OutgoingValueHandler::assignValueToReg(unsigned ValVReg, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 214 | const CCValAssign &VA) { |
| 215 | unsigned PhysReg = VA.getLocReg(); |
| 216 | unsigned ExtReg = extendRegister(ValVReg, VA); |
| 217 | MIRBuilder.buildCopy(PhysReg, ExtReg); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 218 | MIB.addUse(PhysReg, RegState::Implicit); |
| 219 | } |
| 220 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 221 | unsigned OutgoingValueHandler::getStackAddress(const CCValAssign &VA, |
| 222 | MachineMemOperand *&MMO) { |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 223 | LLT p0 = LLT::pointer(0, 32); |
| 224 | LLT s32 = LLT::scalar(32); |
| 225 | unsigned SPReg = MRI.createGenericVirtualRegister(p0); |
| 226 | MIRBuilder.buildCopy(SPReg, Mips::SP); |
| 227 | |
| 228 | unsigned OffsetReg = MRI.createGenericVirtualRegister(s32); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 229 | unsigned Offset = VA.getLocMemOffset(); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 230 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 231 | |
| 232 | unsigned AddrReg = MRI.createGenericVirtualRegister(p0); |
| 233 | MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg); |
| 234 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 235 | MachinePointerInfo MPO = |
| 236 | MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset); |
| 237 | unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8; |
| 238 | MMO = MIRBuilder.getMF().getMachineMemOperand(MPO, MachineMemOperand::MOStore, |
| 239 | Size, /* Alignment */ 0); |
| 240 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 241 | return AddrReg; |
| 242 | } |
| 243 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 244 | void OutgoingValueHandler::assignValueToAddress(unsigned ValVReg, |
| 245 | const CCValAssign &VA) { |
| 246 | MachineMemOperand *MMO; |
| 247 | unsigned Addr = getStackAddress(VA, MMO); |
| 248 | unsigned ExtReg = extendRegister(ValVReg, VA); |
| 249 | MIRBuilder.buildStore(ExtReg, Addr, *MMO); |
| 250 | } |
| 251 | |
| 252 | unsigned OutgoingValueHandler::extendRegister(unsigned ValReg, |
| 253 | const CCValAssign &VA) { |
| 254 | LLT LocTy{VA.getLocVT()}; |
| 255 | switch (VA.getLocInfo()) { |
| 256 | case CCValAssign::SExt: { |
| 257 | unsigned ExtReg = MRI.createGenericVirtualRegister(LocTy); |
| 258 | MIRBuilder.buildSExt(ExtReg, ValReg); |
| 259 | return ExtReg; |
| 260 | } |
| 261 | case CCValAssign::ZExt: { |
| 262 | unsigned ExtReg = MRI.createGenericVirtualRegister(LocTy); |
| 263 | MIRBuilder.buildZExt(ExtReg, ValReg); |
| 264 | return ExtReg; |
| 265 | } |
| 266 | case CCValAssign::AExt: { |
| 267 | unsigned ExtReg = MRI.createGenericVirtualRegister(LocTy); |
| 268 | MIRBuilder.buildAnyExt(ExtReg, ValReg); |
| 269 | return ExtReg; |
| 270 | } |
| 271 | // TODO : handle upper extends |
| 272 | case CCValAssign::Full: |
| 273 | return ValReg; |
| 274 | default: |
| 275 | break; |
| 276 | } |
| 277 | llvm_unreachable("unable to extend register"); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 278 | } |
| 279 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 280 | bool OutgoingValueHandler::handleSplit(SmallVectorImpl<unsigned> &VRegs, |
| 281 | ArrayRef<CCValAssign> ArgLocs, |
| 282 | unsigned ArgLocsStartIndex, |
| 283 | unsigned ArgsReg) { |
| 284 | MIRBuilder.buildUnmerge(VRegs, ArgsReg); |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 285 | setLeastSignificantFirst(VRegs); |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 286 | if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex)) |
| 287 | return false; |
| 288 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 289 | return true; |
| 290 | } |
| 291 | |
| 292 | static bool isSupportedType(Type *T) { |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 293 | if (T->isIntegerTy()) |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 294 | return true; |
Petar Jovanovic | 58c0210 | 2018-07-25 12:35:01 +0000 | [diff] [blame] | 295 | if (T->isPointerTy()) |
| 296 | return true; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 297 | return false; |
| 298 | } |
| 299 | |
Benjamin Kramer | c55e997 | 2018-10-13 22:18:22 +0000 | [diff] [blame] | 300 | static CCValAssign::LocInfo determineLocInfo(const MVT RegisterVT, const EVT VT, |
| 301 | const ISD::ArgFlagsTy &Flags) { |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 302 | // > does not mean loss of information as type RegisterVT can't hold type VT, |
| 303 | // it means that type VT is split into multiple registers of type RegisterVT |
| 304 | if (VT.getSizeInBits() >= RegisterVT.getSizeInBits()) |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 305 | return CCValAssign::LocInfo::Full; |
| 306 | if (Flags.isSExt()) |
| 307 | return CCValAssign::LocInfo::SExt; |
| 308 | if (Flags.isZExt()) |
| 309 | return CCValAssign::LocInfo::ZExt; |
| 310 | return CCValAssign::LocInfo::AExt; |
| 311 | } |
| 312 | |
| 313 | template <typename T> |
Benjamin Kramer | c55e997 | 2018-10-13 22:18:22 +0000 | [diff] [blame] | 314 | static void setLocInfo(SmallVectorImpl<CCValAssign> &ArgLocs, |
| 315 | const SmallVectorImpl<T> &Arguments) { |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 316 | for (unsigned i = 0; i < ArgLocs.size(); ++i) { |
| 317 | const CCValAssign &VA = ArgLocs[i]; |
| 318 | CCValAssign::LocInfo LocInfo = determineLocInfo( |
| 319 | Arguments[i].VT, Arguments[i].ArgVT, Arguments[i].Flags); |
| 320 | if (VA.isMemLoc()) |
| 321 | ArgLocs[i] = |
| 322 | CCValAssign::getMem(VA.getValNo(), VA.getValVT(), |
| 323 | VA.getLocMemOffset(), VA.getLocVT(), LocInfo); |
| 324 | else |
| 325 | ArgLocs[i] = CCValAssign::getReg(VA.getValNo(), VA.getValVT(), |
| 326 | VA.getLocReg(), VA.getLocVT(), LocInfo); |
| 327 | } |
| 328 | } |
| 329 | |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 330 | bool MipsCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 331 | const Value *Val, |
| 332 | ArrayRef<unsigned> VRegs) const { |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 333 | |
| 334 | MachineInstrBuilder Ret = MIRBuilder.buildInstrNoInsert(Mips::RetRA); |
| 335 | |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 336 | if (Val != nullptr && !isSupportedType(Val->getType())) |
| 337 | return false; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 338 | |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 339 | if (!VRegs.empty()) { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 340 | MachineFunction &MF = MIRBuilder.getMF(); |
| 341 | const Function &F = MF.getFunction(); |
| 342 | const DataLayout &DL = MF.getDataLayout(); |
| 343 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 344 | LLVMContext &Ctx = Val->getType()->getContext(); |
| 345 | |
| 346 | SmallVector<EVT, 4> SplitEVTs; |
| 347 | ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs); |
| 348 | assert(VRegs.size() == SplitEVTs.size() && |
| 349 | "For each split Type there should be exactly one VReg."); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 350 | |
| 351 | SmallVector<ArgInfo, 8> RetInfos; |
| 352 | SmallVector<unsigned, 8> OrigArgIndices; |
| 353 | |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 354 | for (unsigned i = 0; i < SplitEVTs.size(); ++i) { |
| 355 | ArgInfo CurArgInfo = ArgInfo{VRegs[i], SplitEVTs[i].getTypeForEVT(Ctx)}; |
| 356 | setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F); |
| 357 | splitToValueTypes(CurArgInfo, 0, RetInfos, OrigArgIndices); |
| 358 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 359 | |
| 360 | SmallVector<ISD::OutputArg, 8> Outs; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 361 | subTargetRegTypeForCallingConv(F, RetInfos, OrigArgIndices, Outs); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 362 | |
| 363 | SmallVector<CCValAssign, 16> ArgLocs; |
| 364 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 365 | F.getContext()); |
| 366 | CCInfo.AnalyzeReturn(Outs, TLI.CCAssignFnForReturn()); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 367 | setLocInfo(ArgLocs, Outs); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 368 | |
| 369 | OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), Ret); |
| 370 | if (!RetHandler.handle(ArgLocs, RetInfos)) { |
| 371 | return false; |
| 372 | } |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 373 | } |
| 374 | MIRBuilder.insertInstr(Ret); |
| 375 | return true; |
| 376 | } |
| 377 | |
| 378 | bool MipsCallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder, |
| 379 | const Function &F, |
| 380 | ArrayRef<unsigned> VRegs) const { |
| 381 | |
| 382 | // Quick exit if there aren't any args. |
| 383 | if (F.arg_empty()) |
| 384 | return true; |
| 385 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 386 | if (F.isVarArg()) { |
| 387 | return false; |
| 388 | } |
| 389 | |
| 390 | for (auto &Arg : F.args()) { |
| 391 | if (!isSupportedType(Arg.getType())) |
| 392 | return false; |
| 393 | } |
| 394 | |
| 395 | MachineFunction &MF = MIRBuilder.getMF(); |
| 396 | const DataLayout &DL = MF.getDataLayout(); |
| 397 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
| 398 | |
| 399 | SmallVector<ArgInfo, 8> ArgInfos; |
| 400 | SmallVector<unsigned, 8> OrigArgIndices; |
| 401 | unsigned i = 0; |
| 402 | for (auto &Arg : F.args()) { |
| 403 | ArgInfo AInfo(VRegs[i], Arg.getType()); |
| 404 | setArgFlags(AInfo, i + AttributeList::FirstArgIndex, DL, F); |
| 405 | splitToValueTypes(AInfo, i, ArgInfos, OrigArgIndices); |
| 406 | ++i; |
| 407 | } |
| 408 | |
| 409 | SmallVector<ISD::InputArg, 8> Ins; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 410 | subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Ins); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 411 | |
| 412 | SmallVector<CCValAssign, 16> ArgLocs; |
| 413 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 414 | F.getContext()); |
| 415 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 416 | const MipsTargetMachine &TM = |
| 417 | static_cast<const MipsTargetMachine &>(MF.getTarget()); |
| 418 | const MipsABIInfo &ABI = TM.getABI(); |
| 419 | CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(F.getCallingConv()), |
| 420 | 1); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 421 | CCInfo.AnalyzeFormalArguments(Ins, TLI.CCAssignFnForCall()); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 422 | setLocInfo(ArgLocs, Ins); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 423 | |
Petar Jovanovic | 667e213 | 2018-04-12 17:01:46 +0000 | [diff] [blame] | 424 | IncomingValueHandler Handler(MIRBuilder, MF.getRegInfo()); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 425 | if (!Handler.handle(ArgLocs, ArgInfos)) |
| 426 | return false; |
| 427 | |
| 428 | return true; |
| 429 | } |
| 430 | |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 431 | bool MipsCallLowering::lowerCall(MachineIRBuilder &MIRBuilder, |
| 432 | CallingConv::ID CallConv, |
| 433 | const MachineOperand &Callee, |
| 434 | const ArgInfo &OrigRet, |
| 435 | ArrayRef<ArgInfo> OrigArgs) const { |
| 436 | |
| 437 | if (CallConv != CallingConv::C) |
| 438 | return false; |
| 439 | |
| 440 | for (auto &Arg : OrigArgs) { |
| 441 | if (!isSupportedType(Arg.Ty)) |
| 442 | return false; |
| 443 | if (Arg.Flags.isByVal() || Arg.Flags.isSRet()) |
| 444 | return false; |
| 445 | } |
| 446 | if (OrigRet.Reg && !isSupportedType(OrigRet.Ty)) |
| 447 | return false; |
| 448 | |
| 449 | MachineFunction &MF = MIRBuilder.getMF(); |
| 450 | const Function &F = MF.getFunction(); |
| 451 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
| 452 | const MipsTargetMachine &TM = |
| 453 | static_cast<const MipsTargetMachine &>(MF.getTarget()); |
| 454 | const MipsABIInfo &ABI = TM.getABI(); |
| 455 | |
| 456 | MachineInstrBuilder CallSeqStart = |
| 457 | MIRBuilder.buildInstr(Mips::ADJCALLSTACKDOWN); |
| 458 | |
| 459 | // FIXME: Add support for pic calling sequences, long call sequences for O32, |
| 460 | // N32 and N64. First handle the case when Callee.isReg(). |
| 461 | if (Callee.isReg()) |
| 462 | return false; |
| 463 | |
| 464 | MachineInstrBuilder MIB = MIRBuilder.buildInstrNoInsert(Mips::JAL); |
| 465 | MIB.addDef(Mips::SP, RegState::Implicit); |
| 466 | MIB.add(Callee); |
| 467 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| 468 | MIB.addRegMask(TRI->getCallPreservedMask(MF, F.getCallingConv())); |
| 469 | |
| 470 | TargetLowering::ArgListTy FuncOrigArgs; |
| 471 | FuncOrigArgs.reserve(OrigArgs.size()); |
| 472 | |
| 473 | SmallVector<ArgInfo, 8> ArgInfos; |
| 474 | SmallVector<unsigned, 8> OrigArgIndices; |
| 475 | unsigned i = 0; |
| 476 | for (auto &Arg : OrigArgs) { |
| 477 | |
| 478 | TargetLowering::ArgListEntry Entry; |
| 479 | Entry.Ty = Arg.Ty; |
| 480 | FuncOrigArgs.push_back(Entry); |
| 481 | |
| 482 | splitToValueTypes(Arg, i, ArgInfos, OrigArgIndices); |
| 483 | ++i; |
| 484 | } |
| 485 | |
| 486 | SmallVector<ISD::OutputArg, 8> Outs; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 487 | subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Outs); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 488 | |
| 489 | SmallVector<CCValAssign, 8> ArgLocs; |
| 490 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 491 | F.getContext()); |
| 492 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 493 | CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 494 | const char *Call = Callee.isSymbol() ? Callee.getSymbolName() : nullptr; |
| 495 | CCInfo.AnalyzeCallOperands(Outs, TLI.CCAssignFnForCall(), FuncOrigArgs, Call); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 496 | setLocInfo(ArgLocs, Outs); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 497 | |
| 498 | OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), MIB); |
| 499 | if (!RetHandler.handle(ArgLocs, ArgInfos)) { |
| 500 | return false; |
| 501 | } |
| 502 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 503 | unsigned NextStackOffset = CCInfo.getNextStackOffset(); |
| 504 | const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering(); |
| 505 | unsigned StackAlignment = TFL->getStackAlignment(); |
| 506 | NextStackOffset = alignTo(NextStackOffset, StackAlignment); |
| 507 | CallSeqStart.addImm(NextStackOffset).addImm(0); |
| 508 | |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 509 | MIRBuilder.insertInstr(MIB); |
| 510 | |
| 511 | if (OrigRet.Reg) { |
| 512 | |
| 513 | ArgInfos.clear(); |
| 514 | SmallVector<unsigned, 8> OrigRetIndices; |
| 515 | |
| 516 | splitToValueTypes(OrigRet, 0, ArgInfos, OrigRetIndices); |
| 517 | |
| 518 | SmallVector<ISD::InputArg, 8> Ins; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 519 | subTargetRegTypeForCallingConv(F, ArgInfos, OrigRetIndices, Ins); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 520 | |
| 521 | SmallVector<CCValAssign, 8> ArgLocs; |
| 522 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 523 | F.getContext()); |
| 524 | |
| 525 | CCInfo.AnalyzeCallResult(Ins, TLI.CCAssignFnForReturn(), OrigRet.Ty, Call); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 526 | setLocInfo(ArgLocs, Ins); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 527 | |
| 528 | CallReturnHandler Handler(MIRBuilder, MF.getRegInfo(), MIB); |
| 529 | if (!Handler.handle(ArgLocs, ArgInfos)) |
| 530 | return false; |
| 531 | } |
| 532 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 533 | MIRBuilder.buildInstr(Mips::ADJCALLSTACKUP).addImm(NextStackOffset).addImm(0); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 534 | |
| 535 | return true; |
| 536 | } |
| 537 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 538 | template <typename T> |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 539 | void MipsCallLowering::subTargetRegTypeForCallingConv( |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 540 | const Function &F, ArrayRef<ArgInfo> Args, |
| 541 | ArrayRef<unsigned> OrigArgIndices, SmallVectorImpl<T> &ISDArgs) const { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 542 | const DataLayout &DL = F.getParent()->getDataLayout(); |
| 543 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
| 544 | |
| 545 | unsigned ArgNo = 0; |
| 546 | for (auto &Arg : Args) { |
| 547 | |
| 548 | EVT VT = TLI.getValueType(DL, Arg.Ty); |
Matt Arsenault | 81920b0 | 2018-07-28 13:25:19 +0000 | [diff] [blame] | 549 | MVT RegisterVT = TLI.getRegisterTypeForCallingConv(F.getContext(), |
| 550 | F.getCallingConv(), VT); |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 551 | unsigned NumRegs = TLI.getNumRegistersForCallingConv( |
| 552 | F.getContext(), F.getCallingConv(), VT); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 553 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 554 | for (unsigned i = 0; i < NumRegs; ++i) { |
| 555 | ISD::ArgFlagsTy Flags = Arg.Flags; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 556 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 557 | if (i == 0) |
| 558 | Flags.setOrigAlign(TLI.getABIAlignmentForCallingConv(Arg.Ty, DL)); |
| 559 | else |
| 560 | Flags.setOrigAlign(1); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 561 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 562 | ISDArgs.emplace_back(Flags, RegisterVT, VT, true, OrigArgIndices[ArgNo], |
| 563 | 0); |
| 564 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 565 | ++ArgNo; |
| 566 | } |
| 567 | } |
| 568 | |
| 569 | void MipsCallLowering::splitToValueTypes( |
| 570 | const ArgInfo &OrigArg, unsigned OriginalIndex, |
| 571 | SmallVectorImpl<ArgInfo> &SplitArgs, |
| 572 | SmallVectorImpl<unsigned> &SplitArgsOrigIndices) const { |
| 573 | |
| 574 | // TODO : perform structure and array split. For now we only deal with |
| 575 | // types that pass isSupportedType check. |
| 576 | SplitArgs.push_back(OrigArg); |
| 577 | SplitArgsOrigIndices.push_back(OriginalIndex); |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 578 | } |