Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 1 | //===-- RISCVTargetMachine.cpp - Define TargetMachine for RISCV -----------===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame^] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // Implements the info about RISCV target spec. |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 13 | #include "RISCV.h" |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 14 | #include "RISCVTargetMachine.h" |
Mandeep Singh Grang | 98bc25a | 2018-03-24 18:37:19 +0000 | [diff] [blame] | 15 | #include "RISCVTargetObjectFile.h" |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/STLExtras.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/Passes.h" |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
| 19 | #include "llvm/CodeGen/TargetPassConfig.h" |
| 20 | #include "llvm/IR/LegacyPassManager.h" |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 21 | #include "llvm/Support/FormattedStream.h" |
| 22 | #include "llvm/Support/TargetRegistry.h" |
| 23 | #include "llvm/Target/TargetOptions.h" |
| 24 | using namespace llvm; |
| 25 | |
| 26 | extern "C" void LLVMInitializeRISCVTarget() { |
| 27 | RegisterTargetMachine<RISCVTargetMachine> X(getTheRISCV32Target()); |
| 28 | RegisterTargetMachine<RISCVTargetMachine> Y(getTheRISCV64Target()); |
Alex Bradbury | 21aea51 | 2018-09-19 10:54:22 +0000 | [diff] [blame] | 29 | auto PR = PassRegistry::getPassRegistry(); |
| 30 | initializeRISCVExpandPseudoPass(*PR); |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 31 | } |
| 32 | |
| 33 | static std::string computeDataLayout(const Triple &TT) { |
| 34 | if (TT.isArch64Bit()) { |
Mandeep Singh Grang | 47fbc59 | 2017-11-16 20:30:49 +0000 | [diff] [blame] | 35 | return "e-m:e-p:64:64-i64:64-i128:128-n64-S128"; |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 36 | } else { |
| 37 | assert(TT.isArch32Bit() && "only RV32 and RV64 are currently supported"); |
Alex Bradbury | e4f731b | 2017-02-14 05:20:20 +0000 | [diff] [blame] | 38 | return "e-m:e-p:32:32-i64:64-n32-S128"; |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 39 | } |
| 40 | } |
| 41 | |
| 42 | static Reloc::Model getEffectiveRelocModel(const Triple &TT, |
| 43 | Optional<Reloc::Model> RM) { |
| 44 | if (!RM.hasValue()) |
| 45 | return Reloc::Static; |
| 46 | return *RM; |
| 47 | } |
| 48 | |
| 49 | RISCVTargetMachine::RISCVTargetMachine(const Target &T, const Triple &TT, |
| 50 | StringRef CPU, StringRef FS, |
| 51 | const TargetOptions &Options, |
| 52 | Optional<Reloc::Model> RM, |
Rafael Espindola | 79e238a | 2017-08-03 02:16:21 +0000 | [diff] [blame] | 53 | Optional<CodeModel::Model> CM, |
| 54 | CodeGenOpt::Level OL, bool JIT) |
Matthias Braun | bb8507e | 2017-10-12 22:57:28 +0000 | [diff] [blame] | 55 | : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options, |
| 56 | getEffectiveRelocModel(TT, RM), |
David Green | ca29c27 | 2018-12-07 12:10:23 +0000 | [diff] [blame] | 57 | getEffectiveCodeModel(CM, CodeModel::Small), OL), |
Mandeep Singh Grang | 98bc25a | 2018-03-24 18:37:19 +0000 | [diff] [blame] | 58 | TLOF(make_unique<RISCVELFTargetObjectFile>()), |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 59 | Subtarget(TT, CPU, FS, *this) { |
Alex Bradbury | e4f731b | 2017-02-14 05:20:20 +0000 | [diff] [blame] | 60 | initAsmInfo(); |
| 61 | } |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 62 | |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 63 | namespace { |
| 64 | class RISCVPassConfig : public TargetPassConfig { |
| 65 | public: |
| 66 | RISCVPassConfig(RISCVTargetMachine &TM, PassManagerBase &PM) |
| 67 | : TargetPassConfig(TM, PM) {} |
| 68 | |
| 69 | RISCVTargetMachine &getRISCVTargetMachine() const { |
| 70 | return getTM<RISCVTargetMachine>(); |
| 71 | } |
| 72 | |
Alex Bradbury | dc790dd | 2018-06-13 11:58:46 +0000 | [diff] [blame] | 73 | void addIRPasses() override; |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 74 | bool addInstSelector() override; |
Alex Bradbury | 315cd3a | 2018-01-10 21:05:07 +0000 | [diff] [blame] | 75 | void addPreEmitPass() override; |
Alex Bradbury | 21aea51 | 2018-09-19 10:54:22 +0000 | [diff] [blame] | 76 | void addPreEmitPass2() override; |
Sameer AbuAsal | 9b65ffb | 2018-06-27 20:51:42 +0000 | [diff] [blame] | 77 | void addPreRegAlloc() override; |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 78 | }; |
| 79 | } |
| 80 | |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 81 | TargetPassConfig *RISCVTargetMachine::createPassConfig(PassManagerBase &PM) { |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 82 | return new RISCVPassConfig(*this, PM); |
| 83 | } |
| 84 | |
Alex Bradbury | dc790dd | 2018-06-13 11:58:46 +0000 | [diff] [blame] | 85 | void RISCVPassConfig::addIRPasses() { |
| 86 | addPass(createAtomicExpandPass()); |
| 87 | TargetPassConfig::addIRPasses(); |
| 88 | } |
| 89 | |
Alex Bradbury | 8971842 | 2017-10-19 21:37:38 +0000 | [diff] [blame] | 90 | bool RISCVPassConfig::addInstSelector() { |
| 91 | addPass(createRISCVISelDag(getRISCVTargetMachine())); |
| 92 | |
| 93 | return false; |
Alex Bradbury | b2e5472 | 2016-11-01 17:27:54 +0000 | [diff] [blame] | 94 | } |
Alex Bradbury | 315cd3a | 2018-01-10 21:05:07 +0000 | [diff] [blame] | 95 | |
| 96 | void RISCVPassConfig::addPreEmitPass() { addPass(&BranchRelaxationPassID); } |
Sameer AbuAsal | 9b65ffb | 2018-06-27 20:51:42 +0000 | [diff] [blame] | 97 | |
Alex Bradbury | 21aea51 | 2018-09-19 10:54:22 +0000 | [diff] [blame] | 98 | void RISCVPassConfig::addPreEmitPass2() { |
| 99 | // Schedule the expansion of AMOs at the last possible moment, avoiding the |
| 100 | // possibility for other passes to break the requirements for forward |
| 101 | // progress in the LR/SC block. |
| 102 | addPass(createRISCVExpandPseudoPass()); |
| 103 | } |
| 104 | |
Sameer AbuAsal | 9b65ffb | 2018-06-27 20:51:42 +0000 | [diff] [blame] | 105 | void RISCVPassConfig::addPreRegAlloc() { |
| 106 | addPass(createRISCVMergeBaseOffsetOptPass()); |
| 107 | } |