blob: 57c74bad9a7cf79080467ca661eb5b245cce0e10 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- Mips.td - Describe the Mips Target Machine ---------*- tablegen -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +00009// This is the top level entry point for the Mips target.
Akira Hatanakae2489122011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000013// Target-independent interfaces
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015
Evan Cheng977e7be2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Daniel Sanders3dc2c012014-05-07 10:27:09 +000018// The overall idea of the PredicateControl class is to chop the Predicates list
19// into subsets that are usually overridden independently. This allows
20// subclasses to partially override the predicates of their superclasses without
21// having to re-add all the existing predicates.
22class PredicateControl {
23 // Predicates for the encoding scheme in use such as HasStdEnc
24 list<Predicate> EncodingPredicates = [];
Daniel Sanders13d72092014-05-07 12:48:37 +000025 // Predicates for the GPR size such as IsGP64bit
26 list<Predicate> GPRPredicates = [];
27 // Predicates for the FGR size and layout such as IsFP64bit
28 list<Predicate> FGRPredicates = [];
Daniel Sanders9c1b1be2014-05-07 13:57:22 +000029 // Predicates for the instruction group membership such as ISA's and ASE's
30 list<Predicate> InsnPredicates = [];
Toma Tabacu506cfd02015-05-07 10:29:52 +000031 // Predicate for marking the instruction as usable in hard-float mode only.
32 list<Predicate> HardFloatPredicate = [];
Daniel Sanders3dc2c012014-05-07 10:27:09 +000033 // Predicates for anything else
34 list<Predicate> AdditionalPredicates = [];
35 list<Predicate> Predicates = !listconcat(EncodingPredicates,
Daniel Sanders13d72092014-05-07 12:48:37 +000036 GPRPredicates,
37 FGRPredicates,
Daniel Sanders9c1b1be2014-05-07 13:57:22 +000038 InsnPredicates,
Toma Tabacu506cfd02015-05-07 10:29:52 +000039 HardFloatPredicate,
Daniel Sanders3dc2c012014-05-07 10:27:09 +000040 AdditionalPredicates);
41}
42
43// Like Requires<> but for the AdditionalPredicates list
44class AdditionalRequires<list<Predicate> preds> {
45 list<Predicate> AdditionalPredicates = preds;
46}
47
Akira Hatanakae2489122011-04-15 21:51:11 +000048//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000049// Register File, Calling Conv, Instruction Descriptions
Akira Hatanakae2489122011-04-15 21:51:11 +000050//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000051
52include "MipsRegisterInfo.td"
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000053include "MipsSchedule.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000054include "MipsInstrInfo.td"
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000055include "MipsCallingConv.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000056
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +000057def MipsInstrInfo : InstrInfo;
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000058
Akira Hatanakae2489122011-04-15 21:51:11 +000059//===----------------------------------------------------------------------===//
60// Mips Subtarget features //
61//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000062
Daniel Sandersfeb61302014-08-08 15:47:17 +000063def FeatureNoABICalls : SubtargetFeature<"noabicalls", "NoABICalls", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000064 "Disable SVR4-style position-independent code">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000065def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000066 "General Purpose Registers are 64-bit wide">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000067def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000068 "Support 64-bit FP registers">;
Zoran Jovanovic255d00d2014-07-10 15:36:12 +000069def FeatureFPXX : SubtargetFeature<"fpxx", "IsFPXX", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000070 "Support for FPXX">;
Matheus Almeida0051f2d2014-04-16 15:48:55 +000071def FeatureNaN2008 : SubtargetFeature<"nan2008", "IsNaN2008bit", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000072 "IEEE 754-2008 NaN encoding">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000073def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
Akira Hatanakae2489122011-04-15 21:51:11 +000074 "true", "Only supports single precision float">;
Toma Tabacu506cfd02015-05-07 10:29:52 +000075def FeatureSoftFloat : SubtargetFeature<"soft-float", "IsSoftFloat", "true",
76 "Does not support floating point instructions">;
Daniel Sanders7e527422014-07-10 13:38:23 +000077def FeatureNoOddSPReg : SubtargetFeature<"nooddspreg", "UseOddSPReg", "false",
78 "Disable odd numbered single-precision "
79 "registers">;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +000080def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU",
Toma Tabacu344c1672015-02-27 10:44:02 +000081 "true", "Enable vector FPU instructions">;
Daniel Sandersd2409532014-05-07 16:25:22 +000082def FeatureMips1 : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1",
83 "Mips I ISA Support [highly experimental]">;
84def FeatureMips2 : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2",
85 "Mips II ISA Support [highly experimental]",
86 [FeatureMips1]>;
Daniel Sandersf2056be2014-05-09 13:02:27 +000087def FeatureMips3_32 : SubtargetFeature<"mips3_32", "HasMips3_32", "true",
88 "Subset of MIPS-III that is also in MIPS32 "
89 "[highly experimental]">;
Daniel Sanders387fc152014-05-13 11:45:36 +000090def FeatureMips3_32r2 : SubtargetFeature<"mips3_32r2", "HasMips3_32r2", "true",
91 "Subset of MIPS-III that is also in MIPS32r2 "
92 "[highly experimental]">;
Daniel Sandersf2056be2014-05-09 13:02:27 +000093def FeatureMips3 : SubtargetFeature<"mips3", "MipsArchVersion", "Mips3",
94 "MIPS III ISA Support [highly experimental]",
95 [FeatureMips2, FeatureMips3_32,
Daniel Sanders387fc152014-05-13 11:45:36 +000096 FeatureMips3_32r2, FeatureGP64Bit,
97 FeatureFP64Bit]>;
Daniel Sanderse57d8662014-05-09 14:06:17 +000098def FeatureMips4_32 : SubtargetFeature<"mips4_32", "HasMips4_32", "true",
99 "Subset of MIPS-IV that is also in MIPS32 "
100 "[highly experimental]">;
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000101def FeatureMips4_32r2 : SubtargetFeature<"mips4_32r2", "HasMips4_32r2", "true",
102 "Subset of MIPS-IV that is also in MIPS32r2 "
103 "[highly experimental]">;
Daniel Sandersf2056be2014-05-09 13:02:27 +0000104def FeatureMips4 : SubtargetFeature<"mips4", "MipsArchVersion",
105 "Mips4", "MIPS IV ISA Support",
Daniel Sanderse57d8662014-05-09 14:06:17 +0000106 [FeatureMips3, FeatureMips4_32,
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000107 FeatureMips4_32r2]>;
Daniel Sanders07cdea22014-05-12 12:52:44 +0000108def FeatureMips5_32r2 : SubtargetFeature<"mips5_32r2", "HasMips5_32r2", "true",
109 "Subset of MIPS-V that is also in MIPS32r2 "
110 "[highly experimental]">;
Daniel Sandersf2056be2014-05-09 13:02:27 +0000111def FeatureMips5 : SubtargetFeature<"mips5", "MipsArchVersion", "Mips5",
112 "MIPS V ISA Support [highly experimental]",
Daniel Sanders07cdea22014-05-12 12:52:44 +0000113 [FeatureMips4, FeatureMips5_32r2]>;
Akira Hatanakae2489122011-04-15 21:51:11 +0000114def FeatureMips32 : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32",
115 "Mips32 ISA Support",
Daniel Sandersf2056be2014-05-09 13:02:27 +0000116 [FeatureMips2, FeatureMips3_32,
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000117 FeatureMips4_32]>;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +0000118def FeatureMips32r2 : SubtargetFeature<"mips32r2", "MipsArchVersion",
119 "Mips32r2", "Mips32r2 ISA Support",
Daniel Sanders387fc152014-05-13 11:45:36 +0000120 [FeatureMips3_32r2, FeatureMips4_32r2,
121 FeatureMips5_32r2, FeatureMips32]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000122def FeatureMips32r3 : SubtargetFeature<"mips32r3", "MipsArchVersion",
123 "Mips32r3", "Mips32r3 ISA Support",
124 [FeatureMips32r2]>;
125def FeatureMips32r5 : SubtargetFeature<"mips32r5", "MipsArchVersion",
126 "Mips32r5", "Mips32r5 ISA Support",
127 [FeatureMips32r3]>;
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000128def FeatureMips32r6 : SubtargetFeature<"mips32r6", "MipsArchVersion",
129 "Mips32r6",
130 "Mips32r6 ISA Support [experimental]",
Daniel Sanders17793142015-02-18 16:24:50 +0000131 [FeatureMips32r5, FeatureFP64Bit,
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000132 FeatureNaN2008]>;
Akira Hatanaka2b372612011-09-20 20:28:08 +0000133def FeatureMips64 : SubtargetFeature<"mips64", "MipsArchVersion",
134 "Mips64", "Mips64 ISA Support",
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000135 [FeatureMips5, FeatureMips32]>;
Akira Hatanaka2b372612011-09-20 20:28:08 +0000136def FeatureMips64r2 : SubtargetFeature<"mips64r2", "MipsArchVersion",
137 "Mips64r2", "Mips64r2 ISA Support",
138 [FeatureMips64, FeatureMips32r2]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000139def FeatureMips64r3 : SubtargetFeature<"mips64r3", "MipsArchVersion",
140 "Mips64r3", "Mips64r3 ISA Support",
141 [FeatureMips64r2, FeatureMips32r3]>;
142def FeatureMips64r5 : SubtargetFeature<"mips64r5", "MipsArchVersion",
143 "Mips64r5", "Mips64r5 ISA Support",
144 [FeatureMips64r3, FeatureMips32r5]>;
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000145def FeatureMips64r6 : SubtargetFeature<"mips64r6", "MipsArchVersion",
146 "Mips64r6",
147 "Mips64r6 ISA Support [experimental]",
Daniel Sanders17793142015-02-18 16:24:50 +0000148 [FeatureMips32r6, FeatureMips64r5,
Daniel Sanders0ac5ec52014-05-12 15:12:45 +0000149 FeatureNaN2008]>;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000150
Akira Hatanaka0faaebf2012-05-16 22:19:56 +0000151def FeatureMips16 : SubtargetFeature<"mips16", "InMips16Mode", "true",
152 "Mips16 mode">;
153
Akira Hatanaka65ce9312012-09-21 23:41:49 +0000154def FeatureDSP : SubtargetFeature<"dsp", "HasDSP", "true", "Mips DSP ASE">;
155def FeatureDSPR2 : SubtargetFeature<"dspr2", "HasDSPR2", "true",
156 "Mips DSP-R2 ASE", [FeatureDSP]>;
Zoran Jovanovic2e386d32015-10-12 16:07:25 +0000157def FeatureDSPR3
158 : SubtargetFeature<"dspr3", "HasDSPR3", "true", "Mips DSP-R3 ASE",
159 [ FeatureDSP, FeatureDSPR2 ]>;
Akira Hatanaka65ce9312012-09-21 23:41:49 +0000160
Jack Carter3a2c2d42013-08-13 20:54:07 +0000161def FeatureMSA : SubtargetFeature<"msa", "HasMSA", "true", "Mips MSA ASE">;
162
Daniel Sanderse4e83a72015-09-15 10:02:16 +0000163def FeatureEVA : SubtargetFeature<"eva", "HasEVA", "true", "Mips EVA ASE">;
164
Jack Carter428a06c2013-02-05 09:30:03 +0000165def FeatureMicroMips : SubtargetFeature<"micromips", "InMicroMipsMode", "true",
166 "microMips mode">;
167
Kai Nacke93fe5e82014-03-20 11:51:58 +0000168def FeatureCnMips : SubtargetFeature<"cnmips", "HasCnMips",
169 "true", "Octeon cnMIPS Support",
170 [FeatureMips64r2]>;
171
Daniel Sanders3ebcaf62015-09-03 12:31:22 +0000172def FeatureUseTCCInDIV : SubtargetFeature<
173 "use-tcc-in-div",
174 "UseTCCInDIV", "false",
175 "Force the assembler to use trapping">;
176
Akira Hatanakae2489122011-04-15 21:51:11 +0000177//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000178// Mips processors supported.
Akira Hatanakae2489122011-04-15 21:51:11 +0000179//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000180
Daniel Sanders7727e102015-09-28 18:24:08 +0000181def ImplP5600 : SubtargetFeature<"p5600", "ProcImpl",
182 "MipsSubtarget::CPU::P5600",
183 "The P5600 Processor", [FeatureMips32r5]>;
184
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000185class Proc<string Name, list<SubtargetFeature> Features>
186 : Processor<Name, MipsGenericItineraries, Features>;
187
Eric Christophera5762812015-01-26 17:33:46 +0000188def : Proc<"mips1", [FeatureMips1]>;
189def : Proc<"mips2", [FeatureMips2]>;
190def : Proc<"mips32", [FeatureMips32]>;
191def : Proc<"mips32r2", [FeatureMips32r2]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000192def : Proc<"mips32r3", [FeatureMips32r3]>;
193def : Proc<"mips32r5", [FeatureMips32r5]>;
Eric Christophera5762812015-01-26 17:33:46 +0000194def : Proc<"mips32r6", [FeatureMips32r6]>;
Daniel Sandersd2409532014-05-07 16:25:22 +0000195
Eric Christophera5762812015-01-26 17:33:46 +0000196def : Proc<"mips3", [FeatureMips3]>;
197def : Proc<"mips4", [FeatureMips4]>;
198def : Proc<"mips5", [FeatureMips5]>;
199def : Proc<"mips64", [FeatureMips64]>;
200def : Proc<"mips64r2", [FeatureMips64r2]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000201def : Proc<"mips64r3", [FeatureMips64r3]>;
202def : Proc<"mips64r5", [FeatureMips64r5]>;
Eric Christophera5762812015-01-26 17:33:46 +0000203def : Proc<"mips64r6", [FeatureMips64r6]>;
204def : Proc<"mips16", [FeatureMips16]>;
205def : Proc<"octeon", [FeatureMips64r2, FeatureCnMips]>;
Daniel Sanders7727e102015-09-28 18:24:08 +0000206def : ProcessorModel<"p5600", MipsP5600Model, [ImplP5600]>;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +0000207
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000208def MipsAsmParser : AsmParser {
209 let ShouldEmitMatchRegisterName = 0;
Vladimir Medicd3dade22013-08-01 09:25:27 +0000210 let MnemonicContainsDot = 1;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000211}
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000212
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000213def MipsAsmParserVariant : AsmParserVariant {
214 int Variant = 0;
215
216 // Recognize hard coded registers.
217 string RegisterPrefix = "$";
218}
219
220def Mips : Target {
221 let InstructionSet = MipsInstrInfo;
222 let AssemblyParsers = [MipsAsmParser];
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000223 let AssemblyParserVariants = [MipsAsmParserVariant];
224}